blob: a0bcd9f3bb8f61dd477b515872b7a47f89ac51d8 [file] [log] [blame]
Changhwan Younc8bef142010-07-27 17:52:39 +09001/* linux/arch/arm/mach-s5pv310/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV310 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
26
27static struct clk clk_sclk_hdmi27m = {
28 .name = "sclk_hdmi27m",
29 .id = -1,
30 .rate = 27000000,
31};
32
Jongpill Leeb99380e2010-08-18 22:16:45 +090033static struct clk clk_sclk_hdmiphy = {
34 .name = "sclk_hdmiphy",
35 .id = -1,
36};
37
38static struct clk clk_sclk_usbphy0 = {
39 .name = "sclk_usbphy0",
40 .id = -1,
41 .rate = 27000000,
42};
43
44static struct clk clk_sclk_usbphy1 = {
45 .name = "sclk_usbphy1",
46 .id = -1,
47};
48
Jongpill Lee37e01722010-08-18 22:33:43 +090049static int s5pv310_clksrc_mask_top_ctrl(struct clk *clk, int enable)
50{
51 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
52}
53
Jongpill Lee3297c2e2010-08-27 17:53:26 +090054static int s5pv310_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
55{
56 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
57}
58
Jongpill Lee5a847b42010-08-27 16:50:47 +090059static int s5pv310_clk_ip_peril_ctrl(struct clk *clk, int enable)
60{
61 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
62}
63
Changhwan Younc8bef142010-07-27 17:52:39 +090064/* Core list of CMU_CPU side */
65
66static struct clksrc_clk clk_mout_apll = {
67 .clk = {
68 .name = "mout_apll",
69 .id = -1,
70 },
71 .sources = &clk_src_apll,
72 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +090073};
74
75static struct clksrc_clk clk_sclk_apll = {
76 .clk = {
77 .name = "sclk_apll",
78 .id = -1,
79 .parent = &clk_mout_apll.clk,
80 },
Changhwan Younc8bef142010-07-27 17:52:39 +090081 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
82};
83
84static struct clksrc_clk clk_mout_epll = {
85 .clk = {
86 .name = "mout_epll",
87 .id = -1,
88 },
89 .sources = &clk_src_epll,
90 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
91};
92
93static struct clksrc_clk clk_mout_mpll = {
94 .clk = {
95 .name = "mout_mpll",
96 .id = -1,
97 },
98 .sources = &clk_src_mpll,
99 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
100};
101
102static struct clk *clkset_moutcore_list[] = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900103 [0] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900104 [1] = &clk_mout_mpll.clk,
105};
106
107static struct clksrc_sources clkset_moutcore = {
108 .sources = clkset_moutcore_list,
109 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
110};
111
112static struct clksrc_clk clk_moutcore = {
113 .clk = {
114 .name = "moutcore",
115 .id = -1,
116 },
117 .sources = &clkset_moutcore,
118 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
119};
120
121static struct clksrc_clk clk_coreclk = {
122 .clk = {
123 .name = "core_clk",
124 .id = -1,
125 .parent = &clk_moutcore.clk,
126 },
127 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
128};
129
130static struct clksrc_clk clk_armclk = {
131 .clk = {
132 .name = "armclk",
133 .id = -1,
134 .parent = &clk_coreclk.clk,
135 },
136};
137
138static struct clksrc_clk clk_aclk_corem0 = {
139 .clk = {
140 .name = "aclk_corem0",
141 .id = -1,
142 .parent = &clk_coreclk.clk,
143 },
144 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
145};
146
147static struct clksrc_clk clk_aclk_cores = {
148 .clk = {
149 .name = "aclk_cores",
150 .id = -1,
151 .parent = &clk_coreclk.clk,
152 },
153 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
154};
155
156static struct clksrc_clk clk_aclk_corem1 = {
157 .clk = {
158 .name = "aclk_corem1",
159 .id = -1,
160 .parent = &clk_coreclk.clk,
161 },
162 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
163};
164
165static struct clksrc_clk clk_periphclk = {
166 .clk = {
167 .name = "periphclk",
168 .id = -1,
169 .parent = &clk_coreclk.clk,
170 },
171 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
172};
173
Changhwan Younc8bef142010-07-27 17:52:39 +0900174/* Core list of CMU_CORE side */
175
176static struct clk *clkset_corebus_list[] = {
177 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900178 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900179};
180
181static struct clksrc_sources clkset_mout_corebus = {
182 .sources = clkset_corebus_list,
183 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
184};
185
186static struct clksrc_clk clk_mout_corebus = {
187 .clk = {
188 .name = "mout_corebus",
189 .id = -1,
190 },
191 .sources = &clkset_mout_corebus,
192 .reg_src = { .reg = S5P_CLKSRC_CORE, .shift = 4, .size = 1 },
193};
194
195static struct clksrc_clk clk_sclk_dmc = {
196 .clk = {
197 .name = "sclk_dmc",
198 .id = -1,
199 .parent = &clk_mout_corebus.clk,
200 },
201 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 12, .size = 3 },
202};
203
204static struct clksrc_clk clk_aclk_cored = {
205 .clk = {
206 .name = "aclk_cored",
207 .id = -1,
208 .parent = &clk_sclk_dmc.clk,
209 },
210 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 16, .size = 3 },
211};
212
213static struct clksrc_clk clk_aclk_corep = {
214 .clk = {
215 .name = "aclk_corep",
216 .id = -1,
217 .parent = &clk_aclk_cored.clk,
218 },
219 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 20, .size = 3 },
220};
221
222static struct clksrc_clk clk_aclk_acp = {
223 .clk = {
224 .name = "aclk_acp",
225 .id = -1,
226 .parent = &clk_mout_corebus.clk,
227 },
228 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 0, .size = 3 },
229};
230
231static struct clksrc_clk clk_pclk_acp = {
232 .clk = {
233 .name = "pclk_acp",
234 .id = -1,
235 .parent = &clk_aclk_acp.clk,
236 },
237 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 4, .size = 3 },
238};
239
240/* Core list of CMU_TOP side */
241
242static struct clk *clkset_aclk_top_list[] = {
243 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900244 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900245};
246
Kukjin Kim9e235522010-08-18 22:06:02 +0900247static struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900248 .sources = clkset_aclk_top_list,
249 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
250};
251
252static struct clksrc_clk clk_aclk_200 = {
253 .clk = {
254 .name = "aclk_200",
255 .id = -1,
256 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900257 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900258 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
259 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
260};
261
Changhwan Younc8bef142010-07-27 17:52:39 +0900262static struct clksrc_clk clk_aclk_100 = {
263 .clk = {
264 .name = "aclk_100",
265 .id = -1,
266 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900267 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900268 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
269 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
270};
271
Changhwan Younc8bef142010-07-27 17:52:39 +0900272static struct clksrc_clk clk_aclk_160 = {
273 .clk = {
274 .name = "aclk_160",
275 .id = -1,
276 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900277 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900278 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
279 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
280};
281
Changhwan Younc8bef142010-07-27 17:52:39 +0900282static struct clksrc_clk clk_aclk_133 = {
283 .clk = {
284 .name = "aclk_133",
285 .id = -1,
286 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900287 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
289 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
290};
291
292static struct clk *clkset_vpllsrc_list[] = {
293 [0] = &clk_fin_vpll,
294 [1] = &clk_sclk_hdmi27m,
295};
296
297static struct clksrc_sources clkset_vpllsrc = {
298 .sources = clkset_vpllsrc_list,
299 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
300};
301
302static struct clksrc_clk clk_vpllsrc = {
303 .clk = {
304 .name = "vpll_src",
305 .id = -1,
Jongpill Lee37e01722010-08-18 22:33:43 +0900306 .enable = s5pv310_clksrc_mask_top_ctrl,
307 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900308 },
309 .sources = &clkset_vpllsrc,
310 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
311};
312
313static struct clk *clkset_sclk_vpll_list[] = {
314 [0] = &clk_vpllsrc.clk,
315 [1] = &clk_fout_vpll,
316};
317
318static struct clksrc_sources clkset_sclk_vpll = {
319 .sources = clkset_sclk_vpll_list,
320 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
321};
322
323static struct clksrc_clk clk_sclk_vpll = {
324 .clk = {
325 .name = "sclk_vpll",
326 .id = -1,
327 },
328 .sources = &clkset_sclk_vpll,
329 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
330};
331
Changhwan Younc8bef142010-07-27 17:52:39 +0900332static struct clk init_clocks_disable[] = {
333 {
334 .name = "timers",
335 .id = -1,
336 .parent = &clk_aclk_100.clk,
337 .enable = s5pv310_clk_ip_peril_ctrl,
338 .ctrlbit = (1<<24),
339 }
340};
341
342static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900343 {
344 .name = "uart",
345 .id = 0,
346 .enable = s5pv310_clk_ip_peril_ctrl,
347 .ctrlbit = (1 << 0),
348 }, {
349 .name = "uart",
350 .id = 1,
351 .enable = s5pv310_clk_ip_peril_ctrl,
352 .ctrlbit = (1 << 1),
353 }, {
354 .name = "uart",
355 .id = 2,
356 .enable = s5pv310_clk_ip_peril_ctrl,
357 .ctrlbit = (1 << 2),
358 }, {
359 .name = "uart",
360 .id = 3,
361 .enable = s5pv310_clk_ip_peril_ctrl,
362 .ctrlbit = (1 << 3),
363 }, {
364 .name = "uart",
365 .id = 4,
366 .enable = s5pv310_clk_ip_peril_ctrl,
367 .ctrlbit = (1 << 4),
368 }, {
369 .name = "uart",
370 .id = 5,
371 .enable = s5pv310_clk_ip_peril_ctrl,
372 .ctrlbit = (1 << 5),
373 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900374};
375
376static struct clk *clkset_group_list[] = {
377 [0] = &clk_ext_xtal_mux,
378 [1] = &clk_xusbxti,
379 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900380 [3] = &clk_sclk_usbphy0,
381 [4] = &clk_sclk_usbphy1,
382 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900383 [6] = &clk_mout_mpll.clk,
384 [7] = &clk_mout_epll.clk,
385 [8] = &clk_sclk_vpll.clk,
386};
387
388static struct clksrc_sources clkset_group = {
389 .sources = clkset_group_list,
390 .nr_sources = ARRAY_SIZE(clkset_group_list),
391};
392
393static struct clksrc_clk clksrcs[] = {
394 {
395 .clk = {
396 .name = "uclk1",
397 .id = 0,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900398 .enable = s5pv310_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900399 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900400 },
401 .sources = &clkset_group,
402 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
403 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
404 }, {
405 .clk = {
406 .name = "uclk1",
407 .id = 1,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900408 .enable = s5pv310_clksrc_mask_peril0_ctrl,
409 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900410 },
411 .sources = &clkset_group,
412 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
413 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
414 }, {
415 .clk = {
416 .name = "uclk1",
417 .id = 2,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900418 .enable = s5pv310_clksrc_mask_peril0_ctrl,
419 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900420 },
421 .sources = &clkset_group,
422 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
423 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
424 }, {
425 .clk = {
426 .name = "uclk1",
427 .id = 3,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900428 .enable = s5pv310_clksrc_mask_peril0_ctrl,
429 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900430 },
431 .sources = &clkset_group,
432 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
433 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
434 }, {
435 .clk = {
436 .name = "sclk_pwm",
437 .id = -1,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900438 .enable = s5pv310_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900439 .ctrlbit = (1 << 24),
440 },
441 .sources = &clkset_group,
442 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
443 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
444 },
445};
446
447/* Clock initialization code */
448static struct clksrc_clk *sysclks[] = {
449 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900450 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +0900451 &clk_mout_epll,
452 &clk_mout_mpll,
453 &clk_moutcore,
454 &clk_coreclk,
455 &clk_armclk,
456 &clk_aclk_corem0,
457 &clk_aclk_cores,
458 &clk_aclk_corem1,
459 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900460 &clk_mout_corebus,
461 &clk_sclk_dmc,
462 &clk_aclk_cored,
463 &clk_aclk_corep,
464 &clk_aclk_acp,
465 &clk_pclk_acp,
466 &clk_vpllsrc,
467 &clk_sclk_vpll,
468 &clk_aclk_200,
469 &clk_aclk_100,
470 &clk_aclk_160,
471 &clk_aclk_133,
472};
473
474void __init_or_cpufreq s5pv310_setup_clocks(void)
475{
476 struct clk *xtal_clk;
477 unsigned long apll;
478 unsigned long mpll;
479 unsigned long epll;
480 unsigned long vpll;
481 unsigned long vpllsrc;
482 unsigned long xtal;
483 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +0900484 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +0900485 unsigned long aclk_200;
486 unsigned long aclk_100;
487 unsigned long aclk_160;
488 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +0900489 unsigned int ptr;
490
491 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
492
493 xtal_clk = clk_get(NULL, "xtal");
494 BUG_ON(IS_ERR(xtal_clk));
495
496 xtal = clk_get_rate(xtal_clk);
497 clk_put(xtal_clk);
498
499 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
500
501 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
502 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
503 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +0900504 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +0900505
506 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
507 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +0900508 __raw_readl(S5P_VPLL_CON1), pll_4650);
Changhwan Younc8bef142010-07-27 17:52:39 +0900509
510 clk_fout_apll.rate = apll;
511 clk_fout_mpll.rate = mpll;
512 clk_fout_epll.rate = epll;
513 clk_fout_vpll.rate = vpll;
514
515 printk(KERN_INFO "S5PV310: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
516 apll, mpll, epll, vpll);
517
518 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +0900519 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +0900520
Jongpill Lee228ef982010-08-18 22:24:53 +0900521 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
522 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
523 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
524 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
525
526 printk(KERN_INFO "S5PV310: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
527 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
528 armclk, sclk_dmc, aclk_200,
529 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +0900530
531 clk_f.rate = armclk;
532 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +0900533 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +0900534
535 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
536 s3c_set_clksrc(&clksrcs[ptr], true);
537}
538
539static struct clk *clks[] __initdata = {
540 /* Nothing here yet */
541};
542
543void __init s5pv310_register_clocks(void)
544{
545 struct clk *clkp;
546 int ret;
547 int ptr;
548
549 ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
550 if (ret > 0)
551 printk(KERN_ERR "Failed to register %u clocks\n", ret);
552
553 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
554 s3c_register_clksrc(sysclks[ptr], 1);
555
556 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
557 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
558
559 clkp = init_clocks_disable;
560 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
561 ret = s3c24xx_register_clock(clkp);
562 if (ret < 0) {
563 printk(KERN_ERR "Failed to register clock %s (%d)\n",
564 clkp->name, ret);
565 }
566 (clkp->enable)(clkp, 0);
567 }
568
569 s3c_pwmclk_init();
570}