blob: f351b933f5c422f4ac1f26a44bf702c39b9d3142 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
Mark Brown38a3c372012-06-05 12:31:32 +010049static struct {
50 unsigned int reg;
51 unsigned int mask;
52} wm8994_vu_bits[] = {
53 { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
54 { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
55 { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
56 { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
57 { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
58 { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
59 { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
60 { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
61 { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
62 { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
63
64 { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
65 { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
66 { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
67 { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
68 { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
69 { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
70 { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
71 { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
72 { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
73 { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
74 { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
75 { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
76 { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
77 { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
78 { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
79 { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
80};
81
Mark Brown9e6e96a2010-01-29 17:47:12 +000082static int wm8994_drc_base[] = {
83 WM8994_AIF1_DRC1_1,
84 WM8994_AIF1_DRC2_1,
85 WM8994_AIF2_DRC_1,
86};
87
88static int wm8994_retune_mobile_base[] = {
89 WM8994_AIF1_DAC1_EQ_GAINS_1,
90 WM8994_AIF1_DAC2_EQ_GAINS_1,
91 WM8994_AIF2_EQ_GAINS_1,
92};
93
Mark Brownb00adf72011-08-13 11:57:18 +090094static void wm8958_default_micdet(u16 status, void *data);
95
Mark Brownaf6b6fe2011-11-30 20:32:05 +000096static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090097 { 32768, true, 1, 4 },
98 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000099 { 44100 * 256, true, 7, 10 },
100 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +0900101};
102
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000103static const struct wm8958_micd_rate jackdet_rates[] = {
104 { 32768, true, 0, 1 },
105 { 32768, false, 0, 1 },
106 { 44100 * 256, true, 7, 10 },
107 { 44100 * 256, false, 7, 10 },
108};
109
Mark Brownb00adf72011-08-13 11:57:18 +0900110static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
111{
112 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
113 int best, i, sysclk, val;
114 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000115 const struct wm8958_micd_rate *rates;
116 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +0900117
118 if (wm8994->jack_cb != wm8958_default_micdet)
119 return;
120
121 idle = !wm8994->jack_mic;
122
123 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
124 if (sysclk & WM8994_SYSCLK_SRC)
125 sysclk = wm8994->aifclk[1];
126 else
127 sysclk = wm8994->aifclk[0];
128
Mark Browncd1707a2011-12-01 13:44:25 +0000129 if (wm8994->pdata && wm8994->pdata->micd_rates) {
130 rates = wm8994->pdata->micd_rates;
131 num_rates = wm8994->pdata->num_micd_rates;
132 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000133 rates = jackdet_rates;
134 num_rates = ARRAY_SIZE(jackdet_rates);
135 } else {
136 rates = micdet_rates;
137 num_rates = ARRAY_SIZE(micdet_rates);
138 }
139
Mark Brownb00adf72011-08-13 11:57:18 +0900140 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000141 for (i = 0; i < num_rates; i++) {
142 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900143 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000144 if (abs(rates[i].sysclk - sysclk) <
145 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900146 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000147 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900148 best = i;
149 }
150
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000151 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
152 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900153
154 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
155 WM8958_MICD_BIAS_STARTTIME_MASK |
156 WM8958_MICD_RATE_MASK, val);
157}
158
Mark Brown9e6e96a2010-01-29 17:47:12 +0000159static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
160{
Mark Brownb2c812e2010-04-14 15:35:19 +0900161 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000162 int rate;
163 int reg1 = 0;
164 int offset;
165
166 if (aif)
167 offset = 4;
168 else
169 offset = 0;
170
171 switch (wm8994->sysclk[aif]) {
172 case WM8994_SYSCLK_MCLK1:
173 rate = wm8994->mclk[0];
174 break;
175
176 case WM8994_SYSCLK_MCLK2:
177 reg1 |= 0x8;
178 rate = wm8994->mclk[1];
179 break;
180
181 case WM8994_SYSCLK_FLL1:
182 reg1 |= 0x10;
183 rate = wm8994->fll[0].out;
184 break;
185
186 case WM8994_SYSCLK_FLL2:
187 reg1 |= 0x18;
188 rate = wm8994->fll[1].out;
189 break;
190
191 default:
192 return -EINVAL;
193 }
194
195 if (rate >= 13500000) {
196 rate /= 2;
197 reg1 |= WM8994_AIF1CLK_DIV;
198
199 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
200 aif + 1, rate);
201 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100202
Mark Brown9e6e96a2010-01-29 17:47:12 +0000203 wm8994->aifclk[aif] = rate;
204
205 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
206 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
207 reg1);
208
209 return 0;
210}
211
212static int configure_clock(struct snd_soc_codec *codec)
213{
Mark Brownb2c812e2010-04-14 15:35:19 +0900214 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800215 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000216
217 /* Bring up the AIF clocks first */
218 configure_aif_clock(codec, 0);
219 configure_aif_clock(codec, 1);
220
221 /* Then switch CLK_SYS over to the higher of them; a change
222 * can only happen as a result of a clocking change which can
223 * only be made outside of DAPM so we can safely redo the
224 * clocking.
225 */
226
227 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900228 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
229 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000230 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900231 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000232
233 if (wm8994->aifclk[0] < wm8994->aifclk[1])
234 new = WM8994_SYSCLK_SRC;
235 else
236 new = 0;
237
Axel Lin04f45c42011-10-04 20:07:03 +0800238 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
239 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000240 if (change)
241 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000242
Mark Brownb00adf72011-08-13 11:57:18 +0900243 wm8958_micd_set_rate(codec);
244
Mark Brown9e6e96a2010-01-29 17:47:12 +0000245 return 0;
246}
247
248static int check_clk_sys(struct snd_soc_dapm_widget *source,
249 struct snd_soc_dapm_widget *sink)
250{
251 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
252 const char *clk;
253
254 /* Check what we're currently using for CLK_SYS */
255 if (reg & WM8994_SYSCLK_SRC)
256 clk = "AIF2CLK";
257 else
258 clk = "AIF1CLK";
259
260 return strcmp(source->name, clk) == 0;
261}
262
263static const char *sidetone_hpf_text[] = {
264 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
265};
266
267static const struct soc_enum sidetone_hpf =
268 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
269
Uk Kim146fd572010-12-07 13:58:40 +0000270static const char *adc_hpf_text[] = {
271 "HiFi", "Voice 1", "Voice 2", "Voice 3"
272};
273
274static const struct soc_enum aif1adc1_hpf =
275 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
276
277static const struct soc_enum aif1adc2_hpf =
278 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
279
280static const struct soc_enum aif2adc_hpf =
281 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
282
Mark Brown9e6e96a2010-01-29 17:47:12 +0000283static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
284static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
285static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
286static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
287static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900288static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800289static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000290
291#define WM8994_DRC_SWITCH(xname, reg, shift) \
292{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
293 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
294 .put = wm8994_put_drc_sw, \
295 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
296
297static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
298 struct snd_ctl_elem_value *ucontrol)
299{
300 struct soc_mixer_control *mc =
301 (struct soc_mixer_control *)kcontrol->private_value;
302 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
303 int mask, ret;
304
305 /* Can't enable both ADC and DAC paths simultaneously */
306 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
307 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
308 WM8994_AIF1ADC1R_DRC_ENA_MASK;
309 else
310 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
311
312 ret = snd_soc_read(codec, mc->reg);
313 if (ret < 0)
314 return ret;
315 if (ret & mask)
316 return -EINVAL;
317
318 return snd_soc_put_volsw(kcontrol, ucontrol);
319}
320
Mark Brown9e6e96a2010-01-29 17:47:12 +0000321static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
322{
Mark Brownb2c812e2010-04-14 15:35:19 +0900323 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000324 struct wm8994_pdata *pdata = wm8994->pdata;
325 int base = wm8994_drc_base[drc];
326 int cfg = wm8994->drc_cfg[drc];
327 int save, i;
328
329 /* Save any enables; the configuration should clear them. */
330 save = snd_soc_read(codec, base);
331 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
332 WM8994_AIF1ADC1R_DRC_ENA;
333
334 for (i = 0; i < WM8994_DRC_REGS; i++)
335 snd_soc_update_bits(codec, base + i, 0xffff,
336 pdata->drc_cfgs[cfg].regs[i]);
337
338 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
339 WM8994_AIF1ADC1L_DRC_ENA |
340 WM8994_AIF1ADC1R_DRC_ENA, save);
341}
342
343/* Icky as hell but saves code duplication */
344static int wm8994_get_drc(const char *name)
345{
346 if (strcmp(name, "AIF1DRC1 Mode") == 0)
347 return 0;
348 if (strcmp(name, "AIF1DRC2 Mode") == 0)
349 return 1;
350 if (strcmp(name, "AIF2DRC Mode") == 0)
351 return 2;
352 return -EINVAL;
353}
354
355static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
356 struct snd_ctl_elem_value *ucontrol)
357{
358 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000359 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000360 struct wm8994_pdata *pdata = wm8994->pdata;
361 int drc = wm8994_get_drc(kcontrol->id.name);
362 int value = ucontrol->value.integer.value[0];
363
364 if (drc < 0)
365 return drc;
366
367 if (value >= pdata->num_drc_cfgs)
368 return -EINVAL;
369
370 wm8994->drc_cfg[drc] = value;
371
372 wm8994_set_drc(codec, drc);
373
374 return 0;
375}
376
377static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
378 struct snd_ctl_elem_value *ucontrol)
379{
380 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900381 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000382 int drc = wm8994_get_drc(kcontrol->id.name);
383
384 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
385
386 return 0;
387}
388
389static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
390{
Mark Brownb2c812e2010-04-14 15:35:19 +0900391 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000392 struct wm8994_pdata *pdata = wm8994->pdata;
393 int base = wm8994_retune_mobile_base[block];
394 int iface, best, best_val, save, i, cfg;
395
396 if (!pdata || !wm8994->num_retune_mobile_texts)
397 return;
398
399 switch (block) {
400 case 0:
401 case 1:
402 iface = 0;
403 break;
404 case 2:
405 iface = 1;
406 break;
407 default:
408 return;
409 }
410
411 /* Find the version of the currently selected configuration
412 * with the nearest sample rate. */
413 cfg = wm8994->retune_mobile_cfg[block];
414 best = 0;
415 best_val = INT_MAX;
416 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
417 if (strcmp(pdata->retune_mobile_cfgs[i].name,
418 wm8994->retune_mobile_texts[cfg]) == 0 &&
419 abs(pdata->retune_mobile_cfgs[i].rate
420 - wm8994->dac_rates[iface]) < best_val) {
421 best = i;
422 best_val = abs(pdata->retune_mobile_cfgs[i].rate
423 - wm8994->dac_rates[iface]);
424 }
425 }
426
427 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
428 block,
429 pdata->retune_mobile_cfgs[best].name,
430 pdata->retune_mobile_cfgs[best].rate,
431 wm8994->dac_rates[iface]);
432
433 /* The EQ will be disabled while reconfiguring it, remember the
434 * current configuration.
435 */
436 save = snd_soc_read(codec, base);
437 save &= WM8994_AIF1DAC1_EQ_ENA;
438
439 for (i = 0; i < WM8994_EQ_REGS; i++)
440 snd_soc_update_bits(codec, base + i, 0xffff,
441 pdata->retune_mobile_cfgs[best].regs[i]);
442
443 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
444}
445
446/* Icky as hell but saves code duplication */
447static int wm8994_get_retune_mobile_block(const char *name)
448{
449 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
450 return 0;
451 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
452 return 1;
453 if (strcmp(name, "AIF2 EQ Mode") == 0)
454 return 2;
455 return -EINVAL;
456}
457
458static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
459 struct snd_ctl_elem_value *ucontrol)
460{
461 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000462 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000463 struct wm8994_pdata *pdata = wm8994->pdata;
464 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
465 int value = ucontrol->value.integer.value[0];
466
467 if (block < 0)
468 return block;
469
470 if (value >= pdata->num_retune_mobile_cfgs)
471 return -EINVAL;
472
473 wm8994->retune_mobile_cfg[block] = value;
474
475 wm8994_set_retune_mobile(codec, block);
476
477 return 0;
478}
479
480static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
481 struct snd_ctl_elem_value *ucontrol)
482{
483 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800484 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000485 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
486
487 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
488
489 return 0;
490}
491
Mark Brown96b101e2010-11-18 15:49:38 +0000492static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100493 "Left", "Right"
494};
495
Mark Brown96b101e2010-11-18 15:49:38 +0000496static const struct soc_enum aif1adcl_src =
497 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
498
499static const struct soc_enum aif1adcr_src =
500 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
501
502static const struct soc_enum aif2adcl_src =
503 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
504
505static const struct soc_enum aif2adcr_src =
506 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
507
Mark Brownf5548852010-08-31 19:39:48 +0100508static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000509 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100510
511static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000512 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100513
514static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000515 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100516
517static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000518 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100519
Mark Brown154b26a2010-12-09 12:07:44 +0000520static const char *osr_text[] = {
521 "Low Power", "High Performance",
522};
523
524static const struct soc_enum dac_osr =
525 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
526
527static const struct soc_enum adc_osr =
528 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
529
Mark Brown9e6e96a2010-01-29 17:47:12 +0000530static const struct snd_kcontrol_new wm8994_snd_controls[] = {
531SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
532 WM8994_AIF1_ADC1_RIGHT_VOLUME,
533 1, 119, 0, digital_tlv),
534SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
535 WM8994_AIF1_ADC2_RIGHT_VOLUME,
536 1, 119, 0, digital_tlv),
537SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
538 WM8994_AIF2_ADC_RIGHT_VOLUME,
539 1, 119, 0, digital_tlv),
540
Mark Brown96b101e2010-11-18 15:49:38 +0000541SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
542SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000543SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
544SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000545
Mark Brownf5548852010-08-31 19:39:48 +0100546SOC_ENUM("AIF1DACL Source", aif1dacl_src),
547SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000548SOC_ENUM("AIF2DACL Source", aif2dacl_src),
549SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100550
Mark Brown9e6e96a2010-01-29 17:47:12 +0000551SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
552 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
553SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
554 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
555SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
556 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
557
558SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
559SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
560
561SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
562SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
563SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
564
565WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
566WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
567WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
568
569WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
570WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
571WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
572
573WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
574WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
575WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
576
577SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
578 5, 12, 0, st_tlv),
579SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
580 0, 12, 0, st_tlv),
581SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
582 5, 12, 0, st_tlv),
583SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
584 0, 12, 0, st_tlv),
585SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
586SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
587
Uk Kim146fd572010-12-07 13:58:40 +0000588SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
589SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
590
591SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
592SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
593
594SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
595SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
596
Mark Brown154b26a2010-12-09 12:07:44 +0000597SOC_ENUM("ADC OSR", adc_osr),
598SOC_ENUM("DAC OSR", dac_osr),
599
Mark Brown9e6e96a2010-01-29 17:47:12 +0000600SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
601 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
602SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
603 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
604
605SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
606 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
607SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
608 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
609
610SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
611 6, 1, 1, wm_hubs_spkmix_tlv),
612SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
613 2, 1, 1, wm_hubs_spkmix_tlv),
614
615SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
616 6, 1, 1, wm_hubs_spkmix_tlv),
617SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
618 2, 1, 1, wm_hubs_spkmix_tlv),
619
620SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
621 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000622SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000623 8, 1, 0),
624SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
625 10, 15, 0, wm8994_3d_tlv),
626SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
627 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000628SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000629 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000630SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000631 8, 1, 0),
632};
633
634static const struct snd_kcontrol_new wm8994_eq_controls[] = {
635SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
636 eq_tlv),
637SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
638 eq_tlv),
639SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
640 eq_tlv),
641SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
642 eq_tlv),
643SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
644 eq_tlv),
645
646SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
647 eq_tlv),
648SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
649 eq_tlv),
650SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
651 eq_tlv),
652SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
653 eq_tlv),
654SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
655 eq_tlv),
656
657SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
658 eq_tlv),
659SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
660 eq_tlv),
661SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
662 eq_tlv),
663SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
664 eq_tlv),
665SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
666 eq_tlv),
667};
668
Mark Brown1ddc07d2011-08-16 10:08:48 +0900669static const char *wm8958_ng_text[] = {
670 "30ms", "125ms", "250ms", "500ms",
671};
672
673static const struct soc_enum wm8958_aif1dac1_ng_hold =
674 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
675 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
676
677static const struct soc_enum wm8958_aif1dac2_ng_hold =
678 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
679 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
680
681static const struct soc_enum wm8958_aif2dac_ng_hold =
682 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
683 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
684
Mark Brownc4431df2010-11-26 15:21:07 +0000685static const struct snd_kcontrol_new wm8958_snd_controls[] = {
686SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900687
688SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
689 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
690SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
691SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
692 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
693 7, 1, ng_tlv),
694
695SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
696 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
697SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
698SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
699 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
700 7, 1, ng_tlv),
701
702SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
703 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
704SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
705SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
706 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
707 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000708};
709
Mark Brown81204c82011-05-24 17:35:53 +0800710static const struct snd_kcontrol_new wm1811_snd_controls[] = {
711SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
712 mixin_boost_tlv),
713SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
714 mixin_boost_tlv),
715};
716
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000717/* We run all mode setting through a function to enforce audio mode */
718static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
719{
720 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
721
Mark Brown28e33262012-03-03 00:10:02 +0000722 if (!wm8994->jackdet || !wm8994->jack_cb)
723 return;
724
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000725 if (wm8994->active_refcount)
726 mode = WM1811_JACKDET_MODE_AUDIO;
727
Mark Brown4752a882012-03-04 02:16:01 +0000728 if (mode == wm8994->jackdet_mode)
Mark Brown1defde22012-03-03 20:02:49 +0000729 return;
730
Mark Brown4752a882012-03-04 02:16:01 +0000731 wm8994->jackdet_mode = mode;
732
733 /* Always use audio mode to detect while the system is active */
734 if (mode != WM1811_JACKDET_MODE_NONE)
735 mode = WM1811_JACKDET_MODE_AUDIO;
736
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000737 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
738 WM1811_JACKDET_MODE_MASK, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000739}
740
741static void active_reference(struct snd_soc_codec *codec)
742{
743 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
744
745 mutex_lock(&wm8994->accdet_lock);
746
747 wm8994->active_refcount++;
748
749 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
750 wm8994->active_refcount);
751
Mark Brown1defde22012-03-03 20:02:49 +0000752 /* If we're using jack detection go into audio mode */
753 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000754
755 mutex_unlock(&wm8994->accdet_lock);
756}
757
758static void active_dereference(struct snd_soc_codec *codec)
759{
760 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
761 u16 mode;
762
763 mutex_lock(&wm8994->accdet_lock);
764
765 wm8994->active_refcount--;
766
767 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
768 wm8994->active_refcount);
769
770 if (wm8994->active_refcount == 0) {
771 /* Go into appropriate detection only mode */
Mark Brown1defde22012-03-03 20:02:49 +0000772 if (wm8994->jack_mic || wm8994->mic_detecting)
773 mode = WM1811_JACKDET_MODE_MIC;
774 else
775 mode = WM1811_JACKDET_MODE_JACK;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000776
Mark Brown1defde22012-03-03 20:02:49 +0000777 wm1811_jackdet_set_mode(codec, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000778 }
779
780 mutex_unlock(&wm8994->accdet_lock);
781}
782
Mark Brown9e6e96a2010-01-29 17:47:12 +0000783static int clk_sys_event(struct snd_soc_dapm_widget *w,
784 struct snd_kcontrol *kcontrol, int event)
785{
786 struct snd_soc_codec *codec = w->codec;
787
788 switch (event) {
789 case SND_SOC_DAPM_PRE_PMU:
790 return configure_clock(codec);
791
792 case SND_SOC_DAPM_POST_PMD:
793 configure_clock(codec);
794 break;
795 }
796
797 return 0;
798}
799
Mark Brown4b7ed832011-08-10 17:47:33 +0900800static void vmid_reference(struct snd_soc_codec *codec)
801{
802 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
803
Mark Browndb966f82012-02-06 12:07:08 +0000804 pm_runtime_get_sync(codec->dev);
805
Mark Brown4b7ed832011-08-10 17:47:33 +0900806 wm8994->vmid_refcount++;
807
808 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
809 wm8994->vmid_refcount);
810
811 if (wm8994->vmid_refcount == 1) {
Mark Browncc6d5a82012-02-11 23:09:53 +0000812 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
Mark Browncc6d5a82012-02-11 23:09:53 +0000813 WM8994_LINEOUT1_DISCH |
Mark Brown22f8d052012-03-19 17:32:06 +0000814 WM8994_LINEOUT2_DISCH, 0);
Mark Browncc6d5a82012-02-11 23:09:53 +0000815
Mark Brownf7085642012-02-21 16:24:00 +0000816 wm_hubs_vmid_ena(codec);
817
Mark Brown22f8d052012-03-19 17:32:06 +0000818 switch (wm8994->vmid_mode) {
819 default:
820 WARN_ON(0 == "Invalid VMID mode");
821 case WM8994_VMID_NORMAL:
822 /* Startup bias, VMID ramp & buffer */
823 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
824 WM8994_BIAS_SRC |
825 WM8994_VMID_DISCH |
826 WM8994_STARTUP_BIAS_ENA |
827 WM8994_VMID_BUF_ENA |
828 WM8994_VMID_RAMP_MASK,
829 WM8994_BIAS_SRC |
830 WM8994_STARTUP_BIAS_ENA |
831 WM8994_VMID_BUF_ENA |
832 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900833
Mark Brown22f8d052012-03-19 17:32:06 +0000834 /* Main bias enable, VMID=2x40k */
835 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
836 WM8994_BIAS_ENA |
837 WM8994_VMID_SEL_MASK,
838 WM8994_BIAS_ENA | 0x2);
Mark Brown4b7ed832011-08-10 17:47:33 +0900839
Mark Brown22f8d052012-03-19 17:32:06 +0000840 msleep(50);
Mark Browncc6d5a82012-02-11 23:09:53 +0000841
Mark Brown22f8d052012-03-19 17:32:06 +0000842 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
843 WM8994_VMID_RAMP_MASK |
844 WM8994_BIAS_SRC,
845 0);
846 break;
847
848 case WM8994_VMID_FORCE:
849 /* Startup bias, slow VMID ramp & buffer */
850 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
851 WM8994_BIAS_SRC |
852 WM8994_VMID_DISCH |
853 WM8994_STARTUP_BIAS_ENA |
854 WM8994_VMID_BUF_ENA |
855 WM8994_VMID_RAMP_MASK,
856 WM8994_BIAS_SRC |
857 WM8994_STARTUP_BIAS_ENA |
858 WM8994_VMID_BUF_ENA |
859 (0x2 << WM8994_VMID_RAMP_SHIFT));
860
861 /* Main bias enable, VMID=2x40k */
862 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
863 WM8994_BIAS_ENA |
864 WM8994_VMID_SEL_MASK,
865 WM8994_BIAS_ENA | 0x2);
866
867 msleep(400);
868
869 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
870 WM8994_VMID_RAMP_MASK |
871 WM8994_BIAS_SRC,
872 0);
873 break;
874 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900875 }
876}
877
878static void vmid_dereference(struct snd_soc_codec *codec)
879{
880 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
881
882 wm8994->vmid_refcount--;
883
884 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
885 wm8994->vmid_refcount);
886
887 if (wm8994->vmid_refcount == 0) {
Mark Brown22f8d052012-03-19 17:32:06 +0000888 if (wm8994->hubs.lineout1_se)
889 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
890 WM8994_LINEOUT1N_ENA |
891 WM8994_LINEOUT1P_ENA,
892 WM8994_LINEOUT1N_ENA |
893 WM8994_LINEOUT1P_ENA);
894
895 if (wm8994->hubs.lineout2_se)
896 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
897 WM8994_LINEOUT2N_ENA |
898 WM8994_LINEOUT2P_ENA,
899 WM8994_LINEOUT2N_ENA |
900 WM8994_LINEOUT2P_ENA);
901
902 /* Start discharging VMID */
Mark Brown4b7ed832011-08-10 17:47:33 +0900903 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
904 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000905 WM8994_VMID_DISCH,
Mark Brown4b7ed832011-08-10 17:47:33 +0900906 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000907 WM8994_VMID_DISCH);
Mark Brown4b7ed832011-08-10 17:47:33 +0900908
Mark Brown22f8d052012-03-19 17:32:06 +0000909 switch (wm8994->vmid_mode) {
910 case WM8994_VMID_FORCE:
911 msleep(350);
912 break;
913 default:
914 break;
915 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900916
Mark Brown22f8d052012-03-19 17:32:06 +0000917 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
918 WM8994_VROI, WM8994_VROI);
Mark Browne85b26c2012-02-11 23:10:30 +0000919
Mark Brown22f8d052012-03-19 17:32:06 +0000920 /* Active discharge */
Mark Brown4b7ed832011-08-10 17:47:33 +0900921 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
922 WM8994_LINEOUT1_DISCH |
923 WM8994_LINEOUT2_DISCH,
924 WM8994_LINEOUT1_DISCH |
925 WM8994_LINEOUT2_DISCH);
926
Mark Brown22f8d052012-03-19 17:32:06 +0000927 msleep(150);
928
929 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
930 WM8994_LINEOUT1N_ENA |
931 WM8994_LINEOUT1P_ENA |
932 WM8994_LINEOUT2N_ENA |
933 WM8994_LINEOUT2P_ENA, 0);
934
935 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
936 WM8994_VROI, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900937
938 /* Switch off startup biases */
939 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
940 WM8994_BIAS_SRC |
941 WM8994_STARTUP_BIAS_ENA |
942 WM8994_VMID_BUF_ENA |
943 WM8994_VMID_RAMP_MASK, 0);
Mark Brown22f8d052012-03-19 17:32:06 +0000944
945 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
946 WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
947
948 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
949 WM8994_VMID_RAMP_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900950 }
Mark Browndb966f82012-02-06 12:07:08 +0000951
952 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900953}
954
955static int vmid_event(struct snd_soc_dapm_widget *w,
956 struct snd_kcontrol *kcontrol, int event)
957{
958 struct snd_soc_codec *codec = w->codec;
959
960 switch (event) {
961 case SND_SOC_DAPM_PRE_PMU:
962 vmid_reference(codec);
963 break;
964
965 case SND_SOC_DAPM_POST_PMD:
966 vmid_dereference(codec);
967 break;
968 }
969
970 return 0;
971}
972
Mark Brown9e6e96a2010-01-29 17:47:12 +0000973static void wm8994_update_class_w(struct snd_soc_codec *codec)
974{
Mark Brownfec6dd82010-10-27 13:48:36 -0700975 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000976 int enable = 1;
977 int source = 0; /* GCC flow analysis can't track enable */
978 int reg, reg_r;
979
980 /* Only support direct DAC->headphone paths */
981 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
982 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900983 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000984 enable = 0;
985 }
986
987 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
988 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900989 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000990 enable = 0;
991 }
992
993 /* We also need the same setting for L/R and only one path */
994 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
995 switch (reg) {
996 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900997 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000998 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
999 break;
1000 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +09001001 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001002 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1003 break;
1004 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +09001005 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001006 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1007 break;
1008 default:
Mark Brownee839a22010-04-20 13:57:08 +09001009 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001010 enable = 0;
1011 break;
1012 }
1013
1014 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
1015 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +09001016 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001017 enable = 0;
1018 }
1019
1020 if (enable) {
1021 dev_dbg(codec->dev, "Class W enabled\n");
1022 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1023 WM8994_CP_DYN_PWR |
1024 WM8994_CP_DYN_SRC_SEL_MASK,
1025 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -07001026 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001027
1028 } else {
1029 dev_dbg(codec->dev, "Class W disabled\n");
1030 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1031 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -07001032 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001033 }
1034}
1035
Mark Brown1a383362012-04-12 19:47:11 +01001036static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1037 struct snd_kcontrol *kcontrol, int event)
1038{
1039 struct snd_soc_codec *codec = w->codec;
1040 struct wm8994 *control = codec->control_data;
1041 int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
Mark Brown38a3c372012-06-05 12:31:32 +01001042 int i;
Mark Brown1a383362012-04-12 19:47:11 +01001043 int dac;
1044 int adc;
1045 int val;
1046
1047 switch (control->type) {
1048 case WM8994:
1049 case WM8958:
1050 mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
1051 break;
1052 default:
1053 break;
1054 }
1055
1056 switch (event) {
1057 case SND_SOC_DAPM_PRE_PMU:
1058 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
1059 if ((val & WM8994_AIF1ADCL_SRC) &&
1060 (val & WM8994_AIF1ADCR_SRC))
1061 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
1062 else if (!(val & WM8994_AIF1ADCL_SRC) &&
1063 !(val & WM8994_AIF1ADCR_SRC))
1064 adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1065 else
1066 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
1067 WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1068
1069 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
1070 if ((val & WM8994_AIF1DACL_SRC) &&
1071 (val & WM8994_AIF1DACR_SRC))
1072 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
1073 else if (!(val & WM8994_AIF1DACL_SRC) &&
1074 !(val & WM8994_AIF1DACR_SRC))
1075 dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1076 else
1077 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
1078 WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1079
1080 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1081 mask, adc);
1082 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1083 mask, dac);
1084 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1085 WM8994_AIF1DSPCLK_ENA |
1086 WM8994_SYSDSPCLK_ENA,
1087 WM8994_AIF1DSPCLK_ENA |
1088 WM8994_SYSDSPCLK_ENA);
1089 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
1090 WM8994_AIF1ADC1R_ENA |
1091 WM8994_AIF1ADC1L_ENA |
1092 WM8994_AIF1ADC2R_ENA |
1093 WM8994_AIF1ADC2L_ENA);
1094 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
1095 WM8994_AIF1DAC1R_ENA |
1096 WM8994_AIF1DAC1L_ENA |
1097 WM8994_AIF1DAC2R_ENA |
1098 WM8994_AIF1DAC2L_ENA);
1099 break;
1100
Mark Brown38a3c372012-06-05 12:31:32 +01001101 case SND_SOC_DAPM_POST_PMU:
1102 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
1103 snd_soc_write(codec, wm8994_vu_bits[i].reg,
1104 snd_soc_read(codec,
1105 wm8994_vu_bits[i].reg));
1106 break;
1107
Mark Brown1a383362012-04-12 19:47:11 +01001108 case SND_SOC_DAPM_PRE_PMD:
1109 case SND_SOC_DAPM_POST_PMD:
1110 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1111 mask, 0);
1112 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1113 mask, 0);
1114
1115 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1116 if (val & WM8994_AIF2DSPCLK_ENA)
1117 val = WM8994_SYSDSPCLK_ENA;
1118 else
1119 val = 0;
1120 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1121 WM8994_SYSDSPCLK_ENA |
1122 WM8994_AIF1DSPCLK_ENA, val);
1123 break;
1124 }
1125
1126 return 0;
1127}
1128
1129static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1130 struct snd_kcontrol *kcontrol, int event)
1131{
1132 struct snd_soc_codec *codec = w->codec;
Mark Brown38a3c372012-06-05 12:31:32 +01001133 int i;
Mark Brown1a383362012-04-12 19:47:11 +01001134 int dac;
1135 int adc;
1136 int val;
1137
1138 switch (event) {
1139 case SND_SOC_DAPM_PRE_PMU:
1140 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
1141 if ((val & WM8994_AIF2ADCL_SRC) &&
1142 (val & WM8994_AIF2ADCR_SRC))
1143 adc = WM8994_AIF2ADCR_ENA;
1144 else if (!(val & WM8994_AIF2ADCL_SRC) &&
1145 !(val & WM8994_AIF2ADCR_SRC))
1146 adc = WM8994_AIF2ADCL_ENA;
1147 else
1148 adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
1149
1150
1151 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
1152 if ((val & WM8994_AIF2DACL_SRC) &&
1153 (val & WM8994_AIF2DACR_SRC))
1154 dac = WM8994_AIF2DACR_ENA;
1155 else if (!(val & WM8994_AIF2DACL_SRC) &&
1156 !(val & WM8994_AIF2DACR_SRC))
1157 dac = WM8994_AIF2DACL_ENA;
1158 else
1159 dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
1160
1161 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1162 WM8994_AIF2ADCL_ENA |
1163 WM8994_AIF2ADCR_ENA, adc);
1164 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1165 WM8994_AIF2DACL_ENA |
1166 WM8994_AIF2DACR_ENA, dac);
1167 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1168 WM8994_AIF2DSPCLK_ENA |
1169 WM8994_SYSDSPCLK_ENA,
1170 WM8994_AIF2DSPCLK_ENA |
1171 WM8994_SYSDSPCLK_ENA);
1172 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1173 WM8994_AIF2ADCL_ENA |
1174 WM8994_AIF2ADCR_ENA,
1175 WM8994_AIF2ADCL_ENA |
1176 WM8994_AIF2ADCR_ENA);
1177 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1178 WM8994_AIF2DACL_ENA |
1179 WM8994_AIF2DACR_ENA,
1180 WM8994_AIF2DACL_ENA |
1181 WM8994_AIF2DACR_ENA);
1182 break;
1183
Mark Brown38a3c372012-06-05 12:31:32 +01001184 case SND_SOC_DAPM_POST_PMU:
1185 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
1186 snd_soc_write(codec, wm8994_vu_bits[i].reg,
1187 snd_soc_read(codec,
1188 wm8994_vu_bits[i].reg));
1189 break;
1190
Mark Brown1a383362012-04-12 19:47:11 +01001191 case SND_SOC_DAPM_PRE_PMD:
1192 case SND_SOC_DAPM_POST_PMD:
1193 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1194 WM8994_AIF2DACL_ENA |
1195 WM8994_AIF2DACR_ENA, 0);
Mark Brownc7f5f232012-05-15 18:13:00 +01001196 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
Mark Brown1a383362012-04-12 19:47:11 +01001197 WM8994_AIF2ADCL_ENA |
1198 WM8994_AIF2ADCR_ENA, 0);
1199
1200 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1201 if (val & WM8994_AIF1DSPCLK_ENA)
1202 val = WM8994_SYSDSPCLK_ENA;
1203 else
1204 val = 0;
1205 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1206 WM8994_SYSDSPCLK_ENA |
1207 WM8994_AIF2DSPCLK_ENA, val);
1208 break;
1209 }
1210
1211 return 0;
1212}
1213
1214static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
1215 struct snd_kcontrol *kcontrol, int event)
1216{
1217 struct snd_soc_codec *codec = w->codec;
1218 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1219
1220 switch (event) {
1221 case SND_SOC_DAPM_PRE_PMU:
1222 wm8994->aif1clk_enable = 1;
1223 break;
1224 case SND_SOC_DAPM_POST_PMD:
1225 wm8994->aif1clk_disable = 1;
1226 break;
1227 }
1228
1229 return 0;
1230}
1231
1232static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
1233 struct snd_kcontrol *kcontrol, int event)
1234{
1235 struct snd_soc_codec *codec = w->codec;
1236 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1237
1238 switch (event) {
1239 case SND_SOC_DAPM_PRE_PMU:
1240 wm8994->aif2clk_enable = 1;
1241 break;
1242 case SND_SOC_DAPM_POST_PMD:
1243 wm8994->aif2clk_disable = 1;
1244 break;
1245 }
1246
1247 return 0;
1248}
1249
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001250static int late_enable_ev(struct snd_soc_dapm_widget *w,
1251 struct snd_kcontrol *kcontrol, int event)
1252{
1253 struct snd_soc_codec *codec = w->codec;
1254 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1255
1256 switch (event) {
1257 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001258 if (wm8994->aif1clk_enable) {
Mark Brown2d539f92012-06-05 12:25:19 +01001259 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001260 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1261 WM8994_AIF1CLK_ENA_MASK,
1262 WM8994_AIF1CLK_ENA);
Mark Brown2d539f92012-06-05 12:25:19 +01001263 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001264 wm8994->aif1clk_enable = 0;
1265 }
1266 if (wm8994->aif2clk_enable) {
Mark Brown2d539f92012-06-05 12:25:19 +01001267 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001268 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1269 WM8994_AIF2CLK_ENA_MASK,
1270 WM8994_AIF2CLK_ENA);
Mark Brown2d539f92012-06-05 12:25:19 +01001271 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001272 wm8994->aif2clk_enable = 0;
1273 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001274 break;
1275 }
1276
Mark Brownc6b7b572011-03-11 18:13:12 +00001277 /* We may also have postponed startup of DSP, handle that. */
1278 wm8958_aif_ev(w, kcontrol, event);
1279
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001280 return 0;
1281}
1282
1283static int late_disable_ev(struct snd_soc_dapm_widget *w,
1284 struct snd_kcontrol *kcontrol, int event)
1285{
1286 struct snd_soc_codec *codec = w->codec;
1287 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1288
1289 switch (event) {
1290 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001291 if (wm8994->aif1clk_disable) {
Mark Brown2d539f92012-06-05 12:25:19 +01001292 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001293 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1294 WM8994_AIF1CLK_ENA_MASK, 0);
Mark Brown2d539f92012-06-05 12:25:19 +01001295 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001296 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001297 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001298 if (wm8994->aif2clk_disable) {
Mark Brown2d539f92012-06-05 12:25:19 +01001299 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001300 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1301 WM8994_AIF2CLK_ENA_MASK, 0);
Mark Brown2d539f92012-06-05 12:25:19 +01001302 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001303 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001304 }
1305 break;
1306 }
1307
1308 return 0;
1309}
1310
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001311static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1312 struct snd_kcontrol *kcontrol, int event)
1313{
1314 late_enable_ev(w, kcontrol, event);
1315 return 0;
1316}
1317
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001318static int micbias_ev(struct snd_soc_dapm_widget *w,
1319 struct snd_kcontrol *kcontrol, int event)
1320{
1321 late_enable_ev(w, kcontrol, event);
1322 return 0;
1323}
1324
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001325static int dac_ev(struct snd_soc_dapm_widget *w,
1326 struct snd_kcontrol *kcontrol, int event)
1327{
1328 struct snd_soc_codec *codec = w->codec;
1329 unsigned int mask = 1 << w->shift;
1330
1331 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1332 mask, mask);
1333 return 0;
1334}
1335
Mark Brown9e6e96a2010-01-29 17:47:12 +00001336static const char *hp_mux_text[] = {
1337 "Mixer",
1338 "DAC",
1339};
1340
1341#define WM8994_HP_ENUM(xname, xenum) \
1342{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1343 .info = snd_soc_info_enum_double, \
1344 .get = snd_soc_dapm_get_enum_double, \
1345 .put = wm8994_put_hp_enum, \
1346 .private_value = (unsigned long)&xenum }
1347
1348static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1349 struct snd_ctl_elem_value *ucontrol)
1350{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001351 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1352 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001353 struct snd_soc_codec *codec = w->codec;
1354 int ret;
1355
1356 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1357
1358 wm8994_update_class_w(codec);
1359
1360 return ret;
1361}
1362
1363static const struct soc_enum hpl_enum =
1364 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1365
1366static const struct snd_kcontrol_new hpl_mux =
1367 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1368
1369static const struct soc_enum hpr_enum =
1370 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1371
1372static const struct snd_kcontrol_new hpr_mux =
1373 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1374
1375static const char *adc_mux_text[] = {
1376 "ADC",
1377 "DMIC",
1378};
1379
1380static const struct soc_enum adc_enum =
1381 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1382
1383static const struct snd_kcontrol_new adcl_mux =
1384 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1385
1386static const struct snd_kcontrol_new adcr_mux =
1387 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1388
1389static const struct snd_kcontrol_new left_speaker_mixer[] = {
1390SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1391SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1392SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1393SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1394SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1395};
1396
1397static const struct snd_kcontrol_new right_speaker_mixer[] = {
1398SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1399SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1400SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1401SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1402SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1403};
1404
1405/* Debugging; dump chip status after DAPM transitions */
1406static int post_ev(struct snd_soc_dapm_widget *w,
1407 struct snd_kcontrol *kcontrol, int event)
1408{
1409 struct snd_soc_codec *codec = w->codec;
1410 dev_dbg(codec->dev, "SRC status: %x\n",
1411 snd_soc_read(codec,
1412 WM8994_RATE_STATUS));
1413 return 0;
1414}
1415
1416static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1417SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1418 1, 1, 0),
1419SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1420 0, 1, 0),
1421};
1422
1423static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1424SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1425 1, 1, 0),
1426SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1427 0, 1, 0),
1428};
1429
Mark Browna3257ba2010-07-19 14:02:34 +01001430static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1431SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1432 1, 1, 0),
1433SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1434 0, 1, 0),
1435};
1436
1437static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1438SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1439 1, 1, 0),
1440SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1441 0, 1, 0),
1442};
1443
Mark Brown9e6e96a2010-01-29 17:47:12 +00001444static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1445SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1446 5, 1, 0),
1447SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1448 4, 1, 0),
1449SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1450 2, 1, 0),
1451SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1452 1, 1, 0),
1453SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1454 0, 1, 0),
1455};
1456
1457static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1458SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1459 5, 1, 0),
1460SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1461 4, 1, 0),
1462SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1463 2, 1, 0),
1464SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1465 1, 1, 0),
1466SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1467 0, 1, 0),
1468};
1469
1470#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1471{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1472 .info = snd_soc_info_volsw, \
1473 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1474 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1475
1476static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1477 struct snd_ctl_elem_value *ucontrol)
1478{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001479 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1480 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001481 struct snd_soc_codec *codec = w->codec;
1482 int ret;
1483
1484 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1485
1486 wm8994_update_class_w(codec);
1487
1488 return ret;
1489}
1490
1491static const struct snd_kcontrol_new dac1l_mix[] = {
1492WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1493 5, 1, 0),
1494WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1495 4, 1, 0),
1496WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1497 2, 1, 0),
1498WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1499 1, 1, 0),
1500WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1501 0, 1, 0),
1502};
1503
1504static const struct snd_kcontrol_new dac1r_mix[] = {
1505WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1506 5, 1, 0),
1507WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1508 4, 1, 0),
1509WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1510 2, 1, 0),
1511WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1512 1, 1, 0),
1513WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1514 0, 1, 0),
1515};
1516
1517static const char *sidetone_text[] = {
1518 "ADC/DMIC1", "DMIC2",
1519};
1520
1521static const struct soc_enum sidetone1_enum =
1522 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1523
1524static const struct snd_kcontrol_new sidetone1_mux =
1525 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1526
1527static const struct soc_enum sidetone2_enum =
1528 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1529
1530static const struct snd_kcontrol_new sidetone2_mux =
1531 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1532
1533static const char *aif1dac_text[] = {
1534 "AIF1DACDAT", "AIF3DACDAT",
1535};
1536
1537static const struct soc_enum aif1dac_enum =
1538 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1539
1540static const struct snd_kcontrol_new aif1dac_mux =
1541 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1542
1543static const char *aif2dac_text[] = {
1544 "AIF2DACDAT", "AIF3DACDAT",
1545};
1546
1547static const struct soc_enum aif2dac_enum =
1548 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1549
1550static const struct snd_kcontrol_new aif2dac_mux =
1551 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1552
1553static const char *aif2adc_text[] = {
1554 "AIF2ADCDAT", "AIF3DACDAT",
1555};
1556
1557static const struct soc_enum aif2adc_enum =
1558 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1559
1560static const struct snd_kcontrol_new aif2adc_mux =
1561 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1562
1563static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001564 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001565};
1566
Mark Brownc4431df2010-11-26 15:21:07 +00001567static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001568 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1569
Mark Brownc4431df2010-11-26 15:21:07 +00001570static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1571 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1572
1573static const struct soc_enum wm8958_aif3adc_enum =
1574 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1575
1576static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1577 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1578
1579static const char *mono_pcm_out_text[] = {
1580 "None", "AIF2ADCL", "AIF2ADCR",
1581};
1582
1583static const struct soc_enum mono_pcm_out_enum =
1584 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1585
1586static const struct snd_kcontrol_new mono_pcm_out_mux =
1587 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1588
1589static const char *aif2dac_src_text[] = {
1590 "AIF2", "AIF3",
1591};
1592
1593/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1594static const struct soc_enum aif2dacl_src_enum =
1595 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1596
1597static const struct snd_kcontrol_new aif2dacl_src_mux =
1598 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1599
1600static const struct soc_enum aif2dacr_src_enum =
1601 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1602
1603static const struct snd_kcontrol_new aif2dacr_src_mux =
1604 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001605
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001606static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001607SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001608 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown1a383362012-04-12 19:47:11 +01001609SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001610 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1611
1612SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1613 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1614SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1615 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1616SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1617 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1618SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1619 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001620SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1621 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1622
1623SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1624 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1625 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1626SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1627 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1628 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1629SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1630 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1631SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1632 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001633
1634SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1635};
1636
1637static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001638SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
Mark Brown38a3c372012-06-05 12:31:32 +01001639 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1640 SND_SOC_DAPM_PRE_PMD),
Mark Brown1a383362012-04-12 19:47:11 +01001641SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
Mark Brown38a3c372012-06-05 12:31:32 +01001642 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1643 SND_SOC_DAPM_PRE_PMD),
Mark Brownb70a51b2011-06-29 00:21:09 -07001644SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1645SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1646 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1647SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1648 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1649SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1650SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001651};
1652
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001653static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1654SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1655 dac_ev, SND_SOC_DAPM_PRE_PMU),
1656SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1657 dac_ev, SND_SOC_DAPM_PRE_PMU),
1658SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1659 dac_ev, SND_SOC_DAPM_PRE_PMU),
1660SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1661 dac_ev, SND_SOC_DAPM_PRE_PMU),
1662};
1663
1664static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1665SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001666SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001667SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1668SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1669};
1670
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001671static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001672SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1673 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1674SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1675 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001676};
1677
1678static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001679SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1680SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001681};
1682
Mark Brown9e6e96a2010-01-29 17:47:12 +00001683static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1684SND_SOC_DAPM_INPUT("DMIC1DAT"),
1685SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001686SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001687
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001688SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1689 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001690SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1691 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001692
Mark Brown9e6e96a2010-01-29 17:47:12 +00001693SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1694 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1695
Mark Brown1a383362012-04-12 19:47:11 +01001696SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
1697SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
1698SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001699
Mark Brown7f94de42011-02-03 16:27:34 +00001700SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001701 0, SND_SOC_NOPM, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001702SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001703 0, SND_SOC_NOPM, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001704SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001705 SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001706 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001707SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001708 SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001709 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001710
Mark Brown7f94de42011-02-03 16:27:34 +00001711SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001712 0, SND_SOC_NOPM, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001713SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001714 0, SND_SOC_NOPM, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001715SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001716 SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001717 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001718SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001719 SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001720 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001721
1722SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1723 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1724SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1725 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1726
Mark Browna3257ba2010-07-19 14:02:34 +01001727SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1728 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1729SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1730 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1731
Mark Brown9e6e96a2010-01-29 17:47:12 +00001732SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1733 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1734SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1735 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1736
1737SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1738SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1739
1740SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1741 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1742SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1743 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1744
1745SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001746 SND_SOC_NOPM, 13, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001747SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001748 SND_SOC_NOPM, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001749SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001750 SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001751 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1752SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001753 SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001754 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001755
Mark Brown5567d8c2012-02-16 21:43:29 -08001756SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1757SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1758SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1759SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001760
1761SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1762SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1763SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001764
Mark Brown5567d8c2012-02-16 21:43:29 -08001765SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1766SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001767
1768SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1769
1770SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1771SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1772SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1773SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1774
1775/* Power is done with the muxes since the ADC power also controls the
1776 * downsampling chain, the chip will automatically manage the analogue
1777 * specific portions.
1778 */
1779SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1780SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1781
Mark Brown9e6e96a2010-01-29 17:47:12 +00001782SND_SOC_DAPM_POST("Debug log", post_ev),
1783};
1784
Mark Brownc4431df2010-11-26 15:21:07 +00001785static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1786SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1787};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001788
Mark Brownc4431df2010-11-26 15:21:07 +00001789static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1790SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1791SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1792SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1793SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1794};
1795
1796static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001797 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1798 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1799
1800 { "DSP1CLK", NULL, "CLK_SYS" },
1801 { "DSP2CLK", NULL, "CLK_SYS" },
1802 { "DSPINTCLK", NULL, "CLK_SYS" },
1803
1804 { "AIF1ADC1L", NULL, "AIF1CLK" },
1805 { "AIF1ADC1L", NULL, "DSP1CLK" },
1806 { "AIF1ADC1R", NULL, "AIF1CLK" },
1807 { "AIF1ADC1R", NULL, "DSP1CLK" },
1808 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1809
1810 { "AIF1DAC1L", NULL, "AIF1CLK" },
1811 { "AIF1DAC1L", NULL, "DSP1CLK" },
1812 { "AIF1DAC1R", NULL, "AIF1CLK" },
1813 { "AIF1DAC1R", NULL, "DSP1CLK" },
1814 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1815
1816 { "AIF1ADC2L", NULL, "AIF1CLK" },
1817 { "AIF1ADC2L", NULL, "DSP1CLK" },
1818 { "AIF1ADC2R", NULL, "AIF1CLK" },
1819 { "AIF1ADC2R", NULL, "DSP1CLK" },
1820 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1821
1822 { "AIF1DAC2L", NULL, "AIF1CLK" },
1823 { "AIF1DAC2L", NULL, "DSP1CLK" },
1824 { "AIF1DAC2R", NULL, "AIF1CLK" },
1825 { "AIF1DAC2R", NULL, "DSP1CLK" },
1826 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1827
1828 { "AIF2ADCL", NULL, "AIF2CLK" },
1829 { "AIF2ADCL", NULL, "DSP2CLK" },
1830 { "AIF2ADCR", NULL, "AIF2CLK" },
1831 { "AIF2ADCR", NULL, "DSP2CLK" },
1832 { "AIF2ADCR", NULL, "DSPINTCLK" },
1833
1834 { "AIF2DACL", NULL, "AIF2CLK" },
1835 { "AIF2DACL", NULL, "DSP2CLK" },
1836 { "AIF2DACR", NULL, "AIF2CLK" },
1837 { "AIF2DACR", NULL, "DSP2CLK" },
1838 { "AIF2DACR", NULL, "DSPINTCLK" },
1839
1840 { "DMIC1L", NULL, "DMIC1DAT" },
1841 { "DMIC1L", NULL, "CLK_SYS" },
1842 { "DMIC1R", NULL, "DMIC1DAT" },
1843 { "DMIC1R", NULL, "CLK_SYS" },
1844 { "DMIC2L", NULL, "DMIC2DAT" },
1845 { "DMIC2L", NULL, "CLK_SYS" },
1846 { "DMIC2R", NULL, "DMIC2DAT" },
1847 { "DMIC2R", NULL, "CLK_SYS" },
1848
1849 { "ADCL", NULL, "AIF1CLK" },
1850 { "ADCL", NULL, "DSP1CLK" },
1851 { "ADCL", NULL, "DSPINTCLK" },
1852
1853 { "ADCR", NULL, "AIF1CLK" },
1854 { "ADCR", NULL, "DSP1CLK" },
1855 { "ADCR", NULL, "DSPINTCLK" },
1856
1857 { "ADCL Mux", "ADC", "ADCL" },
1858 { "ADCL Mux", "DMIC", "DMIC1L" },
1859 { "ADCR Mux", "ADC", "ADCR" },
1860 { "ADCR Mux", "DMIC", "DMIC1R" },
1861
1862 { "DAC1L", NULL, "AIF1CLK" },
1863 { "DAC1L", NULL, "DSP1CLK" },
1864 { "DAC1L", NULL, "DSPINTCLK" },
1865
1866 { "DAC1R", NULL, "AIF1CLK" },
1867 { "DAC1R", NULL, "DSP1CLK" },
1868 { "DAC1R", NULL, "DSPINTCLK" },
1869
1870 { "DAC2L", NULL, "AIF2CLK" },
1871 { "DAC2L", NULL, "DSP2CLK" },
1872 { "DAC2L", NULL, "DSPINTCLK" },
1873
1874 { "DAC2R", NULL, "AIF2DACR" },
1875 { "DAC2R", NULL, "AIF2CLK" },
1876 { "DAC2R", NULL, "DSP2CLK" },
1877 { "DAC2R", NULL, "DSPINTCLK" },
1878
1879 { "TOCLK", NULL, "CLK_SYS" },
1880
Mark Brown5567d8c2012-02-16 21:43:29 -08001881 { "AIF1DACDAT", NULL, "AIF1 Playback" },
1882 { "AIF2DACDAT", NULL, "AIF2 Playback" },
1883 { "AIF3DACDAT", NULL, "AIF3 Playback" },
1884
1885 { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1886 { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1887 { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1888
Mark Brown9e6e96a2010-01-29 17:47:12 +00001889 /* AIF1 outputs */
1890 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1891 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1892 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1893
1894 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1895 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1896 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1897
Mark Browna3257ba2010-07-19 14:02:34 +01001898 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1899 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1900 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1901
1902 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1903 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1904 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1905
Mark Brown9e6e96a2010-01-29 17:47:12 +00001906 /* Pin level routing for AIF3 */
1907 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1908 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1909 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1910 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1911
Mark Brown9e6e96a2010-01-29 17:47:12 +00001912 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1913 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1914 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1915 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1916 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1917 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1918 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1919
1920 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001921 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1922 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1923 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1924 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1925 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1926
Mark Brown9e6e96a2010-01-29 17:47:12 +00001927 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1928 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1929 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1930 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1931 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1932
1933 /* DAC2/AIF2 outputs */
1934 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001935 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1936 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1937 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1938 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1939 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1940
1941 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001942 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1943 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1944 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1945 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1946 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1947
Mark Brown7f94de42011-02-03 16:27:34 +00001948 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1949 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1950 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1951 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1952
Mark Brown9e6e96a2010-01-29 17:47:12 +00001953 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1954
1955 /* AIF3 output */
1956 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1957 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1958 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1959 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1960 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1961 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1962 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1963 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1964
1965 /* Sidetone */
1966 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1967 { "Left Sidetone", "DMIC2", "DMIC2L" },
1968 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1969 { "Right Sidetone", "DMIC2", "DMIC2R" },
1970
1971 /* Output stages */
1972 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1973 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1974
1975 { "SPKL", "DAC1 Switch", "DAC1L" },
1976 { "SPKL", "DAC2 Switch", "DAC2L" },
1977
1978 { "SPKR", "DAC1 Switch", "DAC1R" },
1979 { "SPKR", "DAC2 Switch", "DAC2R" },
1980
1981 { "Left Headphone Mux", "DAC", "DAC1L" },
1982 { "Right Headphone Mux", "DAC", "DAC1R" },
1983};
1984
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001985static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1986 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1987 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1988 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1989 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1990 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1991 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1992 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1993 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1994};
1995
1996static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1997 { "DAC1L", NULL, "DAC1L Mixer" },
1998 { "DAC1R", NULL, "DAC1R Mixer" },
1999 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
2000 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
2001};
2002
Mark Brown6ed8f142011-02-03 16:27:35 +00002003static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
2004 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
2005 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
2006 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
2007 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09002008 { "MICBIAS1", NULL, "CLK_SYS" },
2009 { "MICBIAS1", NULL, "MICBIAS Supply" },
2010 { "MICBIAS2", NULL, "CLK_SYS" },
2011 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00002012};
2013
Mark Brownc4431df2010-11-26 15:21:07 +00002014static const struct snd_soc_dapm_route wm8994_intercon[] = {
2015 { "AIF2DACL", NULL, "AIF2DAC Mux" },
2016 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09002017 { "MICBIAS1", NULL, "VMID" },
2018 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00002019};
2020
2021static const struct snd_soc_dapm_route wm8958_intercon[] = {
2022 { "AIF2DACL", NULL, "AIF2DACL Mux" },
2023 { "AIF2DACR", NULL, "AIF2DACR Mux" },
2024
2025 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
2026 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
2027 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
2028 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
2029
2030 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
2031 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
2032
2033 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
2034};
2035
Mark Brown9e6e96a2010-01-29 17:47:12 +00002036/* The size in bits of the FLL divide multiplied by 10
2037 * to allow rounding later */
2038#define FIXED_FLL_SIZE ((1 << 16) * 10)
2039
2040struct fll_div {
2041 u16 outdiv;
2042 u16 n;
2043 u16 k;
2044 u16 clk_ref_div;
2045 u16 fll_fratio;
2046};
2047
2048static int wm8994_get_fll_config(struct fll_div *fll,
2049 int freq_in, int freq_out)
2050{
2051 u64 Kpart;
2052 unsigned int K, Ndiv, Nmod;
2053
2054 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
2055
2056 /* Scale the input frequency down to <= 13.5MHz */
2057 fll->clk_ref_div = 0;
2058 while (freq_in > 13500000) {
2059 fll->clk_ref_div++;
2060 freq_in /= 2;
2061
2062 if (fll->clk_ref_div > 3)
2063 return -EINVAL;
2064 }
2065 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
2066
2067 /* Scale the output to give 90MHz<=Fvco<=100MHz */
2068 fll->outdiv = 3;
2069 while (freq_out * (fll->outdiv + 1) < 90000000) {
2070 fll->outdiv++;
2071 if (fll->outdiv > 63)
2072 return -EINVAL;
2073 }
2074 freq_out *= fll->outdiv + 1;
2075 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
2076
2077 if (freq_in > 1000000) {
2078 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09002079 } else if (freq_in > 256000) {
2080 fll->fll_fratio = 1;
2081 freq_in *= 2;
2082 } else if (freq_in > 128000) {
2083 fll->fll_fratio = 2;
2084 freq_in *= 4;
2085 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002086 fll->fll_fratio = 3;
2087 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09002088 } else {
2089 fll->fll_fratio = 4;
2090 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002091 }
2092 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
2093
2094 /* Now, calculate N.K */
2095 Ndiv = freq_out / freq_in;
2096
2097 fll->n = Ndiv;
2098 Nmod = freq_out % freq_in;
2099 pr_debug("Nmod=%d\n", Nmod);
2100
2101 /* Calculate fractional part - scale up so we can round. */
2102 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
2103
2104 do_div(Kpart, freq_in);
2105
2106 K = Kpart & 0xFFFFFFFF;
2107
2108 if ((K % 10) >= 5)
2109 K += 5;
2110
2111 /* Move down to proper range now rounding is done */
2112 fll->k = K / 10;
2113
2114 pr_debug("N=%x K=%x\n", fll->n, fll->k);
2115
2116 return 0;
2117}
2118
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002119static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002120 unsigned int freq_in, unsigned int freq_out)
2121{
Mark Brownb2c812e2010-04-14 15:35:19 +09002122 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002123 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002124 int reg_offset, ret;
2125 struct fll_div fll;
2126 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09002127 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09002128 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002129
2130 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
2131 & WM8994_AIF1CLK_ENA;
2132
2133 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
2134 & WM8994_AIF2CLK_ENA;
2135
2136 switch (id) {
2137 case WM8994_FLL1:
2138 reg_offset = 0;
2139 id = 0;
2140 break;
2141 case WM8994_FLL2:
2142 reg_offset = 0x20;
2143 id = 1;
2144 break;
2145 default:
2146 return -EINVAL;
2147 }
2148
Mark Brown4b7ed832011-08-10 17:47:33 +09002149 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
2150 was_enabled = reg & WM8994_FLL1_ENA;
2151
Mark Brown136ff2a2010-04-20 12:56:18 +09002152 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09002153 case 0:
2154 /* Allow no source specification when stopping */
2155 if (freq_out)
2156 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00002157 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09002158 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09002159 case WM8994_FLL_SRC_MCLK1:
2160 case WM8994_FLL_SRC_MCLK2:
2161 case WM8994_FLL_SRC_LRCLK:
2162 case WM8994_FLL_SRC_BCLK:
2163 break;
2164 default:
2165 return -EINVAL;
2166 }
2167
Mark Brown9e6e96a2010-01-29 17:47:12 +00002168 /* Are we changing anything? */
2169 if (wm8994->fll[id].src == src &&
2170 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
2171 return 0;
2172
2173 /* If we're stopping the FLL redo the old config - no
2174 * registers will actually be written but we avoid GCC flow
2175 * analysis bugs spewing warnings.
2176 */
2177 if (freq_out)
2178 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
2179 else
2180 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
2181 wm8994->fll[id].out);
2182 if (ret < 0)
2183 return ret;
2184
2185 /* Gate the AIF clocks while we reclock */
2186 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
2187 WM8994_AIF1CLK_ENA, 0);
2188 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
2189 WM8994_AIF2CLK_ENA, 0);
2190
2191 /* We always need to disable the FLL while reconfiguring */
2192 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2193 WM8994_FLL1_ENA, 0);
2194
2195 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
2196 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
2197 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
2198 WM8994_FLL1_OUTDIV_MASK |
2199 WM8994_FLL1_FRATIO_MASK, reg);
2200
Mark Brownb16db742012-03-03 15:33:23 +00002201 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
2202 WM8994_FLL1_K_MASK, fll.k);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002203
2204 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2205 WM8994_FLL1_N_MASK,
2206 fll.n << WM8994_FLL1_N_SHIFT);
2207
2208 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09002209 WM8994_FLL1_REFCLK_DIV_MASK |
2210 WM8994_FLL1_REFCLK_SRC_MASK,
2211 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2212 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002213
Mark Brownf0f50392011-07-16 03:12:18 +09002214 /* Clear any pending completion from a previous failure */
2215 try_wait_for_completion(&wm8994->fll_locked[id]);
2216
Mark Brown9e6e96a2010-01-29 17:47:12 +00002217 /* Enable (with fractional mode if required) */
2218 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002219 /* Enable VMID if we need it */
2220 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002221 active_reference(codec);
2222
Mark Brown4b7ed832011-08-10 17:47:33 +09002223 switch (control->type) {
2224 case WM8994:
2225 vmid_reference(codec);
2226 break;
2227 case WM8958:
2228 if (wm8994->revision < 1)
2229 vmid_reference(codec);
2230 break;
2231 default:
2232 break;
2233 }
2234 }
2235
Mark Brown9e6e96a2010-01-29 17:47:12 +00002236 if (fll.k)
2237 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
2238 else
2239 reg = WM8994_FLL1_ENA;
2240 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2241 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
2242 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002243
Mark Brownc7ebf932011-07-12 19:47:59 +09002244 if (wm8994->fll_locked_irq) {
2245 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2246 msecs_to_jiffies(10));
2247 if (timeout == 0)
2248 dev_warn(codec->dev,
2249 "Timed out waiting for FLL lock\n");
2250 } else {
2251 msleep(5);
2252 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002253 } else {
2254 if (was_enabled) {
2255 switch (control->type) {
2256 case WM8994:
2257 vmid_dereference(codec);
2258 break;
2259 case WM8958:
2260 if (wm8994->revision < 1)
2261 vmid_dereference(codec);
2262 break;
2263 default:
2264 break;
2265 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002266
2267 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002268 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002269 }
2270
2271 wm8994->fll[id].in = freq_in;
2272 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002273 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002274
2275 /* Enable any gated AIF clocks */
2276 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
2277 WM8994_AIF1CLK_ENA, aif1);
2278 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
2279 WM8994_AIF2CLK_ENA, aif2);
2280
2281 configure_clock(codec);
2282
2283 return 0;
2284}
2285
Mark Brownc7ebf932011-07-12 19:47:59 +09002286static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2287{
2288 struct completion *completion = data;
2289
2290 complete(completion);
2291
2292 return IRQ_HANDLED;
2293}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002294
Mark Brown66b47fd2010-07-08 11:25:43 +09002295static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2296
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002297static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2298 unsigned int freq_in, unsigned int freq_out)
2299{
2300 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2301}
2302
Mark Brown9e6e96a2010-01-29 17:47:12 +00002303static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2304 int clk_id, unsigned int freq, int dir)
2305{
2306 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002307 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002308 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002309
2310 switch (dai->id) {
2311 case 1:
2312 case 2:
2313 break;
2314
2315 default:
2316 /* AIF3 shares clocking with AIF1/2 */
2317 return -EINVAL;
2318 }
2319
2320 switch (clk_id) {
2321 case WM8994_SYSCLK_MCLK1:
2322 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2323 wm8994->mclk[0] = freq;
2324 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2325 dai->id, freq);
2326 break;
2327
2328 case WM8994_SYSCLK_MCLK2:
2329 /* TODO: Set GPIO AF */
2330 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2331 wm8994->mclk[1] = freq;
2332 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2333 dai->id, freq);
2334 break;
2335
2336 case WM8994_SYSCLK_FLL1:
2337 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2338 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2339 break;
2340
2341 case WM8994_SYSCLK_FLL2:
2342 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2343 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2344 break;
2345
Mark Brown66b47fd2010-07-08 11:25:43 +09002346 case WM8994_SYSCLK_OPCLK:
2347 /* Special case - a division (times 10) is given and
2348 * no effect on main clocking.
2349 */
2350 if (freq) {
2351 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2352 if (opclk_divs[i] == freq)
2353 break;
2354 if (i == ARRAY_SIZE(opclk_divs))
2355 return -EINVAL;
2356 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2357 WM8994_OPCLK_DIV_MASK, i);
2358 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2359 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2360 } else {
2361 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2362 WM8994_OPCLK_ENA, 0);
2363 }
2364
Mark Brown9e6e96a2010-01-29 17:47:12 +00002365 default:
2366 return -EINVAL;
2367 }
2368
2369 configure_clock(codec);
2370
2371 return 0;
2372}
2373
2374static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2375 enum snd_soc_bias_level level)
2376{
Mark Brownb6b05692010-08-13 12:58:20 +01002377 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002378 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002379
Mark Brown5f2f3892012-02-08 18:51:42 +00002380 wm_hubs_set_bias_level(codec, level);
2381
Mark Brown9e6e96a2010-01-29 17:47:12 +00002382 switch (level) {
2383 case SND_SOC_BIAS_ON:
2384 break;
2385
2386 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002387 /* MICBIAS into regulating mode */
2388 switch (control->type) {
2389 case WM8958:
2390 case WM1811:
2391 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2392 WM8958_MICB1_MODE, 0);
2393 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2394 WM8958_MICB2_MODE, 0);
2395 break;
2396 default:
2397 break;
2398 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002399
2400 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2401 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002402 break;
2403
2404 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002405 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002406 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002407 case WM8958:
2408 if (wm8994->revision == 0) {
2409 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002410 snd_soc_update_bits(codec,
2411 WM8958_CHARGE_PUMP_2,
2412 WM8958_CP_DISCH,
2413 WM8958_CP_DISCH);
2414 }
2415 break;
Mark Brown81204c82011-05-24 17:35:53 +08002416
Mark Brown462835e2012-01-21 12:11:53 +00002417 default:
Mark Brown81204c82011-05-24 17:35:53 +08002418 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002419 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002420
2421 /* Discharge LINEOUT1 & 2 */
2422 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2423 WM8994_LINEOUT1_DISCH |
2424 WM8994_LINEOUT2_DISCH,
2425 WM8994_LINEOUT1_DISCH |
2426 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002427 }
2428
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002429 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2430 active_dereference(codec);
2431
Mark Brown500fa302011-11-29 19:58:19 +00002432 /* MICBIAS into bypass mode on newer devices */
2433 switch (control->type) {
2434 case WM8958:
2435 case WM1811:
2436 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2437 WM8958_MICB1_MODE,
2438 WM8958_MICB1_MODE);
2439 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2440 WM8958_MICB2_MODE,
2441 WM8958_MICB2_MODE);
2442 break;
2443 default:
2444 break;
2445 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002446 break;
2447
2448 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002449 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002450 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002451 break;
2452 }
Mark Brown5f2f3892012-02-08 18:51:42 +00002453
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002454 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002455
Mark Brown9e6e96a2010-01-29 17:47:12 +00002456 return 0;
2457}
2458
Mark Brown22f8d052012-03-19 17:32:06 +00002459int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
2460{
2461 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2462
2463 switch (mode) {
2464 case WM8994_VMID_NORMAL:
2465 if (wm8994->hubs.lineout1_se) {
2466 snd_soc_dapm_disable_pin(&codec->dapm,
2467 "LINEOUT1N Driver");
2468 snd_soc_dapm_disable_pin(&codec->dapm,
2469 "LINEOUT1P Driver");
2470 }
2471 if (wm8994->hubs.lineout2_se) {
2472 snd_soc_dapm_disable_pin(&codec->dapm,
2473 "LINEOUT2N Driver");
2474 snd_soc_dapm_disable_pin(&codec->dapm,
2475 "LINEOUT2P Driver");
2476 }
2477
2478 /* Do the sync with the old mode to allow it to clean up */
2479 snd_soc_dapm_sync(&codec->dapm);
2480 wm8994->vmid_mode = mode;
2481 break;
2482
2483 case WM8994_VMID_FORCE:
2484 if (wm8994->hubs.lineout1_se) {
2485 snd_soc_dapm_force_enable_pin(&codec->dapm,
2486 "LINEOUT1N Driver");
2487 snd_soc_dapm_force_enable_pin(&codec->dapm,
2488 "LINEOUT1P Driver");
2489 }
2490 if (wm8994->hubs.lineout2_se) {
2491 snd_soc_dapm_force_enable_pin(&codec->dapm,
2492 "LINEOUT2N Driver");
2493 snd_soc_dapm_force_enable_pin(&codec->dapm,
2494 "LINEOUT2P Driver");
2495 }
2496
2497 wm8994->vmid_mode = mode;
2498 snd_soc_dapm_sync(&codec->dapm);
2499 break;
2500
2501 default:
2502 return -EINVAL;
2503 }
2504
2505 return 0;
2506}
2507
Mark Brown9e6e96a2010-01-29 17:47:12 +00002508static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2509{
2510 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002511 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2512 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002513 int ms_reg;
2514 int aif1_reg;
2515 int ms = 0;
2516 int aif1 = 0;
2517
2518 switch (dai->id) {
2519 case 1:
2520 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2521 aif1_reg = WM8994_AIF1_CONTROL_1;
2522 break;
2523 case 2:
2524 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2525 aif1_reg = WM8994_AIF2_CONTROL_1;
2526 break;
2527 default:
2528 return -EINVAL;
2529 }
2530
2531 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2532 case SND_SOC_DAIFMT_CBS_CFS:
2533 break;
2534 case SND_SOC_DAIFMT_CBM_CFM:
2535 ms = WM8994_AIF1_MSTR;
2536 break;
2537 default:
2538 return -EINVAL;
2539 }
2540
2541 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2542 case SND_SOC_DAIFMT_DSP_B:
2543 aif1 |= WM8994_AIF1_LRCLK_INV;
2544 case SND_SOC_DAIFMT_DSP_A:
2545 aif1 |= 0x18;
2546 break;
2547 case SND_SOC_DAIFMT_I2S:
2548 aif1 |= 0x10;
2549 break;
2550 case SND_SOC_DAIFMT_RIGHT_J:
2551 break;
2552 case SND_SOC_DAIFMT_LEFT_J:
2553 aif1 |= 0x8;
2554 break;
2555 default:
2556 return -EINVAL;
2557 }
2558
2559 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2560 case SND_SOC_DAIFMT_DSP_A:
2561 case SND_SOC_DAIFMT_DSP_B:
2562 /* frame inversion not valid for DSP modes */
2563 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2564 case SND_SOC_DAIFMT_NB_NF:
2565 break;
2566 case SND_SOC_DAIFMT_IB_NF:
2567 aif1 |= WM8994_AIF1_BCLK_INV;
2568 break;
2569 default:
2570 return -EINVAL;
2571 }
2572 break;
2573
2574 case SND_SOC_DAIFMT_I2S:
2575 case SND_SOC_DAIFMT_RIGHT_J:
2576 case SND_SOC_DAIFMT_LEFT_J:
2577 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2578 case SND_SOC_DAIFMT_NB_NF:
2579 break;
2580 case SND_SOC_DAIFMT_IB_IF:
2581 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2582 break;
2583 case SND_SOC_DAIFMT_IB_NF:
2584 aif1 |= WM8994_AIF1_BCLK_INV;
2585 break;
2586 case SND_SOC_DAIFMT_NB_IF:
2587 aif1 |= WM8994_AIF1_LRCLK_INV;
2588 break;
2589 default:
2590 return -EINVAL;
2591 }
2592 break;
2593 default:
2594 return -EINVAL;
2595 }
2596
Mark Brownc4431df2010-11-26 15:21:07 +00002597 /* The AIF2 format configuration needs to be mirrored to AIF3
2598 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002599 switch (control->type) {
2600 case WM1811:
2601 case WM8958:
2602 if (dai->id == 2)
2603 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2604 WM8994_AIF1_LRCLK_INV |
2605 WM8958_AIF3_FMT_MASK, aif1);
2606 break;
2607
2608 default:
2609 break;
2610 }
Mark Brownc4431df2010-11-26 15:21:07 +00002611
Mark Brown9e6e96a2010-01-29 17:47:12 +00002612 snd_soc_update_bits(codec, aif1_reg,
2613 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2614 WM8994_AIF1_FMT_MASK,
2615 aif1);
2616 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2617 ms);
2618
2619 return 0;
2620}
2621
2622static struct {
2623 int val, rate;
2624} srs[] = {
2625 { 0, 8000 },
2626 { 1, 11025 },
2627 { 2, 12000 },
2628 { 3, 16000 },
2629 { 4, 22050 },
2630 { 5, 24000 },
2631 { 6, 32000 },
2632 { 7, 44100 },
2633 { 8, 48000 },
2634 { 9, 88200 },
2635 { 10, 96000 },
2636};
2637
2638static int fs_ratios[] = {
2639 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2640};
2641
2642static int bclk_divs[] = {
2643 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2644 640, 880, 960, 1280, 1760, 1920
2645};
2646
2647static int wm8994_hw_params(struct snd_pcm_substream *substream,
2648 struct snd_pcm_hw_params *params,
2649 struct snd_soc_dai *dai)
2650{
2651 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002652 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002653 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002654 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002655 int bclk_reg;
2656 int lrclk_reg;
2657 int rate_reg;
2658 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002659 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002660 int bclk = 0;
2661 int lrclk = 0;
2662 int rate_val = 0;
2663 int id = dai->id - 1;
2664
2665 int i, cur_val, best_val, bclk_rate, best;
2666
2667 switch (dai->id) {
2668 case 1:
2669 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002670 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002671 bclk_reg = WM8994_AIF1_BCLK;
2672 rate_reg = WM8994_AIF1_RATE;
2673 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002674 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002675 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002676 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002677 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002678 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2679 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002680 break;
2681 case 2:
2682 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002683 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002684 bclk_reg = WM8994_AIF2_BCLK;
2685 rate_reg = WM8994_AIF2_RATE;
2686 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002687 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002688 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002689 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002690 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002691 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2692 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002693 break;
2694 default:
2695 return -EINVAL;
2696 }
2697
2698 bclk_rate = params_rate(params) * 2;
2699 switch (params_format(params)) {
2700 case SNDRV_PCM_FORMAT_S16_LE:
2701 bclk_rate *= 16;
2702 break;
2703 case SNDRV_PCM_FORMAT_S20_3LE:
2704 bclk_rate *= 20;
2705 aif1 |= 0x20;
2706 break;
2707 case SNDRV_PCM_FORMAT_S24_LE:
2708 bclk_rate *= 24;
2709 aif1 |= 0x40;
2710 break;
2711 case SNDRV_PCM_FORMAT_S32_LE:
2712 bclk_rate *= 32;
2713 aif1 |= 0x60;
2714 break;
2715 default:
2716 return -EINVAL;
2717 }
2718
2719 /* Try to find an appropriate sample rate; look for an exact match. */
2720 for (i = 0; i < ARRAY_SIZE(srs); i++)
2721 if (srs[i].rate == params_rate(params))
2722 break;
2723 if (i == ARRAY_SIZE(srs))
2724 return -EINVAL;
2725 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2726
2727 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2728 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2729 dai->id, wm8994->aifclk[id], bclk_rate);
2730
Mark Brownb1e43d92010-12-07 17:14:56 +00002731 if (params_channels(params) == 1 &&
2732 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2733 aif2 |= WM8994_AIF1_MONO;
2734
Mark Brown9e6e96a2010-01-29 17:47:12 +00002735 if (wm8994->aifclk[id] == 0) {
2736 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2737 return -EINVAL;
2738 }
2739
2740 /* AIFCLK/fs ratio; look for a close match in either direction */
2741 best = 0;
2742 best_val = abs((fs_ratios[0] * params_rate(params))
2743 - wm8994->aifclk[id]);
2744 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2745 cur_val = abs((fs_ratios[i] * params_rate(params))
2746 - wm8994->aifclk[id]);
2747 if (cur_val >= best_val)
2748 continue;
2749 best = i;
2750 best_val = cur_val;
2751 }
2752 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2753 dai->id, fs_ratios[best]);
2754 rate_val |= best;
2755
2756 /* We may not get quite the right frequency if using
2757 * approximate clocks so look for the closest match that is
2758 * higher than the target (we need to ensure that there enough
2759 * BCLKs to clock out the samples).
2760 */
2761 best = 0;
2762 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002763 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002764 if (cur_val < 0) /* BCLK table is sorted */
2765 break;
2766 best = i;
2767 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002768 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002769 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2770 bclk_divs[best], bclk_rate);
2771 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2772
2773 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002774 if (!lrclk) {
2775 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2776 bclk_rate);
2777 return -EINVAL;
2778 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002779 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2780 lrclk, bclk_rate / lrclk);
2781
2782 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002783 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002784 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2785 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2786 lrclk);
2787 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2788 WM8994_AIF1CLK_RATE_MASK, rate_val);
2789
2790 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2791 switch (dai->id) {
2792 case 1:
2793 wm8994->dac_rates[0] = params_rate(params);
2794 wm8994_set_retune_mobile(codec, 0);
2795 wm8994_set_retune_mobile(codec, 1);
2796 break;
2797 case 2:
2798 wm8994->dac_rates[1] = params_rate(params);
2799 wm8994_set_retune_mobile(codec, 2);
2800 break;
2801 }
2802 }
2803
2804 return 0;
2805}
2806
Mark Brownc4431df2010-11-26 15:21:07 +00002807static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2808 struct snd_pcm_hw_params *params,
2809 struct snd_soc_dai *dai)
2810{
2811 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002812 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2813 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002814 int aif1_reg;
2815 int aif1 = 0;
2816
2817 switch (dai->id) {
2818 case 3:
2819 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002820 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002821 case WM8958:
2822 aif1_reg = WM8958_AIF3_CONTROL_1;
2823 break;
2824 default:
2825 return 0;
2826 }
2827 default:
2828 return 0;
2829 }
2830
2831 switch (params_format(params)) {
2832 case SNDRV_PCM_FORMAT_S16_LE:
2833 break;
2834 case SNDRV_PCM_FORMAT_S20_3LE:
2835 aif1 |= 0x20;
2836 break;
2837 case SNDRV_PCM_FORMAT_S24_LE:
2838 aif1 |= 0x40;
2839 break;
2840 case SNDRV_PCM_FORMAT_S32_LE:
2841 aif1 |= 0x60;
2842 break;
2843 default:
2844 return -EINVAL;
2845 }
2846
2847 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2848}
2849
Mark Brown7d021732011-07-14 17:11:38 +09002850static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
2851 struct snd_soc_dai *dai)
2852{
2853 struct snd_soc_codec *codec = dai->codec;
2854 int rate_reg = 0;
2855
2856 switch (dai->id) {
2857 case 1:
2858 rate_reg = WM8994_AIF1_RATE;
2859 break;
2860 case 2:
Axel Linc527e6a2011-10-04 22:07:18 +08002861 rate_reg = WM8994_AIF2_RATE;
Mark Brown7d021732011-07-14 17:11:38 +09002862 break;
2863 default:
2864 break;
2865 }
2866
2867 /* If the DAI is idle then configure the divider tree for the
2868 * lowest output rate to save a little power if the clock is
2869 * still active (eg, because it is system clock).
2870 */
2871 if (rate_reg && !dai->playback_active && !dai->capture_active)
2872 snd_soc_update_bits(codec, rate_reg,
2873 WM8994_AIF1_SR_MASK |
2874 WM8994_AIF1CLK_RATE_MASK, 0x9);
2875}
2876
Mark Brown9e6e96a2010-01-29 17:47:12 +00002877static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2878{
2879 struct snd_soc_codec *codec = codec_dai->codec;
2880 int mute_reg;
2881 int reg;
2882
2883 switch (codec_dai->id) {
2884 case 1:
2885 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2886 break;
2887 case 2:
2888 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2889 break;
2890 default:
2891 return -EINVAL;
2892 }
2893
2894 if (mute)
2895 reg = WM8994_AIF1DAC1_MUTE;
2896 else
2897 reg = 0;
2898
2899 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2900
2901 return 0;
2902}
2903
Mark Brown778a76e2010-03-22 22:05:10 +00002904static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2905{
2906 struct snd_soc_codec *codec = codec_dai->codec;
2907 int reg, val, mask;
2908
2909 switch (codec_dai->id) {
2910 case 1:
2911 reg = WM8994_AIF1_MASTER_SLAVE;
2912 mask = WM8994_AIF1_TRI;
2913 break;
2914 case 2:
2915 reg = WM8994_AIF2_MASTER_SLAVE;
2916 mask = WM8994_AIF2_TRI;
2917 break;
2918 case 3:
2919 reg = WM8994_POWER_MANAGEMENT_6;
2920 mask = WM8994_AIF3_TRI;
2921 break;
2922 default:
2923 return -EINVAL;
2924 }
2925
2926 if (tristate)
2927 val = mask;
2928 else
2929 val = 0;
2930
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002931 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002932}
2933
Mark Brownd09f3ec2011-08-15 11:01:02 +09002934static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2935{
2936 struct snd_soc_codec *codec = dai->codec;
2937
2938 /* Disable the pulls on the AIF if we're using it to save power. */
2939 snd_soc_update_bits(codec, WM8994_GPIO_3,
2940 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2941 snd_soc_update_bits(codec, WM8994_GPIO_4,
2942 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2943 snd_soc_update_bits(codec, WM8994_GPIO_5,
2944 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2945
2946 return 0;
2947}
2948
Mark Brown9e6e96a2010-01-29 17:47:12 +00002949#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2950
2951#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002952 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002953
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002954static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002955 .set_sysclk = wm8994_set_dai_sysclk,
2956 .set_fmt = wm8994_set_dai_fmt,
2957 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002958 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002959 .digital_mute = wm8994_aif_mute,
2960 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002961 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002962};
2963
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002964static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002965 .set_sysclk = wm8994_set_dai_sysclk,
2966 .set_fmt = wm8994_set_dai_fmt,
2967 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002968 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002969 .digital_mute = wm8994_aif_mute,
2970 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002971 .set_tristate = wm8994_set_tristate,
2972};
2973
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002974static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002975 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002976 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002977};
2978
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002979static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002980 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002981 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002982 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002983 .playback = {
2984 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002985 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002986 .channels_max = 2,
2987 .rates = WM8994_RATES,
2988 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002989 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002990 },
2991 .capture = {
2992 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002993 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002994 .channels_max = 2,
2995 .rates = WM8994_RATES,
2996 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002997 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002998 },
2999 .ops = &wm8994_aif1_dai_ops,
3000 },
3001 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003002 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01003003 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003004 .playback = {
3005 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00003006 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003007 .channels_max = 2,
3008 .rates = WM8994_RATES,
3009 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003010 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003011 },
3012 .capture = {
3013 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00003014 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003015 .channels_max = 2,
3016 .rates = WM8994_RATES,
3017 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003018 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003019 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09003020 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003021 .ops = &wm8994_aif2_dai_ops,
3022 },
3023 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003024 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01003025 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003026 .playback = {
3027 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00003028 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003029 .channels_max = 2,
3030 .rates = WM8994_RATES,
3031 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003032 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003033 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03003034 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003035 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00003036 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003037 .channels_max = 2,
3038 .rates = WM8994_RATES,
3039 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003040 .sig_bits = 24,
3041 },
Mark Brown778a76e2010-03-22 22:05:10 +00003042 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003043 }
3044};
Mark Brown9e6e96a2010-01-29 17:47:12 +00003045
3046#ifdef CONFIG_PM
Mark Brown4752a882012-03-04 02:16:01 +00003047static int wm8994_codec_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003048{
Mark Brownb2c812e2010-04-14 15:35:19 +09003049 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003050 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003051 int i, ret;
3052
Mark Brownca629922011-05-11 14:34:53 +02003053 switch (control->type) {
3054 case WM8994:
3055 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
3056 break;
Mark Brown81204c82011-05-24 17:35:53 +08003057 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003058 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
3059 WM1811_JACKDET_MODE_MASK, 0);
3060 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02003061 case WM8958:
3062 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3063 WM8958_MICD_ENA, 0);
3064 break;
3065 }
3066
Mark Brown9e6e96a2010-01-29 17:47:12 +00003067 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
3068 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00003069 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003070 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003071 if (ret < 0)
3072 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
3073 i + 1, ret);
3074 }
3075
3076 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
3077
3078 return 0;
3079}
3080
Mark Brown4752a882012-03-04 02:16:01 +00003081static int wm8994_codec_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003082{
Mark Brownb2c812e2010-04-14 15:35:19 +09003083 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003084 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003085 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003086 unsigned int val, mask;
3087
3088 if (wm8994->revision < 4) {
3089 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01003090 ret = regmap_read(control->regmap,
3091 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003092
3093 /* modify the cache only */
3094 codec->cache_only = 1;
3095 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
3096 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
3097 val &= mask;
3098 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
3099 mask, val);
3100 codec->cache_only = 0;
3101 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003102
Mark Brown9e6e96a2010-01-29 17:47:12 +00003103 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01003104 if (!wm8994->fll_suspend[i].out)
3105 continue;
3106
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003107 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003108 wm8994->fll_suspend[i].src,
3109 wm8994->fll_suspend[i].in,
3110 wm8994->fll_suspend[i].out);
3111 if (ret < 0)
3112 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
3113 i + 1, ret);
3114 }
3115
Mark Brownca629922011-05-11 14:34:53 +02003116 switch (control->type) {
3117 case WM8994:
3118 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3119 snd_soc_update_bits(codec, WM8994_MICBIAS,
3120 WM8994_MICD_ENA, WM8994_MICD_ENA);
3121 break;
Mark Brown81204c82011-05-24 17:35:53 +08003122 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003123 if (wm8994->jackdet && wm8994->jack_cb) {
3124 /* Restart from idle */
3125 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
3126 WM1811_JACKDET_MODE_MASK,
3127 WM1811_JACKDET_MODE_JACK);
3128 break;
3129 }
Mark Brown6f8270c2012-03-03 13:06:25 +00003130 break;
Mark Brownca629922011-05-11 14:34:53 +02003131 case WM8958:
3132 if (wm8994->jack_cb)
3133 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3134 WM8958_MICD_ENA, WM8958_MICD_ENA);
3135 break;
3136 }
3137
Mark Brown9e6e96a2010-01-29 17:47:12 +00003138 return 0;
3139}
3140#else
Mark Brown4752a882012-03-04 02:16:01 +00003141#define wm8994_codec_suspend NULL
3142#define wm8994_codec_resume NULL
Mark Brown9e6e96a2010-01-29 17:47:12 +00003143#endif
3144
3145static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
3146{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003147 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003148 struct wm8994_pdata *pdata = wm8994->pdata;
3149 struct snd_kcontrol_new controls[] = {
3150 SOC_ENUM_EXT("AIF1.1 EQ Mode",
3151 wm8994->retune_mobile_enum,
3152 wm8994_get_retune_mobile_enum,
3153 wm8994_put_retune_mobile_enum),
3154 SOC_ENUM_EXT("AIF1.2 EQ Mode",
3155 wm8994->retune_mobile_enum,
3156 wm8994_get_retune_mobile_enum,
3157 wm8994_put_retune_mobile_enum),
3158 SOC_ENUM_EXT("AIF2 EQ Mode",
3159 wm8994->retune_mobile_enum,
3160 wm8994_get_retune_mobile_enum,
3161 wm8994_put_retune_mobile_enum),
3162 };
3163 int ret, i, j;
3164 const char **t;
3165
3166 /* We need an array of texts for the enum API but the number
3167 * of texts is likely to be less than the number of
3168 * configurations due to the sample rate dependency of the
3169 * configurations. */
3170 wm8994->num_retune_mobile_texts = 0;
3171 wm8994->retune_mobile_texts = NULL;
3172 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
3173 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
3174 if (strcmp(pdata->retune_mobile_cfgs[i].name,
3175 wm8994->retune_mobile_texts[j]) == 0)
3176 break;
3177 }
3178
3179 if (j != wm8994->num_retune_mobile_texts)
3180 continue;
3181
3182 /* Expand the array... */
3183 t = krealloc(wm8994->retune_mobile_texts,
3184 sizeof(char *) *
3185 (wm8994->num_retune_mobile_texts + 1),
3186 GFP_KERNEL);
3187 if (t == NULL)
3188 continue;
3189
3190 /* ...store the new entry... */
3191 t[wm8994->num_retune_mobile_texts] =
3192 pdata->retune_mobile_cfgs[i].name;
3193
3194 /* ...and remember the new version. */
3195 wm8994->num_retune_mobile_texts++;
3196 wm8994->retune_mobile_texts = t;
3197 }
3198
3199 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
3200 wm8994->num_retune_mobile_texts);
3201
3202 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
3203 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
3204
Liam Girdwood022658b2012-02-03 17:43:09 +00003205 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003206 ARRAY_SIZE(controls));
3207 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003208 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003209 "Failed to add ReTune Mobile controls: %d\n", ret);
3210}
3211
3212static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
3213{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003214 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003215 struct wm8994_pdata *pdata = wm8994->pdata;
3216 int ret, i;
3217
3218 if (!pdata)
3219 return;
3220
3221 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
3222 pdata->lineout2_diff,
3223 pdata->lineout1fb,
3224 pdata->lineout2fb,
3225 pdata->jd_scthr,
3226 pdata->jd_thr,
3227 pdata->micbias1_lvl,
3228 pdata->micbias2_lvl);
3229
3230 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
3231
3232 if (pdata->num_drc_cfgs) {
3233 struct snd_kcontrol_new controls[] = {
3234 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
3235 wm8994_get_drc_enum, wm8994_put_drc_enum),
3236 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3237 wm8994_get_drc_enum, wm8994_put_drc_enum),
3238 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3239 wm8994_get_drc_enum, wm8994_put_drc_enum),
3240 };
3241
3242 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00003243 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
3244 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003245 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003246 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003247 "Failed to allocate %d DRC config texts\n",
3248 pdata->num_drc_cfgs);
3249 return;
3250 }
3251
3252 for (i = 0; i < pdata->num_drc_cfgs; i++)
3253 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3254
3255 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3256 wm8994->drc_enum.texts = wm8994->drc_texts;
3257
Liam Girdwood022658b2012-02-03 17:43:09 +00003258 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003259 ARRAY_SIZE(controls));
3260 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003261 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003262 "Failed to add DRC mode controls: %d\n", ret);
3263
3264 for (i = 0; i < WM8994_NUM_DRC; i++)
3265 wm8994_set_drc(codec, i);
3266 }
3267
3268 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3269 pdata->num_retune_mobile_cfgs);
3270
3271 if (pdata->num_retune_mobile_cfgs)
3272 wm8994_handle_retune_mobile_pdata(wm8994);
3273 else
Liam Girdwood022658b2012-02-03 17:43:09 +00003274 snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003275 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003276
3277 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3278 if (pdata->micbias[i]) {
3279 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3280 pdata->micbias[i] & 0xffff);
3281 }
3282 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003283}
3284
Mark Brown88766982010-03-29 20:57:12 +01003285/**
3286 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3287 *
3288 * @codec: WM8994 codec
3289 * @jack: jack to report detection events on
3290 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01003291 *
3292 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3293 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003294 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003295 * be configured using snd_soc_jack_add_gpios() instead.
3296 *
3297 * Configuration of detection levels is available via the micbias1_lvl
3298 * and micbias2_lvl platform data members.
3299 */
3300int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00003301 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01003302{
Mark Brownb2c812e2010-04-14 15:35:19 +09003303 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003304 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003305 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00003306 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01003307
Mark Brown87092e32012-02-06 18:50:39 +00003308 if (control->type != WM8994) {
3309 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00003310 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003311 }
Mark Brown3a423152010-11-26 15:21:06 +00003312
Mark Brown88766982010-03-29 20:57:12 +01003313 switch (micbias) {
3314 case 1:
3315 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00003316 if (jack)
3317 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3318 "MICBIAS1");
3319 else
3320 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3321 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003322 break;
3323 case 2:
3324 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00003325 if (jack)
3326 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3327 "MICBIAS1");
3328 else
3329 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3330 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003331 break;
3332 default:
Mark Brown87092e32012-02-06 18:50:39 +00003333 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003334 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003335 }
Mark Brown88766982010-03-29 20:57:12 +01003336
Mark Brown87092e32012-02-06 18:50:39 +00003337 if (ret != 0)
3338 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3339 micbias, ret);
3340
3341 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3342 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003343
3344 /* Store the configuration */
3345 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003346 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003347
3348 /* If either of the jacks is set up then enable detection */
3349 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3350 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003351 else
Mark Brown88766982010-03-29 20:57:12 +01003352 reg = 0;
3353
3354 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3355
Mark Brown87092e32012-02-06 18:50:39 +00003356 snd_soc_dapm_sync(&codec->dapm);
3357
Mark Brown88766982010-03-29 20:57:12 +01003358 return 0;
3359}
3360EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3361
3362static irqreturn_t wm8994_mic_irq(int irq, void *data)
3363{
3364 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003365 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003366 int reg;
3367 int report;
3368
Mark Brown7116f452010-12-29 13:05:21 +00003369#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003370 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003371#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003372
Mark Brown88766982010-03-29 20:57:12 +01003373 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3374 if (reg < 0) {
3375 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3376 reg);
3377 return IRQ_HANDLED;
3378 }
3379
3380 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3381
3382 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003383 if (reg & WM8994_MIC1_DET_STS) {
3384 if (priv->micdet[0].detecting)
3385 report = SND_JACK_HEADSET;
3386 }
3387 if (reg & WM8994_MIC1_SHRT_STS) {
3388 if (priv->micdet[0].detecting)
3389 report = SND_JACK_HEADPHONE;
3390 else
3391 report |= SND_JACK_BTN_0;
3392 }
3393 if (report)
3394 priv->micdet[0].detecting = false;
3395 else
3396 priv->micdet[0].detecting = true;
3397
Mark Brown88766982010-03-29 20:57:12 +01003398 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003399 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003400
3401 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003402 if (reg & WM8994_MIC2_DET_STS) {
3403 if (priv->micdet[1].detecting)
3404 report = SND_JACK_HEADSET;
3405 }
3406 if (reg & WM8994_MIC2_SHRT_STS) {
3407 if (priv->micdet[1].detecting)
3408 report = SND_JACK_HEADPHONE;
3409 else
3410 report |= SND_JACK_BTN_0;
3411 }
3412 if (report)
3413 priv->micdet[1].detecting = false;
3414 else
3415 priv->micdet[1].detecting = true;
3416
Mark Brown88766982010-03-29 20:57:12 +01003417 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003418 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003419
3420 return IRQ_HANDLED;
3421}
3422
Mark Brown821edd22010-11-26 15:21:09 +00003423/* Default microphone detection handler for WM8958 - the user can
3424 * override this if they wish.
3425 */
3426static void wm8958_default_micdet(u16 status, void *data)
3427{
3428 struct snd_soc_codec *codec = data;
3429 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown45857902011-11-30 10:55:14 +00003430 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003431
Mark Browna1691342011-11-30 14:56:40 +00003432 dev_dbg(codec->dev, "MICDET %x\n", status);
3433
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003434 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003435 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003436 if (!wm8994->jackdet) {
3437 /* If nothing present then clear our statuses */
3438 dev_dbg(codec->dev, "Detected open circuit\n");
3439 wm8994->jack_mic = false;
3440 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003441
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003442 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003443
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003444 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3445 wm8994->btn_mask |
3446 SND_JACK_HEADSET);
3447 }
Mark Brownb00adf72011-08-13 11:57:18 +09003448 return;
3449 }
3450
3451 /* If the measurement is showing a high impedence we've got a
3452 * microphone.
3453 */
Mark Brown157a75e2011-11-30 13:43:51 +00003454 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003455 dev_dbg(codec->dev, "Detected microphone\n");
3456
Mark Brown157a75e2011-11-30 13:43:51 +00003457 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003458 wm8994->jack_mic = true;
3459
3460 wm8958_micd_set_rate(codec);
3461
3462 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3463 SND_JACK_HEADSET);
3464 }
3465
3466
Mark Brown7c08b512012-01-26 18:33:24 +00003467 if (wm8994->mic_detecting && status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003468 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003469 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003470
3471 wm8958_micd_set_rate(codec);
3472
3473 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3474 SND_JACK_HEADSET);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003475
3476 /* If we have jackdet that will detect removal */
3477 if (wm8994->jackdet) {
Mark Brownc9865642012-03-12 16:31:50 +00003478 mutex_lock(&wm8994->accdet_lock);
3479
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003480 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3481 WM8958_MICD_ENA, 0);
3482
Mark Brownc9865642012-03-12 16:31:50 +00003483 wm1811_jackdet_set_mode(codec,
3484 WM1811_JACKDET_MODE_JACK);
3485
3486 mutex_unlock(&wm8994->accdet_lock);
3487
Mark Brown07fb9d92012-02-21 16:23:35 +00003488 if (wm8994->pdata->jd_ext_cap) {
3489 mutex_lock(&codec->mutex);
3490 snd_soc_dapm_disable_pin(&codec->dapm,
3491 "MICBIAS2");
3492 snd_soc_dapm_sync(&codec->dapm);
3493 mutex_unlock(&codec->mutex);
3494 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003495 }
Mark Brownb00adf72011-08-13 11:57:18 +09003496 }
3497
3498 /* Report short circuit as a button */
3499 if (wm8994->jack_mic) {
Mark Brown45857902011-11-30 10:55:14 +00003500 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003501 if (status & 0x4)
Mark Brown45857902011-11-30 10:55:14 +00003502 report |= SND_JACK_BTN_0;
3503
3504 if (status & 0x8)
3505 report |= SND_JACK_BTN_1;
3506
3507 if (status & 0x10)
3508 report |= SND_JACK_BTN_2;
3509
3510 if (status & 0x20)
3511 report |= SND_JACK_BTN_3;
3512
3513 if (status & 0x40)
3514 report |= SND_JACK_BTN_4;
3515
3516 if (status & 0x80)
3517 report |= SND_JACK_BTN_5;
3518
3519 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3520 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003521 }
Mark Brown821edd22010-11-26 15:21:09 +00003522}
3523
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003524static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3525{
3526 struct wm8994_priv *wm8994 = data;
3527 struct snd_soc_codec *codec = wm8994->codec;
3528 int reg;
Mark Brownc9865642012-03-12 16:31:50 +00003529 bool present;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003530
3531 mutex_lock(&wm8994->accdet_lock);
3532
3533 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3534 if (reg < 0) {
3535 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3536 mutex_unlock(&wm8994->accdet_lock);
3537 return IRQ_NONE;
3538 }
3539
3540 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3541
Mark Brownc9865642012-03-12 16:31:50 +00003542 present = reg & WM1811_JACKDET_LVL;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003543
Mark Brownc9865642012-03-12 16:31:50 +00003544 if (present) {
3545 dev_dbg(codec->dev, "Jack detected\n");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003546
Mark Brown55a27782012-02-21 13:45:53 +00003547 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3548 WM8958_MICB2_DISCH, 0);
3549
Mark Brown378ec0c2012-03-01 19:01:43 +00003550 /* Disable debounce while inserted */
3551 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3552 WM1811_JACKDET_DB, 0);
3553
Mark Brownb9e67e52012-02-28 19:03:37 +00003554 /*
3555 * Start off measument of microphone impedence to find
3556 * out what's actually there.
3557 */
3558 wm8994->mic_detecting = true;
3559 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3560
3561 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3562 WM8958_MICD_ENA, WM8958_MICD_ENA);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003563 } else {
3564 dev_dbg(codec->dev, "Jack not detected\n");
3565
Mark Brown55a27782012-02-21 13:45:53 +00003566 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3567 WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3568
Mark Brown378ec0c2012-03-01 19:01:43 +00003569 /* Enable debounce while removed */
3570 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3571 WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3572
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003573 wm8994->mic_detecting = false;
3574 wm8994->jack_mic = false;
3575 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3576 WM8958_MICD_ENA, 0);
3577 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3578 }
3579
3580 mutex_unlock(&wm8994->accdet_lock);
3581
Mark Brownc9865642012-03-12 16:31:50 +00003582 /* If required for an external cap force MICBIAS on */
3583 if (wm8994->pdata->jd_ext_cap) {
3584 mutex_lock(&codec->mutex);
3585
3586 if (present)
3587 snd_soc_dapm_force_enable_pin(&codec->dapm,
3588 "MICBIAS2");
3589 else
3590 snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
3591
3592 snd_soc_dapm_sync(&codec->dapm);
3593 mutex_unlock(&codec->mutex);
3594 }
3595
3596 if (present)
3597 snd_soc_jack_report(wm8994->micdet[0].jack,
3598 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3599 else
3600 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3601 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3602 wm8994->btn_mask);
3603
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003604 return IRQ_HANDLED;
3605}
3606
Mark Brown821edd22010-11-26 15:21:09 +00003607/**
3608 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3609 *
3610 * @codec: WM8958 codec
3611 * @jack: jack to report detection events on
3612 *
3613 * Enable microphone detection functionality for the WM8958. By
3614 * default simple detection which supports the detection of up to 6
3615 * buttons plus video and microphone functionality is supported.
3616 *
3617 * The WM8958 has an advanced jack detection facility which is able to
3618 * support complex accessory detection, especially when used in
3619 * conjunction with external circuitry. In order to provide maximum
3620 * flexiblity a callback is provided which allows a completely custom
3621 * detection algorithm.
3622 */
3623int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3624 wm8958_micdet_cb cb, void *cb_data)
3625{
3626 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003627 struct wm8994 *control = wm8994->wm8994;
Mark Brown45857902011-11-30 10:55:14 +00003628 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003629
Mark Brown81204c82011-05-24 17:35:53 +08003630 switch (control->type) {
3631 case WM1811:
3632 case WM8958:
3633 break;
3634 default:
Mark Brown821edd22010-11-26 15:21:09 +00003635 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003636 }
Mark Brown821edd22010-11-26 15:21:09 +00003637
3638 if (jack) {
3639 if (!cb) {
3640 dev_dbg(codec->dev, "Using default micdet callback\n");
3641 cb = wm8958_default_micdet;
3642 cb_data = codec;
3643 }
3644
Mark Brown4cdf5e42011-11-29 14:36:17 +00003645 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003646 snd_soc_dapm_sync(&codec->dapm);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003647
Mark Brown821edd22010-11-26 15:21:09 +00003648 wm8994->micdet[0].jack = jack;
3649 wm8994->jack_cb = cb;
3650 wm8994->jack_cb_data = cb_data;
3651
Mark Brown157a75e2011-11-30 13:43:51 +00003652 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003653 wm8994->jack_mic = false;
3654
3655 wm8958_micd_set_rate(codec);
3656
Mark Brown45857902011-11-30 10:55:14 +00003657 /* Detect microphones and short circuits by default */
3658 if (wm8994->pdata->micd_lvl_sel)
3659 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3660 else
3661 micd_lvl_sel = 0x41;
3662
3663 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3664 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3665 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3666
Mark Brownb00adf72011-08-13 11:57:18 +09003667 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown45857902011-11-30 10:55:14 +00003668 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003669
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003670 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3671
3672 /*
3673 * If we can use jack detection start off with that,
3674 * otherwise jump straight to microphone detection.
3675 */
3676 if (wm8994->jackdet) {
Mark Brown55a27782012-02-21 13:45:53 +00003677 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3678 WM8958_MICB2_DISCH,
3679 WM8958_MICB2_DISCH);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003680 snd_soc_update_bits(codec, WM8994_LDO_1,
3681 WM8994_LDO1_DISCH, 0);
3682 wm1811_jackdet_set_mode(codec,
3683 WM1811_JACKDET_MODE_JACK);
3684 } else {
3685 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3686 WM8958_MICD_ENA, WM8958_MICD_ENA);
3687 }
3688
Mark Brown821edd22010-11-26 15:21:09 +00003689 } else {
3690 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3691 WM8958_MICD_ENA, 0);
Mark Brownafaf1592012-03-03 18:46:36 +00003692 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003693 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003694 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003695 }
3696
3697 return 0;
3698}
3699EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3700
3701static irqreturn_t wm8958_mic_irq(int irq, void *data)
3702{
3703 struct wm8994_priv *wm8994 = data;
3704 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003705 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003706
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003707 /*
3708 * Jack detection may have detected a removal simulataneously
3709 * with an update of the MICDET status; if so it will have
3710 * stopped detection and we can ignore this interrupt.
3711 */
Mark Brownc9865642012-03-12 16:31:50 +00003712 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003713 return IRQ_HANDLED;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003714
Mark Brown19940b32011-08-19 18:05:05 +09003715 /* We may occasionally read a detection without an impedence
3716 * range being provided - if that happens loop again.
3717 */
3718 count = 10;
3719 do {
3720 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3721 if (reg < 0) {
3722 dev_err(codec->dev,
3723 "Failed to read mic detect status: %d\n",
3724 reg);
3725 return IRQ_NONE;
3726 }
Mark Brown821edd22010-11-26 15:21:09 +00003727
Mark Brown19940b32011-08-19 18:05:05 +09003728 if (!(reg & WM8958_MICD_VALID)) {
3729 dev_dbg(codec->dev, "Mic detect data not valid\n");
3730 goto out;
3731 }
3732
3733 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3734 break;
3735
3736 msleep(1);
3737 } while (count--);
3738
3739 if (count == 0)
3740 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003741
Mark Brown7116f452010-12-29 13:05:21 +00003742#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003743 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003744#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003745
Mark Brown821edd22010-11-26 15:21:09 +00003746 if (wm8994->jack_cb)
3747 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3748 else
3749 dev_warn(codec->dev, "Accessory detection with no callback\n");
3750
3751out:
3752 return IRQ_HANDLED;
3753}
3754
Mark Brown3b1af3f2011-07-14 12:38:18 +09003755static irqreturn_t wm8994_fifo_error(int irq, void *data)
3756{
3757 struct snd_soc_codec *codec = data;
3758
3759 dev_err(codec->dev, "FIFO error\n");
3760
3761 return IRQ_HANDLED;
3762}
3763
Mark Brownf0b182b2011-08-16 12:01:27 +09003764static irqreturn_t wm8994_temp_warn(int irq, void *data)
3765{
3766 struct snd_soc_codec *codec = data;
3767
3768 dev_err(codec->dev, "Thermal warning\n");
3769
3770 return IRQ_HANDLED;
3771}
3772
3773static irqreturn_t wm8994_temp_shut(int irq, void *data)
3774{
3775 struct snd_soc_codec *codec = data;
3776
3777 dev_crit(codec->dev, "Thermal shutdown\n");
3778
3779 return IRQ_HANDLED;
3780}
3781
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003782static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003783{
Mark Brownd9a76662011-07-24 12:49:52 +01003784 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00003785 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003786 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003787 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003788 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003789
Mark Brown2bc16ed2012-03-03 23:24:39 +00003790 wm8994->codec = codec;
Mark Brownd9a76662011-07-24 12:49:52 +01003791 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003792
Mark Brownd9a76662011-07-24 12:49:52 +01003793 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003794
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003795 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003796
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003797 mutex_init(&wm8994->accdet_lock);
3798
Mark Brownc7ebf932011-07-12 19:47:59 +09003799 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3800 init_completion(&wm8994->fll_locked[i]);
3801
Mark Brown9b7c5252011-02-17 20:05:44 -08003802 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3803 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3804 else if (wm8994->pdata && wm8994->pdata->irq_base)
3805 wm8994->micdet_irq = wm8994->pdata->irq_base +
3806 WM8994_IRQ_MIC1_DET;
3807
Mark Brown39fb51a2010-11-26 17:23:43 +00003808 pm_runtime_enable(codec->dev);
Mark Brown5fab5172012-02-06 18:37:08 +00003809 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00003810
Mark Brownf959dee2012-01-31 16:16:47 +00003811 /* By default use idle_bias_off, will override for WM8994 */
3812 codec->dapm.idle_bias_off = 1;
3813
Mark Brown9e6e96a2010-01-29 17:47:12 +00003814 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003815 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003816 switch (control->type) {
3817 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00003818 /* Single ended line outputs should have VMID on. */
3819 if (!wm8994->pdata->lineout1_diff ||
3820 !wm8994->pdata->lineout2_diff)
3821 codec->dapm.idle_bias_off = 0;
3822
Mark Brown3a423152010-11-26 15:21:06 +00003823 switch (wm8994->revision) {
3824 case 2:
3825 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003826 wm8994->hubs.dcs_codes_l = -5;
3827 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003828 wm8994->hubs.hp_startup_mode = 1;
3829 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003830 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003831 break;
3832 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003833 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003834 break;
3835 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003836 break;
Mark Brown3a423152010-11-26 15:21:06 +00003837
3838 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003839 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003840 wm8994->hubs.hp_startup_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003841 break;
Mark Brown3a423152010-11-26 15:21:06 +00003842
Mark Brown81204c82011-05-24 17:35:53 +08003843 case WM1811:
3844 wm8994->hubs.dcs_readback_mode = 2;
3845 wm8994->hubs.no_series_update = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003846 wm8994->hubs.hp_startup_mode = 1;
Mark Brown67109cb2012-02-29 16:40:08 +00003847 wm8994->hubs.no_cache_class_w = true;
Mark Brown81204c82011-05-24 17:35:53 +08003848
3849 switch (wm8994->revision) {
3850 case 0:
3851 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003852 case 2:
3853 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003854 wm8994->hubs.dcs_codes_l = -9;
Mark Browne1660582012-03-21 13:22:40 +00003855 wm8994->hubs.dcs_codes_r = -7;
Mark Brown81204c82011-05-24 17:35:53 +08003856 break;
3857 default:
3858 break;
3859 }
3860
3861 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3862 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3863 break;
3864
Mark Brown9e6e96a2010-01-29 17:47:12 +00003865 default:
3866 break;
3867 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003868
Mark Brown2a8a8562011-07-24 12:20:41 +01003869 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003870 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003871 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003872 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003873 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003874 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003875
Mark Brown2a8a8562011-07-24 12:20:41 +01003876 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003877 wm_hubs_dcs_done, "DC servo done",
3878 &wm8994->hubs);
3879 if (ret == 0)
3880 wm8994->hubs.dcs_done_irq = true;
3881
Mark Brown3a423152010-11-26 15:21:06 +00003882 switch (control->type) {
3883 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003884 if (wm8994->micdet_irq) {
3885 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3886 wm8994_mic_irq,
3887 IRQF_TRIGGER_RISING,
3888 "Mic1 detect",
3889 wm8994);
3890 if (ret != 0)
3891 dev_warn(codec->dev,
3892 "Failed to request Mic1 detect IRQ: %d\n",
3893 ret);
3894 }
Mark Brown88766982010-03-29 20:57:12 +01003895
Mark Brown2a8a8562011-07-24 12:20:41 +01003896 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003897 WM8994_IRQ_MIC1_SHRT,
3898 wm8994_mic_irq, "Mic 1 short",
3899 wm8994);
3900 if (ret != 0)
3901 dev_warn(codec->dev,
3902 "Failed to request Mic1 short IRQ: %d\n",
3903 ret);
Mark Brown88766982010-03-29 20:57:12 +01003904
Mark Brown2a8a8562011-07-24 12:20:41 +01003905 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003906 WM8994_IRQ_MIC2_DET,
3907 wm8994_mic_irq, "Mic 2 detect",
3908 wm8994);
3909 if (ret != 0)
3910 dev_warn(codec->dev,
3911 "Failed to request Mic2 detect IRQ: %d\n",
3912 ret);
Mark Brown88766982010-03-29 20:57:12 +01003913
Mark Brown2a8a8562011-07-24 12:20:41 +01003914 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003915 WM8994_IRQ_MIC2_SHRT,
3916 wm8994_mic_irq, "Mic 2 short",
3917 wm8994);
3918 if (ret != 0)
3919 dev_warn(codec->dev,
3920 "Failed to request Mic2 short IRQ: %d\n",
3921 ret);
3922 break;
Mark Brown821edd22010-11-26 15:21:09 +00003923
3924 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003925 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003926 if (wm8994->micdet_irq) {
3927 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3928 wm8958_mic_irq,
3929 IRQF_TRIGGER_RISING,
3930 "Mic detect",
3931 wm8994);
3932 if (ret != 0)
3933 dev_warn(codec->dev,
3934 "Failed to request Mic detect IRQ: %d\n",
3935 ret);
3936 }
Mark Brown3a423152010-11-26 15:21:06 +00003937 }
Mark Brown88766982010-03-29 20:57:12 +01003938
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003939 switch (control->type) {
3940 case WM1811:
3941 if (wm8994->revision > 1) {
3942 ret = wm8994_request_irq(wm8994->wm8994,
3943 WM8994_IRQ_GPIO(6),
3944 wm1811_jackdet_irq, "JACKDET",
3945 wm8994);
3946 if (ret == 0)
3947 wm8994->jackdet = true;
3948 }
3949 break;
3950 default:
3951 break;
3952 }
3953
Mark Brownc7ebf932011-07-12 19:47:59 +09003954 wm8994->fll_locked_irq = true;
3955 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003956 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003957 WM8994_IRQ_FLL1_LOCK + i,
3958 wm8994_fll_locked_irq, "FLL lock",
3959 &wm8994->fll_locked[i]);
3960 if (ret != 0)
3961 wm8994->fll_locked_irq = false;
3962 }
3963
Mark Brown27060b3c2012-02-06 18:42:14 +00003964 /* Make sure we can read from the GPIOs if they're inputs */
3965 pm_runtime_get_sync(codec->dev);
3966
Mark Brown9e6e96a2010-01-29 17:47:12 +00003967 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3968 * configured on init - if a system wants to do this dynamically
3969 * at runtime we can deal with that then.
3970 */
Mark Brownd9a76662011-07-24 12:49:52 +01003971 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003972 if (ret < 0) {
3973 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003974 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003975 }
Mark Brownd9a76662011-07-24 12:49:52 +01003976 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003977 wm8994->lrclk_shared[0] = 1;
3978 wm8994_dai[0].symmetric_rates = 1;
3979 } else {
3980 wm8994->lrclk_shared[0] = 0;
3981 }
3982
Mark Brownd9a76662011-07-24 12:49:52 +01003983 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003984 if (ret < 0) {
3985 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003986 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003987 }
Mark Brownd9a76662011-07-24 12:49:52 +01003988 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003989 wm8994->lrclk_shared[1] = 1;
3990 wm8994_dai[1].symmetric_rates = 1;
3991 } else {
3992 wm8994->lrclk_shared[1] = 0;
3993 }
3994
Mark Brown27060b3c2012-02-06 18:42:14 +00003995 pm_runtime_put(codec->dev);
3996
Mark Brown38a3c372012-06-05 12:31:32 +01003997 /* Latch volume update bits */
3998 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
3999 snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
4000 wm8994_vu_bits[i].mask,
4001 wm8994_vu_bits[i].mask);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004002
4003 /* Set the low bit of the 3D stereo depth so TLV matches */
4004 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
4005 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
4006 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
4007 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
4008 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
4009 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
4010 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
4011 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
4012 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
4013
Mark Brown5b739672011-07-06 00:08:43 -07004014 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
4015 * use this; it only affects behaviour on idle TDM clock
4016 * cycles. */
4017 switch (control->type) {
4018 case WM8994:
4019 case WM8958:
4020 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
4021 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
4022 break;
4023 default:
4024 break;
4025 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01004026
Mark Brown500fa302011-11-29 19:58:19 +00004027 /* Put MICBIAS into bypass mode by default on newer devices */
4028 switch (control->type) {
4029 case WM8958:
4030 case WM1811:
4031 snd_soc_update_bits(codec, WM8958_MICBIAS1,
4032 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
4033 snd_soc_update_bits(codec, WM8958_MICBIAS2,
4034 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
4035 break;
4036 default:
4037 break;
4038 }
4039
Mark Brown9e6e96a2010-01-29 17:47:12 +00004040 wm8994_update_class_w(codec);
4041
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004042 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004043
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004044 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00004045 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004046 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004047 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004048 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00004049
4050 switch (control->type) {
4051 case WM8994:
4052 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
4053 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004054 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004055 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4056 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00004057 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4058 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004059 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4060 ARRAY_SIZE(wm8994_dac_revd_widgets));
4061 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004062 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4063 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00004064 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4065 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004066 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4067 ARRAY_SIZE(wm8994_dac_widgets));
4068 }
Mark Brownc4431df2010-11-26 15:21:07 +00004069 break;
4070 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00004071 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00004072 ARRAY_SIZE(wm8958_snd_controls));
4073 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4074 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00004075 if (wm8994->revision < 1) {
4076 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4077 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
4078 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4079 ARRAY_SIZE(wm8994_adc_revd_widgets));
4080 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4081 ARRAY_SIZE(wm8994_dac_revd_widgets));
4082 } else {
4083 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4084 ARRAY_SIZE(wm8994_lateclk_widgets));
4085 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4086 ARRAY_SIZE(wm8994_adc_widgets));
4087 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4088 ARRAY_SIZE(wm8994_dac_widgets));
4089 }
Mark Brownc4431df2010-11-26 15:21:07 +00004090 break;
Mark Brown81204c82011-05-24 17:35:53 +08004091
4092 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00004093 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08004094 ARRAY_SIZE(wm8958_snd_controls));
4095 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4096 ARRAY_SIZE(wm8958_dapm_widgets));
4097 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4098 ARRAY_SIZE(wm8994_lateclk_widgets));
4099 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4100 ARRAY_SIZE(wm8994_adc_widgets));
4101 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4102 ARRAY_SIZE(wm8994_dac_widgets));
4103 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004104 }
4105
4106
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004107 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004108 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00004109
Mark Brownc4431df2010-11-26 15:21:07 +00004110 switch (control->type) {
4111 case WM8994:
4112 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4113 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00004114
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004115 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00004116 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4117 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004118 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4119 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4120 } else {
4121 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4122 ARRAY_SIZE(wm8994_lateclk_intercon));
4123 }
Mark Brownc4431df2010-11-26 15:21:07 +00004124 break;
4125 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00004126 if (wm8994->revision < 1) {
4127 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4128 ARRAY_SIZE(wm8994_revd_intercon));
4129 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4130 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4131 } else {
4132 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4133 ARRAY_SIZE(wm8994_lateclk_intercon));
4134 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4135 ARRAY_SIZE(wm8958_intercon));
4136 }
Mark Brownf701a2e2011-03-09 19:31:01 +00004137
4138 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00004139 break;
Mark Brown81204c82011-05-24 17:35:53 +08004140 case WM1811:
4141 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4142 ARRAY_SIZE(wm8994_lateclk_intercon));
4143 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4144 ARRAY_SIZE(wm8958_intercon));
4145 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004146 }
4147
Mark Brown9e6e96a2010-01-29 17:47:12 +00004148 return 0;
4149
Mark Brown88766982010-03-29 20:57:12 +01004150err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004151 if (wm8994->jackdet)
4152 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004153 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
4154 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
4155 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08004156 if (wm8994->micdet_irq)
4157 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09004158 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004159 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004160 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01004161 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004162 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004163 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4164 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4165 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00004166
Mark Brown9e6e96a2010-01-29 17:47:12 +00004167 return ret;
4168}
4169
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004170static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00004171{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004172 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01004173 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09004174 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00004175
4176 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004177
Mark Brown39fb51a2010-11-26 17:23:43 +00004178 pm_runtime_disable(codec->dev);
4179
Mark Brownc7ebf932011-07-12 19:47:59 +09004180 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004181 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004182 &wm8994->fll_locked[i]);
4183
Mark Brown2a8a8562011-07-24 12:20:41 +01004184 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004185 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004186 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4187 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4188 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09004189
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004190 if (wm8994->jackdet)
4191 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
4192
Mark Brown3a423152010-11-26 15:21:06 +00004193 switch (control->type) {
4194 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08004195 if (wm8994->micdet_irq)
4196 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004197 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004198 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004199 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00004200 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004201 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004202 wm8994);
4203 break;
Mark Brown821edd22010-11-26 15:21:09 +00004204
Mark Brown81204c82011-05-24 17:35:53 +08004205 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00004206 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08004207 if (wm8994->micdet_irq)
4208 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00004209 break;
Mark Brown3a423152010-11-26 15:21:06 +00004210 }
Mark Brownfbbf5922011-03-11 18:09:04 +00004211 if (wm8994->mbc)
4212 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00004213 if (wm8994->mbc_vss)
4214 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00004215 if (wm8994->enh_eq)
4216 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08004217 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004218
4219 return 0;
4220}
4221
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004222static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
4223 .probe = wm8994_codec_probe,
4224 .remove = wm8994_codec_remove,
Mark Brown4752a882012-03-04 02:16:01 +00004225 .suspend = wm8994_codec_suspend,
4226 .resume = wm8994_codec_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004227 .set_bias_level = wm8994_set_bias_level,
4228};
4229
4230static int __devinit wm8994_probe(struct platform_device *pdev)
4231{
Mark Brown2bc16ed2012-03-03 23:24:39 +00004232 struct wm8994_priv *wm8994;
4233
4234 wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4235 GFP_KERNEL);
4236 if (wm8994 == NULL)
4237 return -ENOMEM;
4238 platform_set_drvdata(pdev, wm8994);
4239
4240 wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
4241 wm8994->pdata = dev_get_platdata(pdev->dev.parent);
4242
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004243 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
4244 wm8994_dai, ARRAY_SIZE(wm8994_dai));
4245}
4246
4247static int __devexit wm8994_remove(struct platform_device *pdev)
4248{
4249 snd_soc_unregister_codec(&pdev->dev);
4250 return 0;
4251}
4252
Mark Brown4752a882012-03-04 02:16:01 +00004253#ifdef CONFIG_PM_SLEEP
4254static int wm8994_suspend(struct device *dev)
4255{
4256 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4257
4258 /* Drop down to power saving mode when system is suspended */
4259 if (wm8994->jackdet && !wm8994->active_refcount)
4260 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4261 WM1811_JACKDET_MODE_MASK,
4262 wm8994->jackdet_mode);
4263
4264 return 0;
4265}
4266
4267static int wm8994_resume(struct device *dev)
4268{
4269 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4270
4271 if (wm8994->jackdet && wm8994->jack_cb)
4272 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4273 WM1811_JACKDET_MODE_MASK,
4274 WM1811_JACKDET_MODE_AUDIO);
4275
4276 return 0;
4277}
4278#endif
4279
4280static const struct dev_pm_ops wm8994_pm_ops = {
4281 SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4282};
4283
Mark Brown9e6e96a2010-01-29 17:47:12 +00004284static struct platform_driver wm8994_codec_driver = {
4285 .driver = {
Mark Brown4752a882012-03-04 02:16:01 +00004286 .name = "wm8994-codec",
4287 .owner = THIS_MODULE,
4288 .pm = &wm8994_pm_ops,
4289 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004290 .probe = wm8994_probe,
4291 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00004292};
4293
Mark Brown5bbcc3c2011-11-23 22:52:08 +00004294module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004295
4296MODULE_DESCRIPTION("ASoC WM8994 driver");
4297MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4298MODULE_LICENSE("GPL");
4299MODULE_ALIAS("platform:wm8994-codec");