blob: 331fc2617eb1acefb15e0a43815c5c9dce021804 [file] [log] [blame]
Ofir Cohen06789f12012-01-16 09:43:13 +02001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/irq.h>
17#include <linux/io.h>
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -070018#include <linux/platform_data/qcom_crypto_device.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020019#include <linux/dma-mapping.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070020#include <asm/hardware/gic.h>
Sahitya Tummala38295432011-09-29 10:08:45 +053021#include <asm/mach/flash.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070022#include <mach/board.h>
23#include <mach/msm_iomap.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020024#include <mach/msm_hsusb.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070025#include <mach/irqs.h>
26#include <mach/socinfo.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060027#include <mach/rpm.h>
Gagan Mac7a827642011-09-22 19:42:21 -060028#include <mach/msm_bus_board.h>
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -070029#include <asm/hardware/cache-l2x0.h>
Yan He092b7272011-09-21 15:25:03 -070030#include <mach/msm_sps.h>
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070031#include <mach/dma.h>
Matt Wagantall7cca4642012-02-01 16:43:24 -080032#include "pm.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070033#include "devices.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060034#include "mpm.h"
35#include "spm.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060036#include "rpm_resources.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070037#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060038#include "rpm_stats.h"
39#include "rpm_log.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070040
Harini Jayaramaneba52672011-09-08 15:13:00 -060041/* Address of GSBI blocks */
42#define MSM_GSBI1_PHYS 0x16000000
43#define MSM_GSBI2_PHYS 0x16100000
44#define MSM_GSBI3_PHYS 0x16200000
Rohit Vaswani09666872011-08-23 17:41:54 -070045#define MSM_GSBI4_PHYS 0x16300000
Harini Jayaramaneba52672011-09-08 15:13:00 -060046#define MSM_GSBI5_PHYS 0x16400000
47
Rohit Vaswani09666872011-08-23 17:41:54 -070048#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
49
Harini Jayaramaneba52672011-09-08 15:13:00 -060050/* GSBI QUP devices */
51#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
52#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
53#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
54#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
55#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
56#define MSM_QUP_SIZE SZ_4K
57
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -070058/* Address of SSBI CMD */
59#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
60#define MSM_PMIC_SSBI_SIZE SZ_4K
61
Jeff Ohlstein7e668552011-10-06 16:17:25 -070062static struct msm_watchdog_pdata msm_watchdog_pdata = {
63 .pet_time = 10000,
64 .bark_time = 11000,
65 .has_secure = true,
66};
67
68struct platform_device msm9615_device_watchdog = {
69 .name = "msm_watchdog",
70 .id = -1,
71 .dev = {
72 .platform_data = &msm_watchdog_pdata,
73 },
74};
75
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070076static struct resource msm_dmov_resource[] = {
77 {
78 .start = ADM_0_SCSS_1_IRQ,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070079 .flags = IORESOURCE_IRQ,
80 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070081 {
82 .start = 0x18320000,
83 .end = 0x18320000 + SZ_1M - 1,
84 .flags = IORESOURCE_MEM,
85 },
86};
87
88static struct msm_dmov_pdata msm_dmov_pdata = {
89 .sd = 1,
90 .sd_size = 0x800,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070091};
92
93struct platform_device msm9615_device_dmov = {
94 .name = "msm_dmov",
95 .id = -1,
96 .resource = msm_dmov_resource,
97 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070098 .dev = {
99 .platform_data = &msm_dmov_pdata,
100 },
Jeff Ohlsteind19bf442011-09-09 12:48:18 -0700101};
102
Ofir Cohen40a4e862011-12-08 15:17:52 +0200103#define MSM_USB_BAM_BASE 0x12502000
Ofir Cohen010009b2012-01-26 16:49:17 +0200104#define MSM_USB_BAM_SIZE SZ_16K
105#define MSM_HSIC_BAM_BASE 0x12542000
106#define MSM_HSIC_BAM_SIZE SZ_16K
Ofir Cohen40a4e862011-12-08 15:17:52 +0200107
Amit Blay5e4ec192011-10-20 09:16:54 +0200108static struct resource resources_otg[] = {
109 {
110 .start = MSM9615_HSUSB_PHYS,
111 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
112 .flags = IORESOURCE_MEM,
113 },
114 {
115 .start = USB1_HS_IRQ,
116 .end = USB1_HS_IRQ,
117 .flags = IORESOURCE_IRQ,
118 },
119};
120
121struct platform_device msm_device_otg = {
122 .name = "msm_otg",
123 .id = -1,
124 .num_resources = ARRAY_SIZE(resources_otg),
125 .resource = resources_otg,
126 .dev = {
127 .coherent_dma_mask = DMA_BIT_MASK(32),
128 },
129};
130
131static struct resource resources_hsusb[] = {
132 {
133 .start = MSM9615_HSUSB_PHYS,
134 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
135 .flags = IORESOURCE_MEM,
136 },
137 {
138 .start = USB1_HS_IRQ,
139 .end = USB1_HS_IRQ,
140 .flags = IORESOURCE_IRQ,
141 },
142};
143
Ofir Cohen40a4e862011-12-08 15:17:52 +0200144static struct resource resources_usb_bam[] = {
145 {
146 .name = "usb_bam_addr",
147 .start = MSM_USB_BAM_BASE,
Ofir Cohen010009b2012-01-26 16:49:17 +0200148 .end = MSM_USB_BAM_BASE + MSM_USB_BAM_SIZE - 1,
Ofir Cohen40a4e862011-12-08 15:17:52 +0200149 .flags = IORESOURCE_MEM,
150 },
151 {
152 .name = "usb_bam_irq",
153 .start = USB1_HS_BAM_IRQ,
154 .end = USB1_HS_BAM_IRQ,
155 .flags = IORESOURCE_IRQ,
156 },
Ofir Cohen010009b2012-01-26 16:49:17 +0200157 {
158 .name = "hsic_bam_addr",
159 .start = MSM_HSIC_BAM_BASE,
160 .end = MSM_HSIC_BAM_BASE + MSM_HSIC_BAM_SIZE - 1,
161 .flags = IORESOURCE_MEM,
162 },
163 {
164 .name = "hsic_bam_irq",
165 .start = USB_HSIC_BAM_IRQ,
166 .end = USB_HSIC_BAM_IRQ,
167 .flags = IORESOURCE_IRQ,
168 },
Ofir Cohen40a4e862011-12-08 15:17:52 +0200169};
170
171struct platform_device msm_device_usb_bam = {
172 .name = "usb_bam",
173 .id = -1,
174 .num_resources = ARRAY_SIZE(resources_usb_bam),
175 .resource = resources_usb_bam,
176};
177
Amit Blay5e4ec192011-10-20 09:16:54 +0200178struct platform_device msm_device_gadget_peripheral = {
179 .name = "msm_hsusb",
180 .id = -1,
181 .num_resources = ARRAY_SIZE(resources_hsusb),
182 .resource = resources_hsusb,
183 .dev = {
184 .coherent_dma_mask = DMA_BIT_MASK(32),
185 },
186};
187
Ofir Cohen06789f12012-01-16 09:43:13 +0200188static struct resource resources_hsic_peripheral[] = {
189 {
190 .start = MSM9615_HSIC_PHYS,
191 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
192 .flags = IORESOURCE_MEM,
193 },
194 {
195 .start = USB_HSIC_IRQ,
196 .end = USB_HSIC_IRQ,
197 .flags = IORESOURCE_IRQ,
198 },
199};
200
201struct platform_device msm_device_hsic_peripheral = {
202 .name = "msm_hsic_peripheral",
203 .id = -1,
204 .num_resources = ARRAY_SIZE(resources_hsic_peripheral),
205 .resource = resources_hsic_peripheral,
206 .dev = {
207 .coherent_dma_mask = DMA_BIT_MASK(32),
208 },
209};
210
Amit Blay6a8d4f32011-11-21 10:36:25 +0200211static struct resource resources_hsusb_host[] = {
212 {
213 .start = MSM9615_HSUSB_PHYS,
214 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_PHYS - 1,
215 .flags = IORESOURCE_MEM,
216 },
217 {
218 .start = USB1_HS_IRQ,
219 .end = USB1_HS_IRQ,
220 .flags = IORESOURCE_IRQ,
221 },
222};
223
224static u64 dma_mask = DMA_BIT_MASK(32);
225struct platform_device msm_device_hsusb_host = {
226 .name = "msm_hsusb_host",
227 .id = -1,
228 .num_resources = ARRAY_SIZE(resources_hsusb_host),
229 .resource = resources_hsusb_host,
230 .dev = {
231 .dma_mask = &dma_mask,
232 .coherent_dma_mask = 0xffffffff,
233 },
234};
235
Lena Salman65bcf372012-02-14 15:33:32 +0200236static struct resource resources_hsic_host[] = {
237 {
238 .start = MSM9615_HSIC_PHYS,
239 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
240 .flags = IORESOURCE_MEM,
241 },
242 {
243 .start = USB_HSIC_IRQ,
244 .end = USB_HSIC_IRQ,
245 .flags = IORESOURCE_IRQ,
246 },
247};
248
249struct platform_device msm_device_hsic_host = {
250 .name = "msm_hsic_host",
251 .id = -1,
252 .num_resources = ARRAY_SIZE(resources_hsic_host),
253 .resource = resources_hsic_host,
254 .dev = {
255 .dma_mask = &dma_mask,
256 .coherent_dma_mask = 0xffffffff,
257 },
258};
259
Rohit Vaswani09666872011-08-23 17:41:54 -0700260static struct resource resources_uart_gsbi4[] = {
261 {
262 .start = GSBI4_UARTDM_IRQ,
263 .end = GSBI4_UARTDM_IRQ,
264 .flags = IORESOURCE_IRQ,
265 },
266 {
267 .start = MSM_UART4DM_PHYS,
268 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
269 .name = "uartdm_resource",
270 .flags = IORESOURCE_MEM,
271 },
272 {
273 .start = MSM_GSBI4_PHYS,
274 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
275 .name = "gsbi_resource",
276 .flags = IORESOURCE_MEM,
277 },
278};
279
280struct platform_device msm9615_device_uart_gsbi4 = {
281 .name = "msm_serial_hsl",
282 .id = 0,
283 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
284 .resource = resources_uart_gsbi4,
285};
286
Harini Jayaramaneba52672011-09-08 15:13:00 -0600287static struct resource resources_qup_i2c_gsbi5[] = {
288 {
289 .name = "gsbi_qup_i2c_addr",
290 .start = MSM_GSBI5_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600291 .end = MSM_GSBI5_PHYS + 4 - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600292 .flags = IORESOURCE_MEM,
293 },
294 {
295 .name = "qup_phys_addr",
296 .start = MSM_GSBI5_QUP_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600297 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600298 .flags = IORESOURCE_MEM,
299 },
300 {
301 .name = "qup_err_intr",
302 .start = GSBI5_QUP_IRQ,
303 .end = GSBI5_QUP_IRQ,
304 .flags = IORESOURCE_IRQ,
305 },
306};
307
308struct platform_device msm9615_device_qup_i2c_gsbi5 = {
309 .name = "qup_i2c",
310 .id = 0,
311 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
312 .resource = resources_qup_i2c_gsbi5,
313};
314
Harini Jayaraman738c9312011-09-08 15:22:38 -0600315static struct resource resources_qup_spi_gsbi3[] = {
316 {
317 .name = "spi_base",
318 .start = MSM_GSBI3_QUP_PHYS,
319 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
320 .flags = IORESOURCE_MEM,
321 },
322 {
323 .name = "gsbi_base",
324 .start = MSM_GSBI3_PHYS,
325 .end = MSM_GSBI3_PHYS + 4 - 1,
326 .flags = IORESOURCE_MEM,
327 },
328 {
329 .name = "spi_irq_in",
330 .start = GSBI3_QUP_IRQ,
331 .end = GSBI3_QUP_IRQ,
332 .flags = IORESOURCE_IRQ,
333 },
334};
335
336struct platform_device msm9615_device_qup_spi_gsbi3 = {
337 .name = "spi_qsd",
338 .id = 0,
339 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi3),
340 .resource = resources_qup_spi_gsbi3,
341};
342
Sagar Dharia2a5378d2011-12-01 20:00:11 -0700343#define LPASS_SLIMBUS_PHYS 0x28080000
344#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
345#define LPASS_SLIMBUS_SLEW (MSM9615_TLMM_PHYS + 0x207C)
346/* Board info for the slimbus slave device */
347static struct resource slimbus_res[] = {
348 {
349 .start = LPASS_SLIMBUS_PHYS,
350 .end = LPASS_SLIMBUS_PHYS + 8191,
351 .flags = IORESOURCE_MEM,
352 .name = "slimbus_physical",
353 },
354 {
355 .start = LPASS_SLIMBUS_BAM_PHYS,
356 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
357 .flags = IORESOURCE_MEM,
358 .name = "slimbus_bam_physical",
359 },
360 {
361 .start = LPASS_SLIMBUS_SLEW,
362 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
363 .flags = IORESOURCE_MEM,
364 .name = "slimbus_slew_reg",
365 },
366 {
367 .start = SLIMBUS0_CORE_EE1_IRQ,
368 .end = SLIMBUS0_CORE_EE1_IRQ,
369 .flags = IORESOURCE_IRQ,
370 .name = "slimbus_irq",
371 },
372 {
373 .start = SLIMBUS0_BAM_EE1_IRQ,
374 .end = SLIMBUS0_BAM_EE1_IRQ,
375 .flags = IORESOURCE_IRQ,
376 .name = "slimbus_bam_irq",
377 },
378};
379
380struct platform_device msm9615_slim_ctrl = {
381 .name = "msm_slim_ctrl",
382 .id = 1,
383 .num_resources = ARRAY_SIZE(slimbus_res),
384 .resource = slimbus_res,
385 .dev = {
386 .coherent_dma_mask = 0xffffffffULL,
387 },
388};
389
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -0700390static struct resource resources_ssbi_pmic1[] = {
391 {
392 .start = MSM_PMIC1_SSBI_CMD_PHYS,
393 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
394 .flags = IORESOURCE_MEM,
395 },
396};
397
398struct platform_device msm9615_device_ssbi_pmic1 = {
399 .name = "msm_ssbi",
400 .id = 0,
401 .resource = resources_ssbi_pmic1,
402 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
403};
404
Yan He092b7272011-09-21 15:25:03 -0700405static struct resource resources_sps[] = {
406 {
407 .name = "pipe_mem",
408 .start = 0x12800000,
409 .end = 0x12800000 + 0x4000 - 1,
410 .flags = IORESOURCE_MEM,
411 },
412 {
413 .name = "bamdma_dma",
414 .start = 0x12240000,
415 .end = 0x12240000 + 0x1000 - 1,
416 .flags = IORESOURCE_MEM,
417 },
418 {
419 .name = "bamdma_bam",
420 .start = 0x12244000,
421 .end = 0x12244000 + 0x4000 - 1,
422 .flags = IORESOURCE_MEM,
423 },
424 {
425 .name = "bamdma_irq",
426 .start = SPS_BAM_DMA_IRQ,
427 .end = SPS_BAM_DMA_IRQ,
428 .flags = IORESOURCE_IRQ,
429 },
430};
431
432struct msm_sps_platform_data msm_sps_pdata = {
433 .bamdma_restricted_pipes = 0x06,
434};
435
436struct platform_device msm_device_sps = {
437 .name = "msm_sps",
438 .id = -1,
439 .num_resources = ARRAY_SIZE(resources_sps),
440 .resource = resources_sps,
441 .dev.platform_data = &msm_sps_pdata,
442};
443
Sahitya Tummala38295432011-09-29 10:08:45 +0530444#define MSM_NAND_PHYS 0x1B400000
445static struct resource resources_nand[] = {
446 [0] = {
447 .name = "msm_nand_dmac",
448 .start = DMOV_NAND_CHAN,
449 .end = DMOV_NAND_CHAN,
450 .flags = IORESOURCE_DMA,
451 },
452 [1] = {
453 .name = "msm_nand_phys",
454 .start = MSM_NAND_PHYS,
455 .end = MSM_NAND_PHYS + 0x7FF,
456 .flags = IORESOURCE_MEM,
457 },
458};
459
460struct flash_platform_data msm_nand_data = {
461 .parts = NULL,
462 .nr_parts = 0,
463};
464
465struct platform_device msm_device_nand = {
466 .name = "msm_nand",
467 .id = -1,
468 .num_resources = ARRAY_SIZE(resources_nand),
469 .resource = resources_nand,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700470 .dev = {
Sahitya Tummala38295432011-09-29 10:08:45 +0530471 .platform_data = &msm_nand_data,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700472 },
473};
474
Jeff Hugo56b933a2011-09-28 14:42:05 -0600475struct platform_device msm_device_smd = {
476 .name = "msm_smd",
477 .id = -1,
478};
479
Eric Holmberg0c96e702011-11-08 18:04:31 -0700480struct platform_device msm_device_bam_dmux = {
481 .name = "BAM_RMNT",
482 .id = -1,
483};
484
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -0700485#ifdef CONFIG_HW_RANDOM_MSM
486/* PRNG device */
487#define MSM_PRNG_PHYS 0x1A500000
488static struct resource rng_resources = {
489 .flags = IORESOURCE_MEM,
490 .start = MSM_PRNG_PHYS,
491 .end = MSM_PRNG_PHYS + SZ_512 - 1,
492};
493
494struct platform_device msm_device_rng = {
495 .name = "msm_rng",
496 .id = 0,
497 .num_resources = 1,
498 .resource = &rng_resources,
499};
500#endif
Krishna Kondadd794462011-10-01 00:19:29 -0700501
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700502#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
503 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
504 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
505 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
506
507#define QCE_SIZE 0x10000
508#define QCE_0_BASE 0x18500000
509
510#define QCE_HW_KEY_SUPPORT 0
511#define QCE_SHA_HMAC_SUPPORT 1
512#define QCE_SHARE_CE_RESOURCE 1
513#define QCE_CE_SHARED 0
514
515static struct resource qcrypto_resources[] = {
516 [0] = {
517 .start = QCE_0_BASE,
518 .end = QCE_0_BASE + QCE_SIZE - 1,
519 .flags = IORESOURCE_MEM,
520 },
521 [1] = {
522 .name = "crypto_channels",
523 .start = DMOV_CE_IN_CHAN,
524 .end = DMOV_CE_OUT_CHAN,
525 .flags = IORESOURCE_DMA,
526 },
527 [2] = {
528 .name = "crypto_crci_in",
529 .start = DMOV_CE_IN_CRCI,
530 .end = DMOV_CE_IN_CRCI,
531 .flags = IORESOURCE_DMA,
532 },
533 [3] = {
534 .name = "crypto_crci_out",
535 .start = DMOV_CE_OUT_CRCI,
536 .end = DMOV_CE_OUT_CRCI,
537 .flags = IORESOURCE_DMA,
538 },
539};
540
541static struct resource qcedev_resources[] = {
542 [0] = {
543 .start = QCE_0_BASE,
544 .end = QCE_0_BASE + QCE_SIZE - 1,
545 .flags = IORESOURCE_MEM,
546 },
547 [1] = {
548 .name = "crypto_channels",
549 .start = DMOV_CE_IN_CHAN,
550 .end = DMOV_CE_OUT_CHAN,
551 .flags = IORESOURCE_DMA,
552 },
553 [2] = {
554 .name = "crypto_crci_in",
555 .start = DMOV_CE_IN_CRCI,
556 .end = DMOV_CE_IN_CRCI,
557 .flags = IORESOURCE_DMA,
558 },
559 [3] = {
560 .name = "crypto_crci_out",
561 .start = DMOV_CE_OUT_CRCI,
562 .end = DMOV_CE_OUT_CRCI,
563 .flags = IORESOURCE_DMA,
564 },
565};
566
567#endif
568
569#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
570 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
571
572static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
573 .ce_shared = QCE_CE_SHARED,
574 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
575 .hw_key_support = QCE_HW_KEY_SUPPORT,
576 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800577 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700578};
579
580struct platform_device msm9615_qcrypto_device = {
581 .name = "qcrypto",
582 .id = 0,
583 .num_resources = ARRAY_SIZE(qcrypto_resources),
584 .resource = qcrypto_resources,
585 .dev = {
586 .coherent_dma_mask = DMA_BIT_MASK(32),
587 .platform_data = &qcrypto_ce_hw_suppport,
588 },
589};
590#endif
591
592#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
593 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
594
595static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
596 .ce_shared = QCE_CE_SHARED,
597 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
598 .hw_key_support = QCE_HW_KEY_SUPPORT,
599 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800600 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700601};
602
603struct platform_device msm9615_qcedev_device = {
604 .name = "qce",
605 .id = 0,
606 .num_resources = ARRAY_SIZE(qcedev_resources),
607 .resource = qcedev_resources,
608 .dev = {
609 .coherent_dma_mask = DMA_BIT_MASK(32),
610 .platform_data = &qcedev_ce_hw_suppport,
611 },
612};
613#endif
614
Krishna Kondadd794462011-10-01 00:19:29 -0700615#define MSM_SDC1_BASE 0x12180000
616#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
617#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
Krishna Konda71aef182011-10-01 02:27:51 -0700618#define MSM_SDC2_BASE 0x12140000
619#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
620#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Krishna Kondadd794462011-10-01 00:19:29 -0700621
622static struct resource resources_sdc1[] = {
623 {
624 .name = "core_mem",
625 .flags = IORESOURCE_MEM,
626 .start = MSM_SDC1_BASE,
627 .end = MSM_SDC1_DML_BASE - 1,
628 },
629 {
630 .name = "core_irq",
631 .flags = IORESOURCE_IRQ,
632 .start = SDC1_IRQ_0,
633 .end = SDC1_IRQ_0
634 },
635#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
636 {
637 .name = "sdcc_dml_addr",
638 .start = MSM_SDC1_DML_BASE,
639 .end = MSM_SDC1_BAM_BASE - 1,
640 .flags = IORESOURCE_MEM,
641 },
642 {
643 .name = "sdcc_bam_addr",
644 .start = MSM_SDC1_BAM_BASE,
645 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
646 .flags = IORESOURCE_MEM,
647 },
648 {
649 .name = "sdcc_bam_irq",
650 .start = SDC1_BAM_IRQ,
651 .end = SDC1_BAM_IRQ,
652 .flags = IORESOURCE_IRQ,
653 },
654#endif
655};
656
Krishna Konda71aef182011-10-01 02:27:51 -0700657static struct resource resources_sdc2[] = {
658 {
659 .name = "core_mem",
660 .flags = IORESOURCE_MEM,
661 .start = MSM_SDC2_BASE,
662 .end = MSM_SDC2_DML_BASE - 1,
663 },
664 {
665 .name = "core_irq",
666 .flags = IORESOURCE_IRQ,
667 .start = SDC2_IRQ_0,
668 .end = SDC2_IRQ_0
669 },
670#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
671 {
672 .name = "sdcc_dml_addr",
673 .start = MSM_SDC2_DML_BASE,
674 .end = MSM_SDC2_BAM_BASE - 1,
675 .flags = IORESOURCE_MEM,
676 },
677 {
678 .name = "sdcc_bam_addr",
679 .start = MSM_SDC2_BAM_BASE,
680 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
681 .flags = IORESOURCE_MEM,
682 },
683 {
684 .name = "sdcc_bam_irq",
685 .start = SDC2_BAM_IRQ,
686 .end = SDC2_BAM_IRQ,
687 .flags = IORESOURCE_IRQ,
688 },
689#endif
690};
691
Krishna Kondadd794462011-10-01 00:19:29 -0700692struct platform_device msm_device_sdc1 = {
693 .name = "msm_sdcc",
694 .id = 1,
695 .num_resources = ARRAY_SIZE(resources_sdc1),
696 .resource = resources_sdc1,
697 .dev = {
698 .coherent_dma_mask = 0xffffffff,
699 },
700};
701
Krishna Konda71aef182011-10-01 02:27:51 -0700702struct platform_device msm_device_sdc2 = {
703 .name = "msm_sdcc",
704 .id = 2,
705 .num_resources = ARRAY_SIZE(resources_sdc2),
706 .resource = resources_sdc2,
707 .dev = {
708 .coherent_dma_mask = 0xffffffff,
709 },
710};
711
Krishna Kondadd794462011-10-01 00:19:29 -0700712static struct platform_device *msm_sdcc_devices[] __initdata = {
713 &msm_device_sdc1,
Krishna Konda71aef182011-10-01 02:27:51 -0700714 &msm_device_sdc2,
Krishna Kondadd794462011-10-01 00:19:29 -0700715};
716
717int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
718{
719 struct platform_device *pdev;
720
721 if (controller < 1 || controller > 2)
722 return -EINVAL;
723
724 pdev = msm_sdcc_devices[controller - 1];
725 pdev->dev.platform_data = plat;
726 return platform_device_register(pdev);
727}
728
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -0700729#ifdef CONFIG_CACHE_L2X0
730static int __init l2x0_cache_init(void)
731{
732 int aux_ctrl = 0;
733
734 /* Way Size 010(0x2) 32KB */
735 aux_ctrl = (0x1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | \
736 (0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | \
737 (0x1 << L2X0_AUX_CTRL_EVNT_MON_BUS_EN_SHIFT);
738
739 /* L2 Latency setting required by hardware. Default is 0x20
740 which is no good.
741 */
742 writel_relaxed(0x220, MSM_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
743 l2x0_init(MSM_L2CC_BASE, aux_ctrl, L2X0_AUX_CTRL_MASK);
744
745 return 0;
746}
747#else
748static int __init l2x0_cache_init(void){ return 0; }
749#endif
750
Praveen Chidambaram78499012011-11-01 17:15:17 -0600751struct msm_rpm_platform_data msm9615_rpm_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600752 .reg_base_addrs = {
753 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
754 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
755 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
756 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
757 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600758 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -0800759 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600760 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
761 .ipc_rpm_val = 4,
762 .target_id = {
763 MSM_RPM_MAP(9615, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
764 MSM_RPM_MAP(9615, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
765 MSM_RPM_MAP(9615, INVALIDATE_0, INVALIDATE, 8),
766 MSM_RPM_MAP(9615, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
767 MSM_RPM_MAP(9615, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
768 MSM_RPM_MAP(9615, RPM_CTL, RPM_CTL, 1),
769 MSM_RPM_MAP(9615, CXO_CLK, CXO_CLK, 1),
770 MSM_RPM_MAP(9615, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
771 MSM_RPM_MAP(9615, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
772 MSM_RPM_MAP(9615, SFPB_CLK, SFPB_CLK, 1),
773 MSM_RPM_MAP(9615, CFPB_CLK, CFPB_CLK, 1),
774 MSM_RPM_MAP(9615, EBI1_CLK, EBI1_CLK, 1),
775 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_HALT_0,
776 SYS_FABRIC_CFG_HALT, 2),
777 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_CLKMOD_0,
778 SYS_FABRIC_CFG_CLKMOD, 3),
779 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_IOCTL,
780 SYS_FABRIC_CFG_IOCTL, 1),
781 MSM_RPM_MAP(9615, SYSTEM_FABRIC_ARB_0,
782 SYSTEM_FABRIC_ARB, 27),
783 MSM_RPM_MAP(9615, PM8018_S1_0, PM8018_S1, 2),
784 MSM_RPM_MAP(9615, PM8018_S2_0, PM8018_S2, 2),
785 MSM_RPM_MAP(9615, PM8018_S3_0, PM8018_S3, 2),
786 MSM_RPM_MAP(9615, PM8018_S4_0, PM8018_S4, 2),
787 MSM_RPM_MAP(9615, PM8018_S5_0, PM8018_S5, 2),
788 MSM_RPM_MAP(9615, PM8018_L1_0, PM8018_L1, 2),
789 MSM_RPM_MAP(9615, PM8018_L2_0, PM8018_L2, 2),
790 MSM_RPM_MAP(9615, PM8018_L3_0, PM8018_L3, 2),
791 MSM_RPM_MAP(9615, PM8018_L4_0, PM8018_L4, 2),
792 MSM_RPM_MAP(9615, PM8018_L5_0, PM8018_L5, 2),
793 MSM_RPM_MAP(9615, PM8018_L6_0, PM8018_L6, 2),
794 MSM_RPM_MAP(9615, PM8018_L7_0, PM8018_L7, 2),
795 MSM_RPM_MAP(9615, PM8018_L8_0, PM8018_L8, 2),
796 MSM_RPM_MAP(9615, PM8018_L9_0, PM8018_L9, 2),
797 MSM_RPM_MAP(9615, PM8018_L10_0, PM8018_L10, 2),
798 MSM_RPM_MAP(9615, PM8018_L11_0, PM8018_L11, 2),
799 MSM_RPM_MAP(9615, PM8018_L12_0, PM8018_L12, 2),
800 MSM_RPM_MAP(9615, PM8018_L13_0, PM8018_L13, 2),
801 MSM_RPM_MAP(9615, PM8018_L14_0, PM8018_L14, 2),
802 MSM_RPM_MAP(9615, PM8018_LVS1, PM8018_LVS1, 1),
803 MSM_RPM_MAP(9615, NCP_0, NCP, 2),
804 MSM_RPM_MAP(9615, CXO_BUFFERS, CXO_BUFFERS, 1),
805 MSM_RPM_MAP(9615, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
806 MSM_RPM_MAP(9615, HDMI_SWITCH, HDMI_SWITCH, 1),
807 },
808 .target_status = {
809 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MAJOR),
810 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MINOR),
811 MSM_RPM_STATUS_ID_MAP(9615, VERSION_BUILD),
812 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_0),
813 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_1),
814 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_2),
815 MSM_RPM_STATUS_ID_MAP(9615, RESERVED_SUPPORTED_RESOURCES_0),
816 MSM_RPM_STATUS_ID_MAP(9615, SEQUENCE),
817 MSM_RPM_STATUS_ID_MAP(9615, RPM_CTL),
818 MSM_RPM_STATUS_ID_MAP(9615, CXO_CLK),
819 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_CLK),
820 MSM_RPM_STATUS_ID_MAP(9615, DAYTONA_FABRIC_CLK),
821 MSM_RPM_STATUS_ID_MAP(9615, SFPB_CLK),
822 MSM_RPM_STATUS_ID_MAP(9615, CFPB_CLK),
823 MSM_RPM_STATUS_ID_MAP(9615, EBI1_CLK),
824 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_HALT),
825 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_CLKMOD),
826 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_IOCTL),
827 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_ARB),
828 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_0),
829 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_1),
830 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_0),
831 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_1),
832 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_0),
833 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_1),
834 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_0),
835 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_1),
836 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_0),
837 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_1),
838 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_0),
839 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_1),
840 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_0),
841 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_1),
842 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_0),
843 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_1),
844 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_0),
845 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_1),
846 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_0),
847 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_1),
848 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_0),
849 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_1),
850 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_0),
851 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_1),
852 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_0),
853 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_1),
854 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_0),
855 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_1),
856 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_0),
857 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_1),
858 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_0),
859 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_1),
860 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_0),
861 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_1),
862 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_0),
863 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_1),
864 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_0),
865 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_1),
866 MSM_RPM_STATUS_ID_MAP(9615, PM8018_LVS1),
867 MSM_RPM_STATUS_ID_MAP(9615, NCP_0),
868 MSM_RPM_STATUS_ID_MAP(9615, NCP_1),
869 MSM_RPM_STATUS_ID_MAP(9615, CXO_BUFFERS),
870 MSM_RPM_STATUS_ID_MAP(9615, USB_OTG_SWITCH),
871 MSM_RPM_STATUS_ID_MAP(9615, HDMI_SWITCH),
872 },
873 .target_ctrl_id = {
874 MSM_RPM_CTRL_MAP(9615, VERSION_MAJOR),
875 MSM_RPM_CTRL_MAP(9615, VERSION_MINOR),
876 MSM_RPM_CTRL_MAP(9615, VERSION_BUILD),
877 MSM_RPM_CTRL_MAP(9615, REQ_CTX_0),
878 MSM_RPM_CTRL_MAP(9615, REQ_SEL_0),
879 MSM_RPM_CTRL_MAP(9615, ACK_CTX_0),
880 MSM_RPM_CTRL_MAP(9615, ACK_SEL_0),
881 },
882 .sel_invalidate = MSM_RPM_9615_SEL_INVALIDATE,
883 .sel_notification = MSM_RPM_9615_SEL_NOTIFICATION,
884 .sel_last = MSM_RPM_9615_SEL_LAST,
885 .ver = {3, 0, 0},
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600886};
887
Praveen Chidambaram78499012011-11-01 17:15:17 -0600888struct platform_device msm9615_rpm_device = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600889 .name = "msm_rpm",
890 .id = -1,
891};
892
Praveen Chidambaram78499012011-11-01 17:15:17 -0600893static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -0600894 [4] = MSM_GPIO_TO_INT(30),
895 [5] = MSM_GPIO_TO_INT(59),
896 [6] = MSM_GPIO_TO_INT(81),
897 [7] = MSM_GPIO_TO_INT(87),
898 [8] = MSM_GPIO_TO_INT(86),
899 [9] = MSM_GPIO_TO_INT(2),
900 [10] = MSM_GPIO_TO_INT(6),
901 [11] = MSM_GPIO_TO_INT(10),
902 [12] = MSM_GPIO_TO_INT(14),
903 [13] = MSM_GPIO_TO_INT(18),
904 [14] = MSM_GPIO_TO_INT(7),
905 [15] = MSM_GPIO_TO_INT(11),
906 [16] = MSM_GPIO_TO_INT(15),
907 [19] = MSM_GPIO_TO_INT(26),
908 [20] = MSM_GPIO_TO_INT(28),
Ofir Cohendca06cb2012-03-08 16:37:45 +0200909 [22] = USB_HSIC_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -0600910 [23] = MSM_GPIO_TO_INT(19),
911 [24] = MSM_GPIO_TO_INT(23),
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -0600912 [26] = MSM_GPIO_TO_INT(3),
913 [27] = MSM_GPIO_TO_INT(68),
914 [29] = MSM_GPIO_TO_INT(78),
915 [31] = MSM_GPIO_TO_INT(0),
916 [32] = MSM_GPIO_TO_INT(4),
917 [33] = MSM_GPIO_TO_INT(22),
918 [34] = MSM_GPIO_TO_INT(17),
919 [37] = MSM_GPIO_TO_INT(20),
920 [39] = MSM_GPIO_TO_INT(84),
Mahesh Sivasubramanian4ce82182012-01-04 14:34:42 -0700921 [40] = USB1_HS_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -0600922 [42] = MSM_GPIO_TO_INT(24),
923 [43] = MSM_GPIO_TO_INT(79),
924 [44] = MSM_GPIO_TO_INT(80),
925 [45] = MSM_GPIO_TO_INT(82),
926 [46] = MSM_GPIO_TO_INT(85),
927 [47] = MSM_GPIO_TO_INT(45),
928 [48] = MSM_GPIO_TO_INT(50),
929 [49] = MSM_GPIO_TO_INT(51),
930 [50] = MSM_GPIO_TO_INT(69),
931 [51] = MSM_GPIO_TO_INT(77),
932 [52] = MSM_GPIO_TO_INT(1),
933 [53] = MSM_GPIO_TO_INT(5),
934 [54] = MSM_GPIO_TO_INT(40),
935 [55] = MSM_GPIO_TO_INT(27),
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600936};
937
Praveen Chidambaram78499012011-11-01 17:15:17 -0600938static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600939 TLMM_MSM_SUMMARY_IRQ,
940 RPM_APCC_CPU0_GP_HIGH_IRQ,
941 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
942 RPM_APCC_CPU0_GP_LOW_IRQ,
943 RPM_APCC_CPU0_WAKE_UP_IRQ,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -0700944 MSS_TO_APPS_IRQ_0,
945 MSS_TO_APPS_IRQ_1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600946 LPASS_SCSS_GP_LOW_IRQ,
947 LPASS_SCSS_GP_MEDIUM_IRQ,
948 LPASS_SCSS_GP_HIGH_IRQ,
949 SPS_MTI_31,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -0700950 A2_BAM_IRQ,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600951};
952
Praveen Chidambaram78499012011-11-01 17:15:17 -0600953struct msm_mpm_device_data msm9615_mpm_dev_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600954 .irqs_m2a = msm_mpm_irqs_m2a,
955 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
956 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
957 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
958 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
959 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
960 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
961 .mpm_apps_ipc_val = BIT(1),
962 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600963};
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600964
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600965static uint8_t spm_wfi_cmd_sequence[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -0600966 0x00, 0x03, 0x00, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600967};
968
969static uint8_t spm_power_collapse_without_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -0600970 0x34, 0x24, 0x14, 0x04,
971 0x54, 0x03, 0x54, 0x04,
972 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600973};
974
975static uint8_t spm_power_collapse_with_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -0600976 0x34, 0x24, 0x14, 0x04,
977 0x54, 0x07, 0x54, 0x04,
978 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -0600979};
980
981static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
982 [0] = {
983 .mode = MSM_SPM_MODE_CLOCK_GATING,
984 .notify_rpm = false,
985 .cmd = spm_wfi_cmd_sequence,
986 },
987 [1] = {
988 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
989 .notify_rpm = false,
990 .cmd = spm_power_collapse_without_rpm,
991 },
992 [2] = {
993 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
994 .notify_rpm = true,
995 .cmd = spm_power_collapse_with_rpm,
996 },
997};
998
999static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1000 [0] = {
1001 .reg_base_addr = MSM_SAW0_BASE,
1002 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001003 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1001,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001004 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1005 .modes = msm_spm_seq_list,
1006 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001007};
1008
1009static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
1010 {
1011 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1012 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1013 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001014 100, 8000, 100000, 1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001015 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001016 {
1017 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1018 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1019 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001020 2000, 5000, 60100000, 3000,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001021 },
1022 {
1023 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1024 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1025 false,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001026 6300, 5000, 60350000, 3500,
1027 },
1028 {
1029 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1030 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1031 false,
1032 13300, 2000, 71850000, 6800,
1033 },
1034 {
1035 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1036 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1037 false,
1038 28300, 0, 76350000, 9800,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001039 },
1040};
1041
Praveen Chidambaram78499012011-11-01 17:15:17 -06001042static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1043 .levels = &msm_rpmrs_levels[0],
1044 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1045 .vdd_mem_levels = {
1046 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1047 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1048 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1049 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1050 },
1051 .vdd_dig_levels = {
1052 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1053 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1054 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1055 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1056 },
1057 .vdd_mask = 0x7FFFFF,
1058 .rpmrs_target_id = {
1059 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_CXO_CLK,
1060 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1061 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8018_S1_0,
1062 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8018_S1_1,
1063 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8018_L9_0,
1064 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8018_L9_1,
1065 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1066 },
1067};
1068
1069static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1070 .phys_addr_base = 0x0010D204,
1071 .phys_size = SZ_8K,
1072};
1073
1074struct platform_device msm9615_rpm_stat_device = {
1075 .name = "msm_rpm_stat",
1076 .id = -1,
1077 .dev = {
1078 .platform_data = &msm_rpm_stat_pdata,
1079 },
1080};
1081
1082static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1083 .phys_addr_base = 0x0010AC00,
1084 .reg_offsets = {
1085 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1086 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1087 },
1088 .phys_size = SZ_8K,
1089 .log_len = 4096, /* log's buffer length in bytes */
1090 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1091};
1092
1093struct platform_device msm9615_rpm_log_device = {
1094 .name = "msm_rpm_log",
1095 .id = -1,
1096 .dev = {
1097 .platform_data = &msm_rpm_log_pdata,
1098 },
1099};
1100
Krishna Konda39f5b2c2012-03-14 12:55:22 -07001101uint32_t __init msm9615_rpm_get_swfi_latency(void)
1102{
1103 int i;
1104
1105 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1106 if (msm_rpmrs_levels[i].sleep_mode ==
1107 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1108 return msm_rpmrs_levels[i].latency_us;
1109 }
1110 return 0;
1111}
1112
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001113void __init msm9615_device_init(void)
1114{
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001115 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Praveen Chidambaram78499012011-11-01 17:15:17 -06001116 BUG_ON(msm_rpm_init(&msm9615_rpm_data));
1117 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001118}
1119
Jeff Hugo56b933a2011-09-28 14:42:05 -06001120#define MSM_SHARED_RAM_PHYS 0x40000000
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001121void __init msm9615_map_io(void)
1122{
Jeff Hugo56b933a2011-09-28 14:42:05 -06001123 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001124 msm_map_msm9615_io();
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -07001125 l2x0_cache_init();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001126 if (socinfo_init() < 0)
1127 pr_err("socinfo_init() failed!\n");
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001128}
1129
1130void __init msm9615_init_irq(void)
1131{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001132 struct msm_mpm_device_data *data = NULL;
1133
1134#ifdef CONFIG_MSM_MPM
1135 data = &msm9615_mpm_dev_data;
1136#endif
1137
1138 msm_mpm_irq_extn_init(data);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001139 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1140 (void *)MSM_QGIC_CPU_BASE);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001141}
Gagan Mac7a827642011-09-22 19:42:21 -06001142
1143struct platform_device msm_bus_9615_sys_fabric = {
1144 .name = "msm_bus_fabric",
1145 .id = MSM_BUS_FAB_SYSTEM,
1146};
1147
1148struct platform_device msm_bus_def_fab = {
1149 .name = "msm_bus_fabric",
1150 .id = MSM_BUS_FAB_DEFAULT,
1151};