blob: 01f71200c60356077015d4da8c90bc5692e6784a [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * FPU support code, moved here from head.S so that it can be used
3 * by chips which use other head-whatever.S files.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 */
11
12#include <linux/config.h>
Paul Mackerrasb3b8dc62005-10-10 22:20:10 +100013#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100014#include <asm/page.h>
15#include <asm/mmu.h>
16#include <asm/pgtable.h>
17#include <asm/cputable.h>
18#include <asm/cache.h>
19#include <asm/thread_info.h>
20#include <asm/ppc_asm.h>
21#include <asm/asm-offsets.h>
22
23/*
24 * This task wants to use the FPU now.
25 * On UP, disable FP for the task which had the FPU previously,
26 * and save its floating-point registers in its thread_struct.
27 * Load up this task's FP registers from its thread_struct,
28 * enable the FPU for the current task and return to the task.
29 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100030_GLOBAL(load_up_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031 mfmsr r5
32 ori r5,r5,MSR_FP
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033 SYNC
34 MTMSRD(r5) /* enable use of fpu now */
35 isync
36/*
37 * For SMP, we don't do lazy FPU switching because it just gets too
38 * horrendously complex, especially when a task switches from one CPU
39 * to another. Instead we call giveup_fpu in switch_to.
40 */
41#ifndef CONFIG_SMP
David Gibsone58c3492006-01-13 14:56:25 +110042 LOAD_REG_ADDRBASE(r3, last_task_used_math)
Paul Mackerras63162222005-10-27 22:44:39 +100043 toreal(r3)
David Gibsone58c3492006-01-13 14:56:25 +110044 PPC_LL r4,ADDROFF(last_task_used_math)(r3)
David Gibson3ddfbcf2005-11-10 12:56:55 +110045 PPC_LCMPI 0,r4,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046 beq 1f
Paul Mackerras63162222005-10-27 22:44:39 +100047 toreal(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048 addi r4,r4,THREAD /* want last_task_used_math->thread */
49 SAVE_32FPRS(0, r4)
50 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +100051 stfd fr0,THREAD_FPSCR(r4)
David Gibson3ddfbcf2005-11-10 12:56:55 +110052 PPC_LL r5,PT_REGS(r4)
Paul Mackerras63162222005-10-27 22:44:39 +100053 toreal(r5)
David Gibson3ddfbcf2005-11-10 12:56:55 +110054 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100055 li r10,MSR_FP|MSR_FE0|MSR_FE1
56 andc r4,r4,r10 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +110057 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000581:
59#endif /* CONFIG_SMP */
60 /* enable use of FP after return */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100061#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +100062 mfspr r5,SPRN_SPRG3 /* current task's THREAD (phys) */
63 lwz r4,THREAD_FPEXC_MODE(r5)
64 ori r9,r9,MSR_FP /* enable FP for current */
65 or r9,r9,r4
Paul Mackerrasb85a0462005-10-06 10:59:19 +100066#else
67 ld r4,PACACURRENT(r13)
68 addi r5,r4,THREAD /* Get THREAD */
Paul Mackerrase2f5a3c2006-02-07 13:55:30 +110069 lwz r4,THREAD_FPEXC_MODE(r5)
Paul Mackerrasb85a0462005-10-06 10:59:19 +100070 ori r12,r12,MSR_FP
71 or r12,r12,r4
72 std r12,_MSR(r1)
73#endif
David Gibson25c8a782005-10-27 16:27:25 +100074 lfd fr0,THREAD_FPSCR(r5)
Anton Blanchard3a2c48c2006-06-10 20:18:39 +100075 MTFSF_L(fr0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100076 REST_32FPRS(0, r5)
77#ifndef CONFIG_SMP
78 subi r4,r5,THREAD
Paul Mackerras63162222005-10-27 22:44:39 +100079 fromreal(r4)
David Gibsone58c3492006-01-13 14:56:25 +110080 PPC_STL r4,ADDROFF(last_task_used_math)(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100081#endif /* CONFIG_SMP */
82 /* restore registers and return */
83 /* we haven't used ctr or xer or lr */
84 b fast_exception_return
85
86/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +100087 * giveup_fpu(tsk)
88 * Disable FP for the task given as the argument,
89 * and save the floating-point registers in its thread_struct.
90 * Enables the FPU for use in the kernel on return.
91 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100092_GLOBAL(giveup_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100093 mfmsr r5
94 ori r5,r5,MSR_FP
95 SYNC_601
96 ISYNC_601
97 MTMSRD(r5) /* enable use of fpu now */
98 SYNC_601
99 isync
David Gibson3ddfbcf2005-11-10 12:56:55 +1100100 PPC_LCMPI 0,r3,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000101 beqlr- /* if no previous owner, done */
102 addi r3,r3,THREAD /* want THREAD of task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100103 PPC_LL r5,PT_REGS(r3)
104 PPC_LCMPI 0,r5,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000105 SAVE_32FPRS(0, r3)
106 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +1000107 stfd fr0,THREAD_FPSCR(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000108 beq 1f
David Gibson3ddfbcf2005-11-10 12:56:55 +1100109 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000110 li r3,MSR_FP|MSR_FE0|MSR_FE1
111 andc r4,r4,r3 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100112 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001131:
114#ifndef CONFIG_SMP
115 li r5,0
David Gibsone58c3492006-01-13 14:56:25 +1100116 LOAD_REG_ADDRBASE(r4,last_task_used_math)
117 PPC_STL r5,ADDROFF(last_task_used_math)(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000118#endif /* CONFIG_SMP */
119 blr
David Gibson25c8a782005-10-27 16:27:25 +1000120
121/*
122 * These are used in the alignment trap handler when emulating
123 * single-precision loads and stores.
124 * We restore and save the fpscr so the task gets the same result
125 * and exceptions as if the cpu had performed the load or store.
126 */
127
128_GLOBAL(cvt_fd)
129 lfd 0,THREAD_FPSCR(r5) /* load up fpscr value */
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000130 MTFSF_L(0)
David Gibson25c8a782005-10-27 16:27:25 +1000131 lfs 0,0(r3)
132 stfd 0,0(r4)
133 mffs 0
134 stfd 0,THREAD_FPSCR(r5) /* save new fpscr value */
135 blr
136
137_GLOBAL(cvt_df)
138 lfd 0,THREAD_FPSCR(r5) /* load up fpscr value */
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000139 MTFSF_L(0)
David Gibson25c8a782005-10-27 16:27:25 +1000140 lfd 0,0(r3)
141 stfs 0,0(r4)
142 mffs 0
143 stfd 0,THREAD_FPSCR(r5) /* save new fpscr value */
144 blr