blob: aa9e38089fbee3b9690b76d60fbf7d298a257267 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
23#include <linux/msm_kgsl.h>
24#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
48#include <linux/android_pmem.h>
49#include <linux/gpio.h>
50#include <linux/delay.h>
51#include <mach/mdm.h>
52#include <mach/rpm.h>
53#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040054#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#include "rpm_stats.h"
56#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070057#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058
59/* Address of GSBI blocks */
60#define MSM_GSBI1_PHYS 0x16000000
61#define MSM_GSBI2_PHYS 0x16100000
62#define MSM_GSBI3_PHYS 0x16200000
63#define MSM_GSBI4_PHYS 0x16300000
64#define MSM_GSBI5_PHYS 0x16400000
65#define MSM_GSBI6_PHYS 0x16500000
66#define MSM_GSBI7_PHYS 0x16600000
67#define MSM_GSBI8_PHYS 0x19800000
68#define MSM_GSBI9_PHYS 0x19900000
69#define MSM_GSBI10_PHYS 0x19A00000
70#define MSM_GSBI11_PHYS 0x19B00000
71#define MSM_GSBI12_PHYS 0x19C00000
72
73/* GSBI QUPe devices */
74#define MSM_GSBI1_QUP_PHYS 0x16080000
75#define MSM_GSBI2_QUP_PHYS 0x16180000
76#define MSM_GSBI3_QUP_PHYS 0x16280000
77#define MSM_GSBI4_QUP_PHYS 0x16380000
78#define MSM_GSBI5_QUP_PHYS 0x16480000
79#define MSM_GSBI6_QUP_PHYS 0x16580000
80#define MSM_GSBI7_QUP_PHYS 0x16680000
81#define MSM_GSBI8_QUP_PHYS 0x19880000
82#define MSM_GSBI9_QUP_PHYS 0x19980000
83#define MSM_GSBI10_QUP_PHYS 0x19A80000
84#define MSM_GSBI11_QUP_PHYS 0x19B80000
85#define MSM_GSBI12_QUP_PHYS 0x19C80000
86
87/* GSBI UART devices */
88#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
89#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
90#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
91#define MSM_UART2DM_PHYS 0x19C40000
92#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
93#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
94#define TCSR_BASE_PHYS 0x16b00000
95
96/* PRNG device */
97#define MSM_PRNG_PHYS 0x16C00000
98#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
99#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
100
101static void charm_ap2mdm_kpdpwr_on(void)
102{
103 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700104 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105}
106
107static void charm_ap2mdm_kpdpwr_off(void)
108{
109 int i;
110
111 gpio_direction_output(AP2MDM_ERRFATAL, 1);
112
113 for (i = 20; i > 0; i--) {
114 if (gpio_get_value(MDM2AP_STATUS) == 0)
115 break;
116 msleep(100);
117 }
118 gpio_direction_output(AP2MDM_ERRFATAL, 0);
119
120 if (i == 0) {
121 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
122 of the charm modem.\n", __func__);
123 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
124 /*
125 * Currently, there is a debounce timer on the charm PMIC. It is
126 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
127 * for the reset to fully take place. Sleep here to ensure the
128 * reset has occured before the function exits.
129 */
130 msleep(4000);
131 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
132 }
133}
134
135static struct resource charm_resources[] = {
136 /* MDM2AP_ERRFATAL */
137 {
138 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
139 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
140 .flags = IORESOURCE_IRQ,
141 },
142 /* MDM2AP_STATUS */
143 {
144 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
145 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
146 .flags = IORESOURCE_IRQ,
147 }
148};
149
150static struct charm_platform_data mdm_platform_data = {
151 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
152 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
153};
154
155struct platform_device msm_charm_modem = {
156 .name = "charm_modem",
157 .id = -1,
158 .num_resources = ARRAY_SIZE(charm_resources),
159 .resource = charm_resources,
160 .dev = {
161 .platform_data = &mdm_platform_data,
162 },
163};
164
165#ifdef CONFIG_MSM_DSPS
166#define GSBI12_DEV (&msm_dsps_device.dev)
167#else
168#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
169#endif
170
171void __init msm8x60_init_irq(void)
172{
173 unsigned int i;
174
175 msm_mpm_irq_extn_init();
176 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
177
178 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
179 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
180
181 /* FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
182 * as they are configured as level, which does not play nice with
183 * handle_percpu_irq.
184 */
185 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
186 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
187 irq_set_handler(i, handle_percpu_irq);
188 }
189}
190
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700191#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
192
193static struct resource msm_8660_q6_resources[] = {
194 {
195 .start = MSM_LPASS_QDSP6SS_PHYS,
196 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
197 .flags = IORESOURCE_MEM,
198 },
199};
200
201struct platform_device msm_pil_q6v3 = {
202 .name = "pil_qdsp6v3",
203 .id = -1,
204 .num_resources = ARRAY_SIZE(msm_8660_q6_resources),
205 .resource = msm_8660_q6_resources,
206};
207
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700208static struct resource msm_uart1_dm_resources[] = {
209 {
210 .start = MSM_UART1DM_PHYS,
211 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
212 .flags = IORESOURCE_MEM,
213 },
214 {
215 .start = INT_UART1DM_IRQ,
216 .end = INT_UART1DM_IRQ,
217 .flags = IORESOURCE_IRQ,
218 },
219 {
220 /* GSBI6 is UARTDM1 */
221 .start = MSM_GSBI6_PHYS,
222 .end = MSM_GSBI6_PHYS + 4 - 1,
223 .name = "gsbi_resource",
224 .flags = IORESOURCE_MEM,
225 },
226 {
227 .start = DMOV_HSUART1_TX_CHAN,
228 .end = DMOV_HSUART1_RX_CHAN,
229 .name = "uartdm_channels",
230 .flags = IORESOURCE_DMA,
231 },
232 {
233 .start = DMOV_HSUART1_TX_CRCI,
234 .end = DMOV_HSUART1_RX_CRCI,
235 .name = "uartdm_crci",
236 .flags = IORESOURCE_DMA,
237 },
238};
239
240static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
241
242struct platform_device msm_device_uart_dm1 = {
243 .name = "msm_serial_hs",
244 .id = 0,
245 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
246 .resource = msm_uart1_dm_resources,
247 .dev = {
248 .dma_mask = &msm_uart_dm1_dma_mask,
249 .coherent_dma_mask = DMA_BIT_MASK(32),
250 },
251};
252
253static struct resource msm_uart3_dm_resources[] = {
254 {
255 .start = MSM_UART3DM_PHYS,
256 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
257 .name = "uartdm_resource",
258 .flags = IORESOURCE_MEM,
259 },
260 {
261 .start = INT_UART3DM_IRQ,
262 .end = INT_UART3DM_IRQ,
263 .flags = IORESOURCE_IRQ,
264 },
265 {
266 .start = MSM_GSBI3_PHYS,
267 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
268 .name = "gsbi_resource",
269 .flags = IORESOURCE_MEM,
270 },
271};
272
273struct platform_device msm_device_uart_dm3 = {
274 .name = "msm_serial_hsl",
275 .id = 2,
276 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
277 .resource = msm_uart3_dm_resources,
278};
279
280static struct resource msm_uart12_dm_resources[] = {
281 {
282 .start = MSM_UART2DM_PHYS,
283 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
284 .name = "uartdm_resource",
285 .flags = IORESOURCE_MEM,
286 },
287 {
288 .start = INT_UART2DM_IRQ,
289 .end = INT_UART2DM_IRQ,
290 .flags = IORESOURCE_IRQ,
291 },
292 {
293 /* GSBI 12 is UARTDM2 */
294 .start = MSM_GSBI12_PHYS,
295 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
296 .name = "gsbi_resource",
297 .flags = IORESOURCE_MEM,
298 },
299};
300
301struct platform_device msm_device_uart_dm12 = {
302 .name = "msm_serial_hsl",
303 .id = 0,
304 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
305 .resource = msm_uart12_dm_resources,
306};
307
308#ifdef CONFIG_MSM_GSBI9_UART
309static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
310 .config_gpio = 1,
311 .uart_tx_gpio = 67,
312 .uart_rx_gpio = 66,
313};
314
315static struct resource msm_uart_gsbi9_resources[] = {
316 {
317 .start = MSM_UART9DM_PHYS,
318 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
319 .name = "uartdm_resource",
320 .flags = IORESOURCE_MEM,
321 },
322 {
323 .start = INT_UART9DM_IRQ,
324 .end = INT_UART9DM_IRQ,
325 .flags = IORESOURCE_IRQ,
326 },
327 {
328 /* GSBI 9 is UART_GSBI9 */
329 .start = MSM_GSBI9_PHYS,
330 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
331 .name = "gsbi_resource",
332 .flags = IORESOURCE_MEM,
333 },
334};
335struct platform_device *msm_device_uart_gsbi9;
336struct platform_device *msm_add_gsbi9_uart(void)
337{
338 return platform_device_register_resndata(NULL, "msm_serial_hsl",
339 1, msm_uart_gsbi9_resources,
340 ARRAY_SIZE(msm_uart_gsbi9_resources),
341 &uart_gsbi9_pdata,
342 sizeof(uart_gsbi9_pdata));
343}
344#endif
345
346static struct resource gsbi3_qup_i2c_resources[] = {
347 {
348 .name = "qup_phys_addr",
349 .start = MSM_GSBI3_QUP_PHYS,
350 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
351 .flags = IORESOURCE_MEM,
352 },
353 {
354 .name = "gsbi_qup_i2c_addr",
355 .start = MSM_GSBI3_PHYS,
356 .end = MSM_GSBI3_PHYS + 4 - 1,
357 .flags = IORESOURCE_MEM,
358 },
359 {
360 .name = "qup_err_intr",
361 .start = GSBI3_QUP_IRQ,
362 .end = GSBI3_QUP_IRQ,
363 .flags = IORESOURCE_IRQ,
364 },
365 {
366 .name = "i2c_clk",
367 .start = 44,
368 .end = 44,
369 .flags = IORESOURCE_IO,
370 },
371 {
372 .name = "i2c_sda",
373 .start = 43,
374 .end = 43,
375 .flags = IORESOURCE_IO,
376 },
377};
378
379static struct resource gsbi4_qup_i2c_resources[] = {
380 {
381 .name = "qup_phys_addr",
382 .start = MSM_GSBI4_QUP_PHYS,
383 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
384 .flags = IORESOURCE_MEM,
385 },
386 {
387 .name = "gsbi_qup_i2c_addr",
388 .start = MSM_GSBI4_PHYS,
389 .end = MSM_GSBI4_PHYS + 4 - 1,
390 .flags = IORESOURCE_MEM,
391 },
392 {
393 .name = "qup_err_intr",
394 .start = GSBI4_QUP_IRQ,
395 .end = GSBI4_QUP_IRQ,
396 .flags = IORESOURCE_IRQ,
397 },
398};
399
400static struct resource gsbi7_qup_i2c_resources[] = {
401 {
402 .name = "qup_phys_addr",
403 .start = MSM_GSBI7_QUP_PHYS,
404 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
405 .flags = IORESOURCE_MEM,
406 },
407 {
408 .name = "gsbi_qup_i2c_addr",
409 .start = MSM_GSBI7_PHYS,
410 .end = MSM_GSBI7_PHYS + 4 - 1,
411 .flags = IORESOURCE_MEM,
412 },
413 {
414 .name = "qup_err_intr",
415 .start = GSBI7_QUP_IRQ,
416 .end = GSBI7_QUP_IRQ,
417 .flags = IORESOURCE_IRQ,
418 },
419 {
420 .name = "i2c_clk",
421 .start = 60,
422 .end = 60,
423 .flags = IORESOURCE_IO,
424 },
425 {
426 .name = "i2c_sda",
427 .start = 59,
428 .end = 59,
429 .flags = IORESOURCE_IO,
430 },
431};
432
433static struct resource gsbi8_qup_i2c_resources[] = {
434 {
435 .name = "qup_phys_addr",
436 .start = MSM_GSBI8_QUP_PHYS,
437 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
438 .flags = IORESOURCE_MEM,
439 },
440 {
441 .name = "gsbi_qup_i2c_addr",
442 .start = MSM_GSBI8_PHYS,
443 .end = MSM_GSBI8_PHYS + 4 - 1,
444 .flags = IORESOURCE_MEM,
445 },
446 {
447 .name = "qup_err_intr",
448 .start = GSBI8_QUP_IRQ,
449 .end = GSBI8_QUP_IRQ,
450 .flags = IORESOURCE_IRQ,
451 },
452};
453
454static struct resource gsbi9_qup_i2c_resources[] = {
455 {
456 .name = "qup_phys_addr",
457 .start = MSM_GSBI9_QUP_PHYS,
458 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
459 .flags = IORESOURCE_MEM,
460 },
461 {
462 .name = "gsbi_qup_i2c_addr",
463 .start = MSM_GSBI9_PHYS,
464 .end = MSM_GSBI9_PHYS + 4 - 1,
465 .flags = IORESOURCE_MEM,
466 },
467 {
468 .name = "qup_err_intr",
469 .start = GSBI9_QUP_IRQ,
470 .end = GSBI9_QUP_IRQ,
471 .flags = IORESOURCE_IRQ,
472 },
473};
474
475static struct resource gsbi12_qup_i2c_resources[] = {
476 {
477 .name = "qup_phys_addr",
478 .start = MSM_GSBI12_QUP_PHYS,
479 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
480 .flags = IORESOURCE_MEM,
481 },
482 {
483 .name = "gsbi_qup_i2c_addr",
484 .start = MSM_GSBI12_PHYS,
485 .end = MSM_GSBI12_PHYS + 4 - 1,
486 .flags = IORESOURCE_MEM,
487 },
488 {
489 .name = "qup_err_intr",
490 .start = GSBI12_QUP_IRQ,
491 .end = GSBI12_QUP_IRQ,
492 .flags = IORESOURCE_IRQ,
493 },
494};
495
496#ifdef CONFIG_MSM_BUS_SCALING
497static struct msm_bus_vectors grp3d_init_vectors[] = {
498 {
499 .src = MSM_BUS_MASTER_GRAPHICS_3D,
500 .dst = MSM_BUS_SLAVE_EBI_CH0,
501 .ab = 0,
502 .ib = 0,
503 },
504};
505
Lucille Sylvester293217d2011-08-19 17:50:52 -0600506static struct msm_bus_vectors grp3d_low_vectors[] = {
507 {
508 .src = MSM_BUS_MASTER_GRAPHICS_3D,
509 .dst = MSM_BUS_SLAVE_EBI_CH0,
510 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700511 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600512 },
513};
514
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700515static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
516 {
517 .src = MSM_BUS_MASTER_GRAPHICS_3D,
518 .dst = MSM_BUS_SLAVE_EBI_CH0,
519 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700520 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700521 },
522};
523
524static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
525 {
526 .src = MSM_BUS_MASTER_GRAPHICS_3D,
527 .dst = MSM_BUS_SLAVE_EBI_CH0,
528 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700529 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700530 },
531};
532
533static struct msm_bus_vectors grp3d_max_vectors[] = {
534 {
535 .src = MSM_BUS_MASTER_GRAPHICS_3D,
536 .dst = MSM_BUS_SLAVE_EBI_CH0,
537 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700538 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700539 },
540};
541
542static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
543 {
544 ARRAY_SIZE(grp3d_init_vectors),
545 grp3d_init_vectors,
546 },
547 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600548 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700549 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600550 },
551 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700552 ARRAY_SIZE(grp3d_nominal_low_vectors),
553 grp3d_nominal_low_vectors,
554 },
555 {
556 ARRAY_SIZE(grp3d_nominal_high_vectors),
557 grp3d_nominal_high_vectors,
558 },
559 {
560 ARRAY_SIZE(grp3d_max_vectors),
561 grp3d_max_vectors,
562 },
563};
564
565static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
566 grp3d_bus_scale_usecases,
567 ARRAY_SIZE(grp3d_bus_scale_usecases),
568 .name = "grp3d",
569};
570
571static struct msm_bus_vectors grp2d0_init_vectors[] = {
572 {
573 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
574 .dst = MSM_BUS_SLAVE_EBI_CH0,
575 .ab = 0,
576 .ib = 0,
577 },
578};
579
580static struct msm_bus_vectors grp2d0_max_vectors[] = {
581 {
582 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
583 .dst = MSM_BUS_SLAVE_EBI_CH0,
584 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700585 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700586 },
587};
588
589static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
590 {
591 ARRAY_SIZE(grp2d0_init_vectors),
592 grp2d0_init_vectors,
593 },
594 {
595 ARRAY_SIZE(grp2d0_max_vectors),
596 grp2d0_max_vectors,
597 },
598};
599
600static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
601 grp2d0_bus_scale_usecases,
602 ARRAY_SIZE(grp2d0_bus_scale_usecases),
603 .name = "grp2d0",
604};
605
606static struct msm_bus_vectors grp2d1_init_vectors[] = {
607 {
608 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
609 .dst = MSM_BUS_SLAVE_EBI_CH0,
610 .ab = 0,
611 .ib = 0,
612 },
613};
614
615static struct msm_bus_vectors grp2d1_max_vectors[] = {
616 {
617 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
618 .dst = MSM_BUS_SLAVE_EBI_CH0,
619 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700620 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700621 },
622};
623
624static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
625 {
626 ARRAY_SIZE(grp2d1_init_vectors),
627 grp2d1_init_vectors,
628 },
629 {
630 ARRAY_SIZE(grp2d1_max_vectors),
631 grp2d1_max_vectors,
632 },
633};
634
635static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
636 grp2d1_bus_scale_usecases,
637 ARRAY_SIZE(grp2d1_bus_scale_usecases),
638 .name = "grp2d1",
639};
640#endif
641
642#ifdef CONFIG_HW_RANDOM_MSM
643static struct resource rng_resources = {
644 .flags = IORESOURCE_MEM,
645 .start = MSM_PRNG_PHYS,
646 .end = MSM_PRNG_PHYS + SZ_512 - 1,
647};
648
649struct platform_device msm_device_rng = {
650 .name = "msm_rng",
651 .id = 0,
652 .num_resources = 1,
653 .resource = &rng_resources,
654};
655#endif
656
657static struct resource kgsl_3d0_resources[] = {
658 {
659 .name = KGSL_3D0_REG_MEMORY,
660 .start = 0x04300000, /* GFX3D address */
661 .end = 0x0431ffff,
662 .flags = IORESOURCE_MEM,
663 },
664 {
665 .name = KGSL_3D0_IRQ,
666 .start = GFX3D_IRQ,
667 .end = GFX3D_IRQ,
668 .flags = IORESOURCE_IRQ,
669 },
670};
671
672static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600673 .pwrlevel = {
674 {
675 .gpu_freq = 266667000,
676 .bus_freq = 4,
677 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700678 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600679 {
680 .gpu_freq = 228571000,
681 .bus_freq = 3,
682 .io_fraction = 33,
683 },
684 {
685 .gpu_freq = 200000000,
686 .bus_freq = 2,
687 .io_fraction = 100,
688 },
689 {
690 .gpu_freq = 177778000,
691 .bus_freq = 1,
692 .io_fraction = 100,
693 },
694 {
695 .gpu_freq = 27000000,
696 .bus_freq = 0,
697 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700698 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600699 .init_level = 0,
700 .num_levels = 5,
701 .set_grp_async = NULL,
702 .idle_timeout = HZ/5,
703 .nap_allowed = true,
704 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700705#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600706 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700707#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700708};
709
710struct platform_device msm_kgsl_3d0 = {
711 .name = "kgsl-3d0",
712 .id = 0,
713 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
714 .resource = kgsl_3d0_resources,
715 .dev = {
716 .platform_data = &kgsl_3d0_pdata,
717 },
718};
719
720static struct resource kgsl_2d0_resources[] = {
721 {
722 .name = KGSL_2D0_REG_MEMORY,
723 .start = 0x04100000, /* Z180 base address */
724 .end = 0x04100FFF,
725 .flags = IORESOURCE_MEM,
726 },
727 {
728 .name = KGSL_2D0_IRQ,
729 .start = GFX2D0_IRQ,
730 .end = GFX2D0_IRQ,
731 .flags = IORESOURCE_IRQ,
732 },
733};
734
735static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600736 .pwrlevel = {
737 {
738 .gpu_freq = 200000000,
739 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700740 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600741 {
742 .gpu_freq = 200000000,
743 .bus_freq = 0,
744 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600746 .init_level = 0,
747 .num_levels = 2,
748 .set_grp_async = NULL,
749 .idle_timeout = HZ/10,
750 .nap_allowed = true,
751 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700752#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600753 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700754#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700755};
756
757struct platform_device msm_kgsl_2d0 = {
758 .name = "kgsl-2d0",
759 .id = 0,
760 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
761 .resource = kgsl_2d0_resources,
762 .dev = {
763 .platform_data = &kgsl_2d0_pdata,
764 },
765};
766
767static struct resource kgsl_2d1_resources[] = {
768 {
769 .name = KGSL_2D1_REG_MEMORY,
770 .start = 0x04200000, /* Z180 device 1 base address */
771 .end = 0x04200FFF,
772 .flags = IORESOURCE_MEM,
773 },
774 {
775 .name = KGSL_2D1_IRQ,
776 .start = GFX2D1_IRQ,
777 .end = GFX2D1_IRQ,
778 .flags = IORESOURCE_IRQ,
779 },
780};
781
782static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600783 .pwrlevel = {
784 {
785 .gpu_freq = 200000000,
786 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700787 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600788 {
789 .gpu_freq = 200000000,
790 .bus_freq = 0,
791 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700792 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600793 .init_level = 0,
794 .num_levels = 2,
795 .set_grp_async = NULL,
796 .idle_timeout = HZ/10,
797 .nap_allowed = true,
798 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700799#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600800 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700801#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700802};
803
804struct platform_device msm_kgsl_2d1 = {
805 .name = "kgsl-2d1",
806 .id = 1,
807 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
808 .resource = kgsl_2d1_resources,
809 .dev = {
810 .platform_data = &kgsl_2d1_pdata,
811 },
812};
813
814/*
815 * this a software workaround for not having two distinct board
816 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
817 * this workaround detects the cpu version to tell if the kernel is on a
818 * 8660v1, and should disable the 2d core. it is called from the board file
819 */
820void __init msm8x60_check_2d_hardware(void)
821{
822 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
823 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
824 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600825 kgsl_2d0_pdata.clk_map = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700826 }
827}
828
829/* Use GSBI3 QUP for /dev/i2c-0 */
830struct platform_device msm_gsbi3_qup_i2c_device = {
831 .name = "qup_i2c",
832 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
833 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
834 .resource = gsbi3_qup_i2c_resources,
835};
836
837/* Use GSBI4 QUP for /dev/i2c-1 */
838struct platform_device msm_gsbi4_qup_i2c_device = {
839 .name = "qup_i2c",
840 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
841 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
842 .resource = gsbi4_qup_i2c_resources,
843};
844
845/* Use GSBI8 QUP for /dev/i2c-3 */
846struct platform_device msm_gsbi8_qup_i2c_device = {
847 .name = "qup_i2c",
848 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
849 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
850 .resource = gsbi8_qup_i2c_resources,
851};
852
853/* Use GSBI9 QUP for /dev/i2c-2 */
854struct platform_device msm_gsbi9_qup_i2c_device = {
855 .name = "qup_i2c",
856 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
857 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
858 .resource = gsbi9_qup_i2c_resources,
859};
860
861/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
862struct platform_device msm_gsbi7_qup_i2c_device = {
863 .name = "qup_i2c",
864 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
865 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
866 .resource = gsbi7_qup_i2c_resources,
867};
868
869/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
870struct platform_device msm_gsbi12_qup_i2c_device = {
871 .name = "qup_i2c",
872 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
873 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
874 .resource = gsbi12_qup_i2c_resources,
875};
876
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530877#ifdef CONFIG_MSM_SSBI
878#define MSM_SSBI_PMIC1_PHYS 0x00500000
879static struct resource resources_ssbi_pmic1_resource[] = {
880 {
881 .start = MSM_SSBI_PMIC1_PHYS,
882 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
883 .flags = IORESOURCE_MEM,
884 },
885};
886
887struct platform_device msm_device_ssbi_pmic1 = {
888 .name = "msm_ssbi",
889 .id = 0,
890 .resource = resources_ssbi_pmic1_resource,
891 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
892};
Anirudh Ghayalc49157f2011-11-09 14:49:59 +0530893
894#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
895static struct resource resources_ssbi_pmic2_resource[] = {
896 {
897 .start = MSM_SSBI2_PMIC2B_PHYS,
898 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
899 .flags = IORESOURCE_MEM,
900 },
901};
902
903struct platform_device msm_device_ssbi_pmic2 = {
904 .name = "msm_ssbi",
905 .id = 1,
906 .resource = resources_ssbi_pmic2_resource,
907 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
908};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530909#endif
910
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700911#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700912/* CODEC SSBI on /dev/i2c-8 */
913#define MSM_SSBI3_PHYS 0x18700000
914static struct resource msm_ssbi3_resources[] = {
915 {
916 .name = "ssbi_base",
917 .start = MSM_SSBI3_PHYS,
918 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
919 .flags = IORESOURCE_MEM,
920 },
921};
922
923struct platform_device msm_device_ssbi3 = {
924 .name = "i2c_ssbi",
925 .id = MSM_SSBI3_I2C_BUS_ID,
926 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
927 .resource = msm_ssbi3_resources,
928};
929#endif /* CONFIG_I2C_SSBI */
930
931static struct resource gsbi1_qup_spi_resources[] = {
932 {
933 .name = "spi_base",
934 .start = MSM_GSBI1_QUP_PHYS,
935 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
936 .flags = IORESOURCE_MEM,
937 },
938 {
939 .name = "gsbi_base",
940 .start = MSM_GSBI1_PHYS,
941 .end = MSM_GSBI1_PHYS + 4 - 1,
942 .flags = IORESOURCE_MEM,
943 },
944 {
945 .name = "spi_irq_in",
946 .start = GSBI1_QUP_IRQ,
947 .end = GSBI1_QUP_IRQ,
948 .flags = IORESOURCE_IRQ,
949 },
950 {
951 .name = "spidm_channels",
952 .start = 5,
953 .end = 6,
954 .flags = IORESOURCE_DMA,
955 },
956 {
957 .name = "spidm_crci",
958 .start = 8,
959 .end = 7,
960 .flags = IORESOURCE_DMA,
961 },
962 {
963 .name = "spi_clk",
964 .start = 36,
965 .end = 36,
966 .flags = IORESOURCE_IO,
967 },
968 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700969 .name = "spi_miso",
970 .start = 34,
971 .end = 34,
972 .flags = IORESOURCE_IO,
973 },
974 {
975 .name = "spi_mosi",
976 .start = 33,
977 .end = 33,
978 .flags = IORESOURCE_IO,
979 },
Harini Jayaraman5d93be12011-11-29 18:32:20 -0700980 {
981 .name = "spi_cs",
982 .start = 35,
983 .end = 35,
984 .flags = IORESOURCE_IO,
985 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700986};
987
988/* Use GSBI1 QUP for SPI-0 */
989struct platform_device msm_gsbi1_qup_spi_device = {
990 .name = "spi_qsd",
991 .id = 0,
992 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
993 .resource = gsbi1_qup_spi_resources,
994};
995
996
997static struct resource gsbi10_qup_spi_resources[] = {
998 {
999 .name = "spi_base",
1000 .start = MSM_GSBI10_QUP_PHYS,
1001 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1002 .flags = IORESOURCE_MEM,
1003 },
1004 {
1005 .name = "gsbi_base",
1006 .start = MSM_GSBI10_PHYS,
1007 .end = MSM_GSBI10_PHYS + 4 - 1,
1008 .flags = IORESOURCE_MEM,
1009 },
1010 {
1011 .name = "spi_irq_in",
1012 .start = GSBI10_QUP_IRQ,
1013 .end = GSBI10_QUP_IRQ,
1014 .flags = IORESOURCE_IRQ,
1015 },
1016 {
1017 .name = "spi_clk",
1018 .start = 73,
1019 .end = 73,
1020 .flags = IORESOURCE_IO,
1021 },
1022 {
1023 .name = "spi_cs",
1024 .start = 72,
1025 .end = 72,
1026 .flags = IORESOURCE_IO,
1027 },
1028 {
1029 .name = "spi_mosi",
1030 .start = 70,
1031 .end = 70,
1032 .flags = IORESOURCE_IO,
1033 },
1034};
1035
1036/* Use GSBI10 QUP for SPI-1 */
1037struct platform_device msm_gsbi10_qup_spi_device = {
1038 .name = "spi_qsd",
1039 .id = 1,
1040 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1041 .resource = gsbi10_qup_spi_resources,
1042};
1043#define MSM_SDC1_BASE 0x12400000
1044#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1045#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1046#define MSM_SDC2_BASE 0x12140000
1047#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1048#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1049#define MSM_SDC3_BASE 0x12180000
1050#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1051#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1052#define MSM_SDC4_BASE 0x121C0000
1053#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1054#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1055#define MSM_SDC5_BASE 0x12200000
1056#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1057#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1058
1059static struct resource resources_sdc1[] = {
1060 {
1061 .start = MSM_SDC1_BASE,
1062 .end = MSM_SDC1_DML_BASE - 1,
1063 .flags = IORESOURCE_MEM,
1064 },
1065 {
1066 .start = SDC1_IRQ_0,
1067 .end = SDC1_IRQ_0,
1068 .flags = IORESOURCE_IRQ,
1069 },
1070#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1071 {
1072 .name = "sdcc_dml_addr",
1073 .start = MSM_SDC1_DML_BASE,
1074 .end = MSM_SDC1_BAM_BASE - 1,
1075 .flags = IORESOURCE_MEM,
1076 },
1077 {
1078 .name = "sdcc_bam_addr",
1079 .start = MSM_SDC1_BAM_BASE,
1080 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1081 .flags = IORESOURCE_MEM,
1082 },
1083 {
1084 .name = "sdcc_bam_irq",
1085 .start = SDC1_BAM_IRQ,
1086 .end = SDC1_BAM_IRQ,
1087 .flags = IORESOURCE_IRQ,
1088 },
1089#else
1090 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001091 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001092 .start = DMOV_SDC1_CHAN,
1093 .end = DMOV_SDC1_CHAN,
1094 .flags = IORESOURCE_DMA,
1095 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001096 {
1097 .name = "sdcc_dma_crci",
1098 .start = DMOV_SDC1_CRCI,
1099 .end = DMOV_SDC1_CRCI,
1100 .flags = IORESOURCE_DMA,
1101 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001102#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1103};
1104
1105static struct resource resources_sdc2[] = {
1106 {
1107 .start = MSM_SDC2_BASE,
1108 .end = MSM_SDC2_DML_BASE - 1,
1109 .flags = IORESOURCE_MEM,
1110 },
1111 {
1112 .start = SDC2_IRQ_0,
1113 .end = SDC2_IRQ_0,
1114 .flags = IORESOURCE_IRQ,
1115 },
1116#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1117 {
1118 .name = "sdcc_dml_addr",
1119 .start = MSM_SDC2_DML_BASE,
1120 .end = MSM_SDC2_BAM_BASE - 1,
1121 .flags = IORESOURCE_MEM,
1122 },
1123 {
1124 .name = "sdcc_bam_addr",
1125 .start = MSM_SDC2_BAM_BASE,
1126 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1127 .flags = IORESOURCE_MEM,
1128 },
1129 {
1130 .name = "sdcc_bam_irq",
1131 .start = SDC2_BAM_IRQ,
1132 .end = SDC2_BAM_IRQ,
1133 .flags = IORESOURCE_IRQ,
1134 },
1135#else
1136 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001137 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001138 .start = DMOV_SDC2_CHAN,
1139 .end = DMOV_SDC2_CHAN,
1140 .flags = IORESOURCE_DMA,
1141 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001142 {
1143 .name = "sdcc_dma_crci",
1144 .start = DMOV_SDC2_CRCI,
1145 .end = DMOV_SDC2_CRCI,
1146 .flags = IORESOURCE_DMA,
1147 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001148#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1149};
1150
1151static struct resource resources_sdc3[] = {
1152 {
1153 .start = MSM_SDC3_BASE,
1154 .end = MSM_SDC3_DML_BASE - 1,
1155 .flags = IORESOURCE_MEM,
1156 },
1157 {
1158 .start = SDC3_IRQ_0,
1159 .end = SDC3_IRQ_0,
1160 .flags = IORESOURCE_IRQ,
1161 },
1162#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1163 {
1164 .name = "sdcc_dml_addr",
1165 .start = MSM_SDC3_DML_BASE,
1166 .end = MSM_SDC3_BAM_BASE - 1,
1167 .flags = IORESOURCE_MEM,
1168 },
1169 {
1170 .name = "sdcc_bam_addr",
1171 .start = MSM_SDC3_BAM_BASE,
1172 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1173 .flags = IORESOURCE_MEM,
1174 },
1175 {
1176 .name = "sdcc_bam_irq",
1177 .start = SDC3_BAM_IRQ,
1178 .end = SDC3_BAM_IRQ,
1179 .flags = IORESOURCE_IRQ,
1180 },
1181#else
1182 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001183 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001184 .start = DMOV_SDC3_CHAN,
1185 .end = DMOV_SDC3_CHAN,
1186 .flags = IORESOURCE_DMA,
1187 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001188 {
1189 .name = "sdcc_dma_crci",
1190 .start = DMOV_SDC3_CRCI,
1191 .end = DMOV_SDC3_CRCI,
1192 .flags = IORESOURCE_DMA,
1193 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001194#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1195};
1196
1197static struct resource resources_sdc4[] = {
1198 {
1199 .start = MSM_SDC4_BASE,
1200 .end = MSM_SDC4_DML_BASE - 1,
1201 .flags = IORESOURCE_MEM,
1202 },
1203 {
1204 .start = SDC4_IRQ_0,
1205 .end = SDC4_IRQ_0,
1206 .flags = IORESOURCE_IRQ,
1207 },
1208#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1209 {
1210 .name = "sdcc_dml_addr",
1211 .start = MSM_SDC4_DML_BASE,
1212 .end = MSM_SDC4_BAM_BASE - 1,
1213 .flags = IORESOURCE_MEM,
1214 },
1215 {
1216 .name = "sdcc_bam_addr",
1217 .start = MSM_SDC4_BAM_BASE,
1218 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1219 .flags = IORESOURCE_MEM,
1220 },
1221 {
1222 .name = "sdcc_bam_irq",
1223 .start = SDC4_BAM_IRQ,
1224 .end = SDC4_BAM_IRQ,
1225 .flags = IORESOURCE_IRQ,
1226 },
1227#else
1228 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001229 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001230 .start = DMOV_SDC4_CHAN,
1231 .end = DMOV_SDC4_CHAN,
1232 .flags = IORESOURCE_DMA,
1233 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001234 {
1235 .name = "sdcc_dma_crci",
1236 .start = DMOV_SDC4_CRCI,
1237 .end = DMOV_SDC4_CRCI,
1238 .flags = IORESOURCE_DMA,
1239 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001240#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1241};
1242
1243static struct resource resources_sdc5[] = {
1244 {
1245 .start = MSM_SDC5_BASE,
1246 .end = MSM_SDC5_DML_BASE - 1,
1247 .flags = IORESOURCE_MEM,
1248 },
1249 {
1250 .start = SDC5_IRQ_0,
1251 .end = SDC5_IRQ_0,
1252 .flags = IORESOURCE_IRQ,
1253 },
1254#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1255 {
1256 .name = "sdcc_dml_addr",
1257 .start = MSM_SDC5_DML_BASE,
1258 .end = MSM_SDC5_BAM_BASE - 1,
1259 .flags = IORESOURCE_MEM,
1260 },
1261 {
1262 .name = "sdcc_bam_addr",
1263 .start = MSM_SDC5_BAM_BASE,
1264 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1265 .flags = IORESOURCE_MEM,
1266 },
1267 {
1268 .name = "sdcc_bam_irq",
1269 .start = SDC5_BAM_IRQ,
1270 .end = SDC5_BAM_IRQ,
1271 .flags = IORESOURCE_IRQ,
1272 },
1273#else
1274 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001275 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001276 .start = DMOV_SDC5_CHAN,
1277 .end = DMOV_SDC5_CHAN,
1278 .flags = IORESOURCE_DMA,
1279 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001280 {
1281 .name = "sdcc_dma_crci",
1282 .start = DMOV_SDC5_CRCI,
1283 .end = DMOV_SDC5_CRCI,
1284 .flags = IORESOURCE_DMA,
1285 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001286#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1287};
1288
1289struct platform_device msm_device_sdc1 = {
1290 .name = "msm_sdcc",
1291 .id = 1,
1292 .num_resources = ARRAY_SIZE(resources_sdc1),
1293 .resource = resources_sdc1,
1294 .dev = {
1295 .coherent_dma_mask = 0xffffffff,
1296 },
1297};
1298
1299struct platform_device msm_device_sdc2 = {
1300 .name = "msm_sdcc",
1301 .id = 2,
1302 .num_resources = ARRAY_SIZE(resources_sdc2),
1303 .resource = resources_sdc2,
1304 .dev = {
1305 .coherent_dma_mask = 0xffffffff,
1306 },
1307};
1308
1309struct platform_device msm_device_sdc3 = {
1310 .name = "msm_sdcc",
1311 .id = 3,
1312 .num_resources = ARRAY_SIZE(resources_sdc3),
1313 .resource = resources_sdc3,
1314 .dev = {
1315 .coherent_dma_mask = 0xffffffff,
1316 },
1317};
1318
1319struct platform_device msm_device_sdc4 = {
1320 .name = "msm_sdcc",
1321 .id = 4,
1322 .num_resources = ARRAY_SIZE(resources_sdc4),
1323 .resource = resources_sdc4,
1324 .dev = {
1325 .coherent_dma_mask = 0xffffffff,
1326 },
1327};
1328
1329struct platform_device msm_device_sdc5 = {
1330 .name = "msm_sdcc",
1331 .id = 5,
1332 .num_resources = ARRAY_SIZE(resources_sdc5),
1333 .resource = resources_sdc5,
1334 .dev = {
1335 .coherent_dma_mask = 0xffffffff,
1336 },
1337};
1338
1339static struct platform_device *msm_sdcc_devices[] __initdata = {
1340 &msm_device_sdc1,
1341 &msm_device_sdc2,
1342 &msm_device_sdc3,
1343 &msm_device_sdc4,
1344 &msm_device_sdc5,
1345};
1346
1347int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1348{
1349 struct platform_device *pdev;
1350
1351 if (controller < 1 || controller > 5)
1352 return -EINVAL;
1353
1354 pdev = msm_sdcc_devices[controller-1];
1355 pdev->dev.platform_data = plat;
1356 return platform_device_register(pdev);
1357}
1358
1359#define MIPI_DSI_HW_BASE 0x04700000
1360#define ROTATOR_HW_BASE 0x04E00000
1361#define TVENC_HW_BASE 0x04F00000
1362#define MDP_HW_BASE 0x05100000
1363
1364static struct resource msm_mipi_dsi_resources[] = {
1365 {
1366 .name = "mipi_dsi",
1367 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001368 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001369 .flags = IORESOURCE_MEM,
1370 },
1371 {
1372 .start = DSI_IRQ,
1373 .end = DSI_IRQ,
1374 .flags = IORESOURCE_IRQ,
1375 },
1376};
1377
1378static struct platform_device msm_mipi_dsi_device = {
1379 .name = "mipi_dsi",
1380 .id = 1,
1381 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1382 .resource = msm_mipi_dsi_resources,
1383};
1384
1385static struct resource msm_mdp_resources[] = {
1386 {
1387 .name = "mdp",
1388 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001389 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001390 .flags = IORESOURCE_MEM,
1391 },
1392 {
1393 .start = INT_MDP,
1394 .end = INT_MDP,
1395 .flags = IORESOURCE_IRQ,
1396 },
1397};
1398
1399static struct platform_device msm_mdp_device = {
1400 .name = "mdp",
1401 .id = 0,
1402 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1403 .resource = msm_mdp_resources,
1404};
1405#ifdef CONFIG_MSM_ROTATOR
1406static struct resource resources_msm_rotator[] = {
1407 {
1408 .start = 0x04E00000,
1409 .end = 0x04F00000 - 1,
1410 .flags = IORESOURCE_MEM,
1411 },
1412 {
1413 .start = ROT_IRQ,
1414 .end = ROT_IRQ,
1415 .flags = IORESOURCE_IRQ,
1416 },
1417};
1418
1419static struct msm_rot_clocks rotator_clocks[] = {
1420 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001421 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001422 .clk_type = ROTATOR_CORE_CLK,
1423 .clk_rate = 160 * 1000 * 1000,
1424 },
1425 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001426 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001427 .clk_type = ROTATOR_PCLK,
1428 .clk_rate = 0,
1429 },
1430};
1431
1432static struct msm_rotator_platform_data rotator_pdata = {
1433 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1434 .hardware_version_number = 0x01010307,
1435 .rotator_clks = rotator_clocks,
1436 .regulator_name = "fs_rot",
1437};
1438
1439struct platform_device msm_rotator_device = {
1440 .name = "msm_rotator",
1441 .id = 0,
1442 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1443 .resource = resources_msm_rotator,
1444 .dev = {
1445 .platform_data = &rotator_pdata,
1446 },
1447};
1448#endif
1449
1450
1451/* Sensors DSPS platform data */
1452#ifdef CONFIG_MSM_DSPS
1453
1454#define PPSS_REG_PHYS_BASE 0x12080000
1455
1456#define MHZ (1000*1000)
1457
Wentao Xu7a1c9302011-09-19 17:57:43 -04001458#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1459
1460#define GSBI_IRQ_MUX_SEL_MASK 0xF
1461#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1462
1463static void dsps_init1(struct msm_dsps_platform_data *data)
1464{
1465 int val;
1466
1467 /* route GSBI12 interrutps to DSPS */
1468 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1469 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1470 val |= GSBI_IRQ_MUX_SEL_DSPS;
1471 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1472}
1473
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001474static struct dsps_clk_info dsps_clks[] = {
1475 {
1476 .name = "ppss_pclk",
1477 .rate = 0, /* no rate just on/off */
1478 },
1479 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001480 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001481 .rate = 0, /* no rate just on/off */
1482 },
1483 {
1484 .name = "gsbi_qup_clk",
1485 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1486 },
1487 {
1488 .name = "dfab_dsps_clk",
1489 .rate = 64 * MHZ, /* Same rate as USB. */
1490 }
1491};
1492
1493static struct dsps_regulator_info dsps_regs[] = {
1494 {
1495 .name = "8058_l5",
1496 .volt = 2850000, /* in uV */
1497 },
1498 {
1499 .name = "8058_s3",
1500 .volt = 1800000, /* in uV */
1501 }
1502};
1503
1504/*
1505 * Note: GPIOs field is intialized in run-time at the function
1506 * msm8x60_init_dsps().
1507 */
1508
1509struct msm_dsps_platform_data msm_dsps_pdata = {
1510 .clks = dsps_clks,
1511 .clks_num = ARRAY_SIZE(dsps_clks),
1512 .gpios = NULL,
1513 .gpios_num = 0,
1514 .regs = dsps_regs,
1515 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001516 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001517 .signature = DSPS_SIGNATURE,
1518};
1519
1520static struct resource msm_dsps_resources[] = {
1521 {
1522 .start = PPSS_REG_PHYS_BASE,
1523 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1524 .name = "ppss_reg",
1525 .flags = IORESOURCE_MEM,
1526 },
1527};
1528
1529struct platform_device msm_dsps_device = {
1530 .name = "msm_dsps",
1531 .id = 0,
1532 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1533 .resource = msm_dsps_resources,
1534 .dev.platform_data = &msm_dsps_pdata,
1535};
1536
1537#endif /* CONFIG_MSM_DSPS */
1538
1539#ifdef CONFIG_FB_MSM_TVOUT
1540static struct resource msm_tvenc_resources[] = {
1541 {
1542 .name = "tvenc",
1543 .start = TVENC_HW_BASE,
1544 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1545 .flags = IORESOURCE_MEM,
1546 }
1547};
1548
1549static struct resource tvout_device_resources[] = {
1550 {
1551 .name = "tvout_device_irq",
1552 .start = TV_ENC_IRQ,
1553 .end = TV_ENC_IRQ,
1554 .flags = IORESOURCE_IRQ,
1555 },
1556};
1557#endif
1558static void __init msm_register_device(struct platform_device *pdev, void *data)
1559{
1560 int ret;
1561
1562 pdev->dev.platform_data = data;
1563
1564 ret = platform_device_register(pdev);
1565 if (ret)
1566 dev_err(&pdev->dev,
1567 "%s: platform_device_register() failed = %d\n",
1568 __func__, ret);
1569}
1570
1571static struct platform_device msm_lcdc_device = {
1572 .name = "lcdc",
1573 .id = 0,
1574};
1575
1576#ifdef CONFIG_FB_MSM_TVOUT
1577static struct platform_device msm_tvenc_device = {
1578 .name = "tvenc",
1579 .id = 0,
1580 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1581 .resource = msm_tvenc_resources,
1582};
1583
1584static struct platform_device msm_tvout_device = {
1585 .name = "tvout_device",
1586 .id = 0,
1587 .num_resources = ARRAY_SIZE(tvout_device_resources),
1588 .resource = tvout_device_resources,
1589};
1590#endif
1591
1592#ifdef CONFIG_MSM_BUS_SCALING
1593static struct platform_device msm_dtv_device = {
1594 .name = "dtv",
1595 .id = 0,
1596};
1597#endif
1598
1599void __init msm_fb_register_device(char *name, void *data)
1600{
1601 if (!strncmp(name, "mdp", 3))
1602 msm_register_device(&msm_mdp_device, data);
1603 else if (!strncmp(name, "lcdc", 4))
1604 msm_register_device(&msm_lcdc_device, data);
1605 else if (!strncmp(name, "mipi_dsi", 8))
1606 msm_register_device(&msm_mipi_dsi_device, data);
1607#ifdef CONFIG_FB_MSM_TVOUT
1608 else if (!strncmp(name, "tvenc", 5))
1609 msm_register_device(&msm_tvenc_device, data);
1610 else if (!strncmp(name, "tvout_device", 12))
1611 msm_register_device(&msm_tvout_device, data);
1612#endif
1613#ifdef CONFIG_MSM_BUS_SCALING
1614 else if (!strncmp(name, "dtv", 3))
1615 msm_register_device(&msm_dtv_device, data);
1616#endif
1617 else
1618 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1619}
1620
1621static struct resource resources_otg[] = {
1622 {
1623 .start = 0x12500000,
1624 .end = 0x12500000 + SZ_1K - 1,
1625 .flags = IORESOURCE_MEM,
1626 },
1627 {
1628 .start = USB1_HS_IRQ,
1629 .end = USB1_HS_IRQ,
1630 .flags = IORESOURCE_IRQ,
1631 },
1632};
1633
1634struct platform_device msm_device_otg = {
1635 .name = "msm_otg",
1636 .id = -1,
1637 .num_resources = ARRAY_SIZE(resources_otg),
1638 .resource = resources_otg,
1639};
1640
1641static u64 dma_mask = 0xffffffffULL;
1642struct platform_device msm_device_gadget_peripheral = {
1643 .name = "msm_hsusb",
1644 .id = -1,
1645 .dev = {
1646 .dma_mask = &dma_mask,
1647 .coherent_dma_mask = 0xffffffffULL,
1648 },
1649};
1650#ifdef CONFIG_USB_EHCI_MSM_72K
1651static struct resource resources_hsusb_host[] = {
1652 {
1653 .start = 0x12500000,
1654 .end = 0x12500000 + SZ_1K - 1,
1655 .flags = IORESOURCE_MEM,
1656 },
1657 {
1658 .start = USB1_HS_IRQ,
1659 .end = USB1_HS_IRQ,
1660 .flags = IORESOURCE_IRQ,
1661 },
1662};
1663
1664struct platform_device msm_device_hsusb_host = {
1665 .name = "msm_hsusb_host",
1666 .id = 0,
1667 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1668 .resource = resources_hsusb_host,
1669 .dev = {
1670 .dma_mask = &dma_mask,
1671 .coherent_dma_mask = 0xffffffffULL,
1672 },
1673};
1674
1675static struct platform_device *msm_host_devices[] = {
1676 &msm_device_hsusb_host,
1677};
1678
1679int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1680{
1681 struct platform_device *pdev;
1682
1683 pdev = msm_host_devices[host];
1684 if (!pdev)
1685 return -ENODEV;
1686 pdev->dev.platform_data = plat;
1687 return platform_device_register(pdev);
1688}
1689#endif
1690
1691#define MSM_TSIF0_PHYS (0x18200000)
1692#define MSM_TSIF1_PHYS (0x18201000)
1693#define MSM_TSIF_SIZE (0x200)
1694#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1695
1696#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1697 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1698#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1699 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1700#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1701 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1702#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1703 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1704#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1705 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1706#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1707 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1708#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1709 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1710#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1711 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1712
1713static const struct msm_gpio tsif0_gpios[] = {
1714 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1715 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1716 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1717 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1718};
1719
1720static const struct msm_gpio tsif1_gpios[] = {
1721 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1722 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1723 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1724 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1725};
1726
1727static void tsif_release(struct device *dev)
1728{
1729}
1730
1731static void tsif_init1(struct msm_tsif_platform_data *data)
1732{
1733 int val;
1734
1735 /* configure mux to use correct tsif instance */
1736 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1737 val |= 0x80000000;
1738 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1739}
1740
1741struct msm_tsif_platform_data tsif1_platform_data = {
1742 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1743 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001744 .tsif_pclk = "iface_clk",
1745 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001746 .init = tsif_init1
1747};
1748
1749struct resource tsif1_resources[] = {
1750 [0] = {
1751 .flags = IORESOURCE_IRQ,
1752 .start = TSIF2_IRQ,
1753 .end = TSIF2_IRQ,
1754 },
1755 [1] = {
1756 .flags = IORESOURCE_MEM,
1757 .start = MSM_TSIF1_PHYS,
1758 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1759 },
1760 [2] = {
1761 .flags = IORESOURCE_DMA,
1762 .start = DMOV_TSIF_CHAN,
1763 .end = DMOV_TSIF_CRCI,
1764 },
1765};
1766
1767static void tsif_init0(struct msm_tsif_platform_data *data)
1768{
1769 int val;
1770
1771 /* configure mux to use correct tsif instance */
1772 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1773 val &= 0x7FFFFFFF;
1774 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1775}
1776
1777struct msm_tsif_platform_data tsif0_platform_data = {
1778 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1779 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001780 .tsif_pclk = "iface_clk",
1781 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001782 .init = tsif_init0
1783};
1784struct resource tsif0_resources[] = {
1785 [0] = {
1786 .flags = IORESOURCE_IRQ,
1787 .start = TSIF1_IRQ,
1788 .end = TSIF1_IRQ,
1789 },
1790 [1] = {
1791 .flags = IORESOURCE_MEM,
1792 .start = MSM_TSIF0_PHYS,
1793 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1794 },
1795 [2] = {
1796 .flags = IORESOURCE_DMA,
1797 .start = DMOV_TSIF_CHAN,
1798 .end = DMOV_TSIF_CRCI,
1799 },
1800};
1801
1802struct platform_device msm_device_tsif[2] = {
1803 {
1804 .name = "msm_tsif",
1805 .id = 0,
1806 .num_resources = ARRAY_SIZE(tsif0_resources),
1807 .resource = tsif0_resources,
1808 .dev = {
1809 .release = tsif_release,
1810 .platform_data = &tsif0_platform_data
1811 },
1812 },
1813 {
1814 .name = "msm_tsif",
1815 .id = 1,
1816 .num_resources = ARRAY_SIZE(tsif1_resources),
1817 .resource = tsif1_resources,
1818 .dev = {
1819 .release = tsif_release,
1820 .platform_data = &tsif1_platform_data
1821 },
1822 }
1823};
1824
1825struct platform_device msm_device_smd = {
1826 .name = "msm_smd",
1827 .id = -1,
1828};
1829
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001830static struct msm_watchdog_pdata msm_watchdog_pdata = {
1831 .pet_time = 10000,
1832 .bark_time = 11000,
1833 .has_secure = true,
1834};
1835
1836struct platform_device msm8660_device_watchdog = {
1837 .name = "msm_watchdog",
1838 .id = -1,
1839 .dev = {
1840 .platform_data = &msm_watchdog_pdata,
1841 },
1842};
1843
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001844static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001845 {
1846 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001847 .flags = IORESOURCE_IRQ,
1848 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001849 {
1850 .start = 0x18320000,
1851 .end = 0x18320000 + SZ_1M - 1,
1852 .flags = IORESOURCE_MEM,
1853 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001854};
1855
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001856static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001857 {
1858 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001859 .flags = IORESOURCE_IRQ,
1860 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001861 {
1862 .start = 0x18420000,
1863 .end = 0x18420000 + SZ_1M - 1,
1864 .flags = IORESOURCE_MEM,
1865 },
1866};
1867
1868static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1869 .sd = 1,
1870 .sd_size = 0x800,
1871};
1872
1873static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1874 .sd = 1,
1875 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001876};
1877
1878struct platform_device msm_device_dmov_adm0 = {
1879 .name = "msm_dmov",
1880 .id = 0,
1881 .resource = msm_dmov_resource_adm0,
1882 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001883 .dev = {
1884 .platform_data = &msm_dmov_pdata_adm0,
1885 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001886};
1887
1888struct platform_device msm_device_dmov_adm1 = {
1889 .name = "msm_dmov",
1890 .id = 1,
1891 .resource = msm_dmov_resource_adm1,
1892 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001893 .dev = {
1894 .platform_data = &msm_dmov_pdata_adm1,
1895 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001896};
1897
1898/* MSM Video core device */
1899#ifdef CONFIG_MSM_BUS_SCALING
1900static struct msm_bus_vectors vidc_init_vectors[] = {
1901 {
1902 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1903 .dst = MSM_BUS_SLAVE_SMI,
1904 .ab = 0,
1905 .ib = 0,
1906 },
1907 {
1908 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1909 .dst = MSM_BUS_SLAVE_SMI,
1910 .ab = 0,
1911 .ib = 0,
1912 },
1913 {
1914 .src = MSM_BUS_MASTER_AMPSS_M0,
1915 .dst = MSM_BUS_SLAVE_EBI_CH0,
1916 .ab = 0,
1917 .ib = 0,
1918 },
1919 {
1920 .src = MSM_BUS_MASTER_AMPSS_M0,
1921 .dst = MSM_BUS_SLAVE_SMI,
1922 .ab = 0,
1923 .ib = 0,
1924 },
1925};
1926static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1927 {
1928 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1929 .dst = MSM_BUS_SLAVE_SMI,
1930 .ab = 54525952,
1931 .ib = 436207616,
1932 },
1933 {
1934 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1935 .dst = MSM_BUS_SLAVE_SMI,
1936 .ab = 72351744,
1937 .ib = 289406976,
1938 },
1939 {
1940 .src = MSM_BUS_MASTER_AMPSS_M0,
1941 .dst = MSM_BUS_SLAVE_EBI_CH0,
1942 .ab = 500000,
1943 .ib = 1000000,
1944 },
1945 {
1946 .src = MSM_BUS_MASTER_AMPSS_M0,
1947 .dst = MSM_BUS_SLAVE_SMI,
1948 .ab = 500000,
1949 .ib = 1000000,
1950 },
1951};
1952static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1953 {
1954 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1955 .dst = MSM_BUS_SLAVE_SMI,
1956 .ab = 40894464,
1957 .ib = 327155712,
1958 },
1959 {
1960 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1961 .dst = MSM_BUS_SLAVE_SMI,
1962 .ab = 48234496,
1963 .ib = 192937984,
1964 },
1965 {
1966 .src = MSM_BUS_MASTER_AMPSS_M0,
1967 .dst = MSM_BUS_SLAVE_EBI_CH0,
1968 .ab = 500000,
1969 .ib = 2000000,
1970 },
1971 {
1972 .src = MSM_BUS_MASTER_AMPSS_M0,
1973 .dst = MSM_BUS_SLAVE_SMI,
1974 .ab = 500000,
1975 .ib = 2000000,
1976 },
1977};
1978static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1979 {
1980 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1981 .dst = MSM_BUS_SLAVE_SMI,
1982 .ab = 163577856,
1983 .ib = 1308622848,
1984 },
1985 {
1986 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1987 .dst = MSM_BUS_SLAVE_SMI,
1988 .ab = 219152384,
1989 .ib = 876609536,
1990 },
1991 {
1992 .src = MSM_BUS_MASTER_AMPSS_M0,
1993 .dst = MSM_BUS_SLAVE_EBI_CH0,
1994 .ab = 1750000,
1995 .ib = 3500000,
1996 },
1997 {
1998 .src = MSM_BUS_MASTER_AMPSS_M0,
1999 .dst = MSM_BUS_SLAVE_SMI,
2000 .ab = 1750000,
2001 .ib = 3500000,
2002 },
2003};
2004static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
2005 {
2006 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2007 .dst = MSM_BUS_SLAVE_SMI,
2008 .ab = 121634816,
2009 .ib = 973078528,
2010 },
2011 {
2012 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2013 .dst = MSM_BUS_SLAVE_SMI,
2014 .ab = 155189248,
2015 .ib = 620756992,
2016 },
2017 {
2018 .src = MSM_BUS_MASTER_AMPSS_M0,
2019 .dst = MSM_BUS_SLAVE_EBI_CH0,
2020 .ab = 1750000,
2021 .ib = 7000000,
2022 },
2023 {
2024 .src = MSM_BUS_MASTER_AMPSS_M0,
2025 .dst = MSM_BUS_SLAVE_SMI,
2026 .ab = 1750000,
2027 .ib = 7000000,
2028 },
2029};
2030static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2031 {
2032 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2033 .dst = MSM_BUS_SLAVE_SMI,
2034 .ab = 372244480,
2035 .ib = 1861222400,
2036 },
2037 {
2038 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2039 .dst = MSM_BUS_SLAVE_SMI,
2040 .ab = 501219328,
2041 .ib = 2004877312,
2042 },
2043 {
2044 .src = MSM_BUS_MASTER_AMPSS_M0,
2045 .dst = MSM_BUS_SLAVE_EBI_CH0,
2046 .ab = 2500000,
2047 .ib = 5000000,
2048 },
2049 {
2050 .src = MSM_BUS_MASTER_AMPSS_M0,
2051 .dst = MSM_BUS_SLAVE_SMI,
2052 .ab = 2500000,
2053 .ib = 5000000,
2054 },
2055};
2056static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2057 {
2058 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2059 .dst = MSM_BUS_SLAVE_SMI,
2060 .ab = 222298112,
2061 .ib = 1778384896,
2062 },
2063 {
2064 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2065 .dst = MSM_BUS_SLAVE_SMI,
2066 .ab = 330301440,
2067 .ib = 1321205760,
2068 },
2069 {
2070 .src = MSM_BUS_MASTER_AMPSS_M0,
2071 .dst = MSM_BUS_SLAVE_EBI_CH0,
2072 .ab = 2500000,
2073 .ib = 700000000,
2074 },
2075 {
2076 .src = MSM_BUS_MASTER_AMPSS_M0,
2077 .dst = MSM_BUS_SLAVE_SMI,
2078 .ab = 2500000,
2079 .ib = 10000000,
2080 },
2081};
2082
2083static struct msm_bus_paths vidc_bus_client_config[] = {
2084 {
2085 ARRAY_SIZE(vidc_init_vectors),
2086 vidc_init_vectors,
2087 },
2088 {
2089 ARRAY_SIZE(vidc_venc_vga_vectors),
2090 vidc_venc_vga_vectors,
2091 },
2092 {
2093 ARRAY_SIZE(vidc_vdec_vga_vectors),
2094 vidc_vdec_vga_vectors,
2095 },
2096 {
2097 ARRAY_SIZE(vidc_venc_720p_vectors),
2098 vidc_venc_720p_vectors,
2099 },
2100 {
2101 ARRAY_SIZE(vidc_vdec_720p_vectors),
2102 vidc_vdec_720p_vectors,
2103 },
2104 {
2105 ARRAY_SIZE(vidc_venc_1080p_vectors),
2106 vidc_venc_1080p_vectors,
2107 },
2108 {
2109 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2110 vidc_vdec_1080p_vectors,
2111 },
2112};
2113
2114static struct msm_bus_scale_pdata vidc_bus_client_data = {
2115 vidc_bus_client_config,
2116 ARRAY_SIZE(vidc_bus_client_config),
2117 .name = "vidc",
2118};
2119
2120#endif
2121
2122#define MSM_VIDC_BASE_PHYS 0x04400000
2123#define MSM_VIDC_BASE_SIZE 0x00100000
2124
2125static struct resource msm_device_vidc_resources[] = {
2126 {
2127 .start = MSM_VIDC_BASE_PHYS,
2128 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2129 .flags = IORESOURCE_MEM,
2130 },
2131 {
2132 .start = VCODEC_IRQ,
2133 .end = VCODEC_IRQ,
2134 .flags = IORESOURCE_IRQ,
2135 },
2136};
2137
2138struct msm_vidc_platform_data vidc_platform_data = {
2139#ifdef CONFIG_MSM_BUS_SCALING
2140 .vidc_bus_client_pdata = &vidc_bus_client_data,
2141#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002142#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur12301a72011-11-09 18:30:29 -08002143 .memtype = ION_HEAP_SMI_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002144 .enable_ion = 1,
2145#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002146 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002147 .enable_ion = 0,
2148#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08002149 .disable_dmx = 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002150};
2151
2152struct platform_device msm_device_vidc = {
2153 .name = "msm_vidc",
2154 .id = 0,
2155 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2156 .resource = msm_device_vidc_resources,
2157 .dev = {
2158 .platform_data = &vidc_platform_data,
2159 },
2160};
2161
2162#if defined(CONFIG_MSM_RPM_STATS_LOG)
2163static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2164 .phys_addr_base = 0x00107E04,
2165 .phys_size = SZ_8K,
2166};
2167
2168struct platform_device msm_rpm_stat_device = {
2169 .name = "msm_rpm_stat",
2170 .id = -1,
2171 .dev = {
2172 .platform_data = &msm_rpm_stat_pdata,
2173 },
2174};
2175#endif
2176
2177#ifdef CONFIG_MSM_MPM
2178static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
2179 [1] = MSM_GPIO_TO_INT(61),
2180 [4] = MSM_GPIO_TO_INT(87),
2181 [5] = MSM_GPIO_TO_INT(88),
2182 [6] = MSM_GPIO_TO_INT(89),
2183 [7] = MSM_GPIO_TO_INT(90),
2184 [8] = MSM_GPIO_TO_INT(91),
2185 [9] = MSM_GPIO_TO_INT(34),
2186 [10] = MSM_GPIO_TO_INT(38),
2187 [11] = MSM_GPIO_TO_INT(42),
2188 [12] = MSM_GPIO_TO_INT(46),
2189 [13] = MSM_GPIO_TO_INT(50),
2190 [14] = MSM_GPIO_TO_INT(54),
2191 [15] = MSM_GPIO_TO_INT(58),
2192 [16] = MSM_GPIO_TO_INT(63),
2193 [17] = MSM_GPIO_TO_INT(160),
2194 [18] = MSM_GPIO_TO_INT(162),
2195 [19] = MSM_GPIO_TO_INT(144),
2196 [20] = MSM_GPIO_TO_INT(146),
2197 [25] = USB1_HS_IRQ,
2198 [26] = TV_ENC_IRQ,
2199 [27] = HDMI_IRQ,
2200 [29] = MSM_GPIO_TO_INT(123),
2201 [30] = MSM_GPIO_TO_INT(172),
2202 [31] = MSM_GPIO_TO_INT(99),
2203 [32] = MSM_GPIO_TO_INT(96),
2204 [33] = MSM_GPIO_TO_INT(67),
2205 [34] = MSM_GPIO_TO_INT(71),
2206 [35] = MSM_GPIO_TO_INT(105),
2207 [36] = MSM_GPIO_TO_INT(117),
2208 [37] = MSM_GPIO_TO_INT(29),
2209 [38] = MSM_GPIO_TO_INT(30),
2210 [39] = MSM_GPIO_TO_INT(31),
2211 [40] = MSM_GPIO_TO_INT(37),
2212 [41] = MSM_GPIO_TO_INT(40),
2213 [42] = MSM_GPIO_TO_INT(41),
2214 [43] = MSM_GPIO_TO_INT(45),
2215 [44] = MSM_GPIO_TO_INT(51),
2216 [45] = MSM_GPIO_TO_INT(52),
2217 [46] = MSM_GPIO_TO_INT(57),
2218 [47] = MSM_GPIO_TO_INT(73),
2219 [48] = MSM_GPIO_TO_INT(93),
2220 [49] = MSM_GPIO_TO_INT(94),
2221 [50] = MSM_GPIO_TO_INT(103),
2222 [51] = MSM_GPIO_TO_INT(104),
2223 [52] = MSM_GPIO_TO_INT(106),
2224 [53] = MSM_GPIO_TO_INT(115),
2225 [54] = MSM_GPIO_TO_INT(124),
2226 [55] = MSM_GPIO_TO_INT(125),
2227 [56] = MSM_GPIO_TO_INT(126),
2228 [57] = MSM_GPIO_TO_INT(127),
2229 [58] = MSM_GPIO_TO_INT(128),
2230 [59] = MSM_GPIO_TO_INT(129),
2231};
2232
2233static uint16_t msm_mpm_bypassed_apps_irqs[] = {
2234 TLMM_MSM_SUMMARY_IRQ,
2235 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2236 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2237 RPM_SCSS_CPU0_GP_LOW_IRQ,
2238 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2239 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2240 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2241 RPM_SCSS_CPU1_GP_LOW_IRQ,
2242 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2243 MARM_SCSS_GP_IRQ_0,
2244 MARM_SCSS_GP_IRQ_1,
2245 MARM_SCSS_GP_IRQ_2,
2246 MARM_SCSS_GP_IRQ_3,
2247 MARM_SCSS_GP_IRQ_4,
2248 MARM_SCSS_GP_IRQ_5,
2249 MARM_SCSS_GP_IRQ_6,
2250 MARM_SCSS_GP_IRQ_7,
2251 MARM_SCSS_GP_IRQ_8,
2252 MARM_SCSS_GP_IRQ_9,
2253 LPASS_SCSS_GP_LOW_IRQ,
2254 LPASS_SCSS_GP_MEDIUM_IRQ,
2255 LPASS_SCSS_GP_HIGH_IRQ,
2256 SDC4_IRQ_0,
2257 SPS_MTI_31,
2258};
2259
2260struct msm_mpm_device_data msm_mpm_dev_data = {
2261 .irqs_m2a = msm_mpm_irqs_m2a,
2262 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2263 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2264 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2265 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2266 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2267 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2268 .mpm_apps_ipc_val = BIT(1),
2269 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2270
2271};
2272#endif
2273
2274
2275#ifdef CONFIG_MSM_BUS_SCALING
2276struct platform_device msm_bus_sys_fabric = {
2277 .name = "msm_bus_fabric",
2278 .id = MSM_BUS_FAB_SYSTEM,
2279};
2280struct platform_device msm_bus_apps_fabric = {
2281 .name = "msm_bus_fabric",
2282 .id = MSM_BUS_FAB_APPSS,
2283};
2284struct platform_device msm_bus_mm_fabric = {
2285 .name = "msm_bus_fabric",
2286 .id = MSM_BUS_FAB_MMSS,
2287};
2288struct platform_device msm_bus_sys_fpb = {
2289 .name = "msm_bus_fabric",
2290 .id = MSM_BUS_FAB_SYSTEM_FPB,
2291};
2292struct platform_device msm_bus_cpss_fpb = {
2293 .name = "msm_bus_fabric",
2294 .id = MSM_BUS_FAB_CPSS_FPB,
2295};
2296#endif
2297
Lei Zhou01366a42011-08-19 13:12:00 -04002298#ifdef CONFIG_SND_SOC_MSM8660_APQ
2299struct platform_device msm_pcm = {
2300 .name = "msm-pcm-dsp",
2301 .id = -1,
2302};
2303
2304struct platform_device msm_pcm_routing = {
2305 .name = "msm-pcm-routing",
2306 .id = -1,
2307};
2308
2309struct platform_device msm_cpudai0 = {
2310 .name = "msm-dai-q6",
2311 .id = PRIMARY_I2S_RX,
2312};
2313
2314struct platform_device msm_cpudai1 = {
2315 .name = "msm-dai-q6",
2316 .id = PRIMARY_I2S_TX,
2317};
2318
2319struct platform_device msm_cpudai_hdmi_rx = {
2320 .name = "msm-dai-q6",
2321 .id = HDMI_RX,
2322};
2323
2324struct platform_device msm_cpudai_bt_rx = {
2325 .name = "msm-dai-q6",
2326 .id = INT_BT_SCO_RX,
2327};
2328
2329struct platform_device msm_cpudai_bt_tx = {
2330 .name = "msm-dai-q6",
2331 .id = INT_BT_SCO_TX,
2332};
2333
2334struct platform_device msm_cpudai_fm_rx = {
2335 .name = "msm-dai-q6",
2336 .id = INT_FM_RX,
2337};
2338
2339struct platform_device msm_cpudai_fm_tx = {
2340 .name = "msm-dai-q6",
2341 .id = INT_FM_TX,
2342};
2343
2344struct platform_device msm_cpu_fe = {
2345 .name = "msm-dai-fe",
2346 .id = -1,
2347};
2348
2349struct platform_device msm_stub_codec = {
2350 .name = "msm-stub-codec",
2351 .id = 1,
2352};
2353
2354struct platform_device msm_voice = {
2355 .name = "msm-pcm-voice",
2356 .id = -1,
2357};
2358
2359struct platform_device msm_voip = {
2360 .name = "msm-voip-dsp",
2361 .id = -1,
2362};
2363
2364struct platform_device msm_lpa_pcm = {
2365 .name = "msm-pcm-lpa",
2366 .id = -1,
2367};
2368
2369struct platform_device msm_pcm_hostless = {
2370 .name = "msm-pcm-hostless",
2371 .id = -1,
2372};
2373#endif
2374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002375struct platform_device asoc_msm_pcm = {
2376 .name = "msm-dsp-audio",
2377 .id = 0,
2378};
2379
2380struct platform_device asoc_msm_dai0 = {
2381 .name = "msm-codec-dai",
2382 .id = 0,
2383};
2384
2385struct platform_device asoc_msm_dai1 = {
2386 .name = "msm-cpu-dai",
2387 .id = 0,
2388};
2389
2390#if defined (CONFIG_MSM_8x60_VOIP)
2391struct platform_device asoc_msm_mvs = {
2392 .name = "msm-mvs-audio",
2393 .id = 0,
2394};
2395
2396struct platform_device asoc_mvs_dai0 = {
2397 .name = "mvs-codec-dai",
2398 .id = 0,
2399};
2400
2401struct platform_device asoc_mvs_dai1 = {
2402 .name = "mvs-cpu-dai",
2403 .id = 0,
2404};
2405#endif
2406
2407struct platform_device *msm_footswitch_devices[] = {
2408 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2409 FS_8X60(FS_MDP, "fs_mdp"),
2410 FS_8X60(FS_ROT, "fs_rot"),
2411 FS_8X60(FS_VED, "fs_ved"),
2412 FS_8X60(FS_VFE, "fs_vfe"),
2413 FS_8X60(FS_VPE, "fs_vpe"),
2414 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2415 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2416 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2417};
2418unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2419
2420#ifdef CONFIG_MSM_RPM
2421struct msm_rpm_map_data rpm_map_data[] __initdata = {
2422 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2423 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2424 MSM_RPM_MAP(TRIGGER_SET_FROM, TRIGGER_SET, 1),
2425 MSM_RPM_MAP(TRIGGER_SET_TO, TRIGGER_SET, 1),
2426 MSM_RPM_MAP(TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2427 MSM_RPM_MAP(TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2428 MSM_RPM_MAP(TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2429 MSM_RPM_MAP(TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
2430
2431 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2432 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2433 MSM_RPM_MAP(PLL_4, PLL_4, 1),
2434 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2435 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2436 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2437 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2438 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2439 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2440 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2441 MSM_RPM_MAP(SMI_CLK, SMI_CLK, 1),
2442 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2443
2444 MSM_RPM_MAP(APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
2445
2446 MSM_RPM_MAP(APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2447 MSM_RPM_MAP(APPS_FABRIC_CLOCK_MODE_0, APPS_FABRIC_CLOCK_MODE, 3),
2448 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
2449
2450 MSM_RPM_MAP(SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2451 MSM_RPM_MAP(SYSTEM_FABRIC_CLOCK_MODE_0, SYSTEM_FABRIC_CLOCK_MODE, 3),
2452 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
2453
2454 MSM_RPM_MAP(MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2455 MSM_RPM_MAP(MM_FABRIC_CLOCK_MODE_0, MM_FABRIC_CLOCK_MODE, 3),
2456 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2457
2458 MSM_RPM_MAP(SMPS0B_0, SMPS0B, 2),
2459 MSM_RPM_MAP(SMPS1B_0, SMPS1B, 2),
2460 MSM_RPM_MAP(SMPS2B_0, SMPS2B, 2),
2461 MSM_RPM_MAP(SMPS3B_0, SMPS3B, 2),
2462 MSM_RPM_MAP(SMPS4B_0, SMPS4B, 2),
2463 MSM_RPM_MAP(LDO0B_0, LDO0B, 2),
2464 MSM_RPM_MAP(LDO1B_0, LDO1B, 2),
2465 MSM_RPM_MAP(LDO2B_0, LDO2B, 2),
2466 MSM_RPM_MAP(LDO3B_0, LDO3B, 2),
2467 MSM_RPM_MAP(LDO4B_0, LDO4B, 2),
2468 MSM_RPM_MAP(LDO5B_0, LDO5B, 2),
2469 MSM_RPM_MAP(LDO6B_0, LDO6B, 2),
2470 MSM_RPM_MAP(LVS0B, LVS0B, 1),
2471 MSM_RPM_MAP(LVS1B, LVS1B, 1),
2472 MSM_RPM_MAP(LVS2B, LVS2B, 1),
2473 MSM_RPM_MAP(LVS3B, LVS3B, 1),
2474 MSM_RPM_MAP(MVS, MVS, 1),
2475
2476 MSM_RPM_MAP(SMPS0_0, SMPS0, 2),
2477 MSM_RPM_MAP(SMPS1_0, SMPS1, 2),
2478 MSM_RPM_MAP(SMPS2_0, SMPS2, 2),
2479 MSM_RPM_MAP(SMPS3_0, SMPS3, 2),
2480 MSM_RPM_MAP(SMPS4_0, SMPS4, 2),
2481 MSM_RPM_MAP(LDO0_0, LDO0, 2),
2482 MSM_RPM_MAP(LDO1_0, LDO1, 2),
2483 MSM_RPM_MAP(LDO2_0, LDO2, 2),
2484 MSM_RPM_MAP(LDO3_0, LDO3, 2),
2485 MSM_RPM_MAP(LDO4_0, LDO4, 2),
2486 MSM_RPM_MAP(LDO5_0, LDO5, 2),
2487 MSM_RPM_MAP(LDO6_0, LDO6, 2),
2488 MSM_RPM_MAP(LDO7_0, LDO7, 2),
2489 MSM_RPM_MAP(LDO8_0, LDO8, 2),
2490 MSM_RPM_MAP(LDO9_0, LDO9, 2),
2491 MSM_RPM_MAP(LDO10_0, LDO10, 2),
2492 MSM_RPM_MAP(LDO11_0, LDO11, 2),
2493 MSM_RPM_MAP(LDO12_0, LDO12, 2),
2494 MSM_RPM_MAP(LDO13_0, LDO13, 2),
2495 MSM_RPM_MAP(LDO14_0, LDO14, 2),
2496 MSM_RPM_MAP(LDO15_0, LDO15, 2),
2497 MSM_RPM_MAP(LDO16_0, LDO16, 2),
2498 MSM_RPM_MAP(LDO17_0, LDO17, 2),
2499 MSM_RPM_MAP(LDO18_0, LDO18, 2),
2500 MSM_RPM_MAP(LDO19_0, LDO19, 2),
2501 MSM_RPM_MAP(LDO20_0, LDO20, 2),
2502 MSM_RPM_MAP(LDO21_0, LDO21, 2),
2503 MSM_RPM_MAP(LDO22_0, LDO22, 2),
2504 MSM_RPM_MAP(LDO23_0, LDO23, 2),
2505 MSM_RPM_MAP(LDO24_0, LDO24, 2),
2506 MSM_RPM_MAP(LDO25_0, LDO25, 2),
2507 MSM_RPM_MAP(LVS0, LVS0, 1),
2508 MSM_RPM_MAP(LVS1, LVS1, 1),
2509 MSM_RPM_MAP(NCP_0, NCP, 2),
2510
2511 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2512};
2513unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2514
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002515struct platform_device msm_rpm_device = {
2516 .name = "msm_rpm",
2517 .id = -1,
2518};
2519
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002520#endif