blob: 780905472a9be49c18722c7d00818ea308049d6a [file] [log] [blame]
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001/* linux/arch/arm/mach-msm/timer.c
2 *
3 * Copyright (C) 2007 Google, Inc.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004 * Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#include <linux/init.h>
18#include <linux/time.h>
19#include <linux/interrupt.h>
20#include <linux/irq.h>
21#include <linux/clk.h>
22#include <linux/clockchips.h>
23#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <linux/percpu.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080026
27#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070028#include <asm/hardware/gic.h>
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -070029#include <asm/sched_clock.h>
Taniya Das36057be2011-10-28 13:02:17 +053030#include <asm/smp_plat.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include <mach/irqs.h>
33#include <mach/socinfo.h>
34
35#if defined(CONFIG_MSM_SMD)
36#include "smd_private.h"
37#endif
38#include "timer.h"
39
40enum {
41 MSM_TIMER_DEBUG_SYNC = 1U << 0,
42};
43static int msm_timer_debug_mask;
44module_param_named(debug_mask, msm_timer_debug_mask, int, S_IRUGO | S_IWUSR | S_IWGRP);
45
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#ifdef CONFIG_MSM7X00A_USE_GP_TIMER
47 #define DG_TIMER_RATING 100
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#else
49 #define DG_TIMER_RATING 300
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#endif
51
Jeff Ohlstein7e538f02011-11-01 17:36:22 -070052#ifndef MSM_TMR0_BASE
53#define MSM_TMR0_BASE MSM_TMR_BASE
54#endif
55
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#define MSM_DGT_SHIFT (5)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080057
58#define TIMER_MATCH_VAL 0x0000
59#define TIMER_COUNT_VAL 0x0004
60#define TIMER_ENABLE 0x0008
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080061#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070062#define DGT_CLK_CTL 0x0034
63enum {
64 DGT_CLK_CTL_DIV_1 = 0,
65 DGT_CLK_CTL_DIV_2 = 1,
66 DGT_CLK_CTL_DIV_3 = 2,
67 DGT_CLK_CTL_DIV_4 = 3,
68};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069#define TIMER_ENABLE_EN 1
70#define TIMER_ENABLE_CLR_ON_MATCH_EN 2
71
72#define LOCAL_TIMER 0
73#define GLOBAL_TIMER 1
74
75/*
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -070076 * global_timer_offset is added to the regbase of a timer to force the memory
77 * access to come from the CPU0 region.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078 */
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -070079static int global_timer_offset;
Jeff Ohlstein7a018322011-09-28 12:44:06 -070080static int msm_global_timer;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081
82#define NR_TIMERS ARRAY_SIZE(msm_clocks)
83
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -070084unsigned int gpt_hz = 32768;
85unsigned int sclk_hz = 32768;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080086
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070088static irqreturn_t msm_timer_interrupt(int irq, void *dev_id);
89static cycle_t msm_gpt_read(struct clocksource *cs);
90static cycle_t msm_dgt_read(struct clocksource *cs);
91static void msm_timer_set_mode(enum clock_event_mode mode,
92 struct clock_event_device *evt);
93static int msm_timer_set_next_event(unsigned long cycles,
94 struct clock_event_device *evt);
95
96enum {
97 MSM_CLOCK_FLAGS_UNSTABLE_COUNT = 1U << 0,
98 MSM_CLOCK_FLAGS_ODD_MATCH_WRITE = 1U << 1,
99 MSM_CLOCK_FLAGS_DELAYED_WRITE_POST = 1U << 2,
100};
101
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800102struct msm_clock {
103 struct clock_event_device clockevent;
104 struct clocksource clocksource;
105 struct irqaction irq;
Brian Swetlandbcc0f6a2008-09-10 14:00:53 -0700106 void __iomem *regbase;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800107 uint32_t freq;
108 uint32_t shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109 uint32_t flags;
110 uint32_t write_delay;
111 uint32_t rollover_offset;
112 uint32_t index;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800113};
114
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800115enum {
116 MSM_CLOCK_GPT,
117 MSM_CLOCK_DGT,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800118};
119
120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121struct msm_clock_percpu_data {
122 uint32_t last_set;
123 uint32_t sleep_offset;
124 uint32_t alarm_vtime;
125 uint32_t alarm;
126 uint32_t non_sleep_offset;
127 uint32_t in_sync;
128 cycle_t stopped_tick;
129 int stopped;
130 uint32_t last_sync_gpt;
131 u64 last_sync_jiffies;
132};
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800133
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134struct msm_timer_sync_data_t {
135 struct msm_clock *clock;
136 uint32_t timeout;
137 int exit_sleep;
138};
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800139
140static struct msm_clock msm_clocks[] = {
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800141 [MSM_CLOCK_GPT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800142 .clockevent = {
143 .name = "gp_timer",
144 .features = CLOCK_EVT_FEAT_ONESHOT,
145 .shift = 32,
146 .rating = 200,
147 .set_next_event = msm_timer_set_next_event,
148 .set_mode = msm_timer_set_mode,
149 },
150 .clocksource = {
151 .name = "gp_timer",
152 .rating = 200,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153 .read = msm_gpt_read,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800154 .mask = CLOCKSOURCE_MASK(32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700155 .shift = 17,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800156 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
157 },
158 .irq = {
159 .name = "gp_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700160 .flags = IRQF_DISABLED | IRQF_TIMER |
161 IRQF_TRIGGER_RISING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800162 .handler = msm_timer_interrupt,
163 .dev_id = &msm_clocks[0].clockevent,
164 .irq = INT_GP_TIMER_EXP
165 },
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700166 .regbase = MSM_TMR_BASE + 0x4,
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700167 .freq = 32768,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168 .index = MSM_CLOCK_GPT,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700169 .write_delay = 9,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800170 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800171 [MSM_CLOCK_DGT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800172 .clockevent = {
173 .name = "dg_timer",
174 .features = CLOCK_EVT_FEAT_ONESHOT,
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700175 .shift = 32,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700176 .rating = DG_TIMER_RATING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800177 .set_next_event = msm_timer_set_next_event,
178 .set_mode = msm_timer_set_mode,
179 },
180 .clocksource = {
181 .name = "dg_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182 .rating = DG_TIMER_RATING,
183 .read = msm_dgt_read,
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700184 .mask = CLOCKSOURCE_MASK(32),
185 .shift = 24,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800186 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
187 },
188 .irq = {
189 .name = "dg_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700190 .flags = IRQF_DISABLED | IRQF_TIMER |
191 IRQF_TRIGGER_RISING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800192 .handler = msm_timer_interrupt,
193 .dev_id = &msm_clocks[1].clockevent,
194 .irq = INT_DEBUG_TIMER_EXP
195 },
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700196 .regbase = MSM_TMR_BASE + 0x24,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700197 .index = MSM_CLOCK_DGT,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198 .write_delay = 9,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800199 }
200};
201
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700202static DEFINE_PER_CPU(struct clock_event_device*, local_clock_event);
203
204static DEFINE_PER_CPU(struct msm_clock_percpu_data[NR_TIMERS],
205 msm_clocks_percpu);
206
207static DEFINE_PER_CPU(struct msm_clock *, msm_active_clock);
208
209static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
210{
211 struct clock_event_device *evt = dev_id;
212 if (smp_processor_id() != 0)
213 evt = __get_cpu_var(local_clock_event);
214 if (evt->event_handler == NULL)
215 return IRQ_HANDLED;
216 evt->event_handler(evt);
217 return IRQ_HANDLED;
218}
219
220static uint32_t msm_read_timer_count(struct msm_clock *clock, int global)
221{
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700222 uint32_t t1, t2, t3;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223 int loop_count = 0;
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700224 void __iomem *addr = clock->regbase + TIMER_COUNT_VAL +
225 global*global_timer_offset;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226
227 if (!(clock->flags & MSM_CLOCK_FLAGS_UNSTABLE_COUNT))
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700228 return __raw_readl(addr);
229
230 t1 = __raw_readl(addr);
231 t2 = __raw_readl(addr);
232 if ((t2-t1) <= 1)
233 return t2;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700234 while (1) {
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700235 t1 = __raw_readl(addr);
236 t2 = __raw_readl(addr);
237 t3 = __raw_readl(addr);
238 if ((t3-t2) <= 1)
239 return t3;
240 if ((t2-t1) <= 1)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700241 return t2;
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700242 if (++loop_count == 10) {
243 pr_err("msm_read_timer_count timer %s did not "
244 "stabilize: %u -> %u -> %u\n",
245 clock->clockevent.name, t1, t2, t3);
246 return t3;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700247 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700248 }
249}
250
251static cycle_t msm_gpt_read(struct clocksource *cs)
252{
253 struct msm_clock *clock = &msm_clocks[MSM_CLOCK_GPT];
254 struct msm_clock_percpu_data *clock_state =
255 &per_cpu(msm_clocks_percpu, 0)[MSM_CLOCK_GPT];
256
257 if (clock_state->stopped)
258 return clock_state->stopped_tick;
259
260 return msm_read_timer_count(clock, GLOBAL_TIMER) +
261 clock_state->sleep_offset;
262}
263
264static cycle_t msm_dgt_read(struct clocksource *cs)
265{
266 struct msm_clock *clock = &msm_clocks[MSM_CLOCK_DGT];
267 struct msm_clock_percpu_data *clock_state =
268 &per_cpu(msm_clocks_percpu, 0)[MSM_CLOCK_DGT];
269
270 if (clock_state->stopped)
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700271 return clock_state->stopped_tick >> clock->shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700272
273 return (msm_read_timer_count(clock, GLOBAL_TIMER) +
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700274 clock_state->sleep_offset) >> clock->shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275}
276
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700277static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt)
278{
279 int i;
Taniya Das36057be2011-10-28 13:02:17 +0530280
281 if (!is_smp())
282 return container_of(evt, struct msm_clock, clockevent);
283
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700284 for (i = 0; i < NR_TIMERS; i++)
285 if (evt == &(msm_clocks[i].clockevent))
286 return &msm_clocks[i];
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700287 return &msm_clocks[msm_global_timer];
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700288}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700289
290static int msm_timer_set_next_event(unsigned long cycles,
291 struct clock_event_device *evt)
292{
293 int i;
294 struct msm_clock *clock;
295 struct msm_clock_percpu_data *clock_state;
296 uint32_t now;
297 uint32_t alarm;
298 int late;
299
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700300 clock = clockevent_to_clock(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301 clock_state = &__get_cpu_var(msm_clocks_percpu)[clock->index];
302 if (clock_state->stopped)
303 return 0;
304 now = msm_read_timer_count(clock, LOCAL_TIMER);
305 alarm = now + (cycles << clock->shift);
306 if (clock->flags & MSM_CLOCK_FLAGS_ODD_MATCH_WRITE)
307 while (now == clock_state->last_set)
308 now = msm_read_timer_count(clock, LOCAL_TIMER);
309
310 clock_state->alarm = alarm;
311 __raw_writel(alarm, clock->regbase + TIMER_MATCH_VAL);
312
313 if (clock->flags & MSM_CLOCK_FLAGS_DELAYED_WRITE_POST) {
314 /* read the counter four extra times to make sure write posts
315 before reading the time */
316 for (i = 0; i < 4; i++)
317 __raw_readl(clock->regbase + TIMER_COUNT_VAL);
318 }
319 now = msm_read_timer_count(clock, LOCAL_TIMER);
320 clock_state->last_set = now;
321 clock_state->alarm_vtime = alarm + clock_state->sleep_offset;
322 late = now - alarm;
323 if (late >= (int)(-clock->write_delay << clock->shift) &&
324 late < clock->freq*5)
325 return -ETIME;
326
327 return 0;
328}
329
330static void msm_timer_set_mode(enum clock_event_mode mode,
331 struct clock_event_device *evt)
332{
333 struct msm_clock *clock;
334 struct msm_clock_percpu_data *clock_state, *gpt_state;
335 unsigned long irq_flags;
Jin Hongeecb1e02011-10-21 14:36:32 -0700336 struct irq_chip *chip;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700337
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700338 clock = clockevent_to_clock(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700339 clock_state = &__get_cpu_var(msm_clocks_percpu)[clock->index];
340 gpt_state = &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
341
342 local_irq_save(irq_flags);
343
344 switch (mode) {
345 case CLOCK_EVT_MODE_RESUME:
346 case CLOCK_EVT_MODE_PERIODIC:
347 break;
348 case CLOCK_EVT_MODE_ONESHOT:
349 clock_state->stopped = 0;
350 clock_state->sleep_offset =
351 -msm_read_timer_count(clock, LOCAL_TIMER) +
352 clock_state->stopped_tick;
353 get_cpu_var(msm_active_clock) = clock;
354 put_cpu_var(msm_active_clock);
355 __raw_writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
Jin Hongeecb1e02011-10-21 14:36:32 -0700356 chip = irq_get_chip(clock->irq.irq);
357 if (chip && chip->irq_unmask)
358 chip->irq_unmask(irq_get_irq_data(clock->irq.irq));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700359 if (clock != &msm_clocks[MSM_CLOCK_GPT])
360 __raw_writel(TIMER_ENABLE_EN,
361 msm_clocks[MSM_CLOCK_GPT].regbase +
362 TIMER_ENABLE);
363 break;
364 case CLOCK_EVT_MODE_UNUSED:
365 case CLOCK_EVT_MODE_SHUTDOWN:
366 get_cpu_var(msm_active_clock) = NULL;
367 put_cpu_var(msm_active_clock);
368 clock_state->in_sync = 0;
369 clock_state->stopped = 1;
370 clock_state->stopped_tick =
371 msm_read_timer_count(clock, LOCAL_TIMER) +
372 clock_state->sleep_offset;
373 __raw_writel(0, clock->regbase + TIMER_MATCH_VAL);
Jin Hongeecb1e02011-10-21 14:36:32 -0700374 chip = irq_get_chip(clock->irq.irq);
375 if (chip && chip->irq_mask)
376 chip->irq_mask(irq_get_irq_data(clock->irq.irq));
Taniya Das36057be2011-10-28 13:02:17 +0530377
378 if (!is_smp() || clock != &msm_clocks[MSM_CLOCK_DGT]
379 || smp_processor_id())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700380 __raw_writel(0, clock->regbase + TIMER_ENABLE);
Taniya Das36057be2011-10-28 13:02:17 +0530381
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700382 if (clock != &msm_clocks[MSM_CLOCK_GPT]) {
383 gpt_state->in_sync = 0;
384 __raw_writel(0, msm_clocks[MSM_CLOCK_GPT].regbase +
385 TIMER_ENABLE);
386 }
387 break;
388 }
389 wmb();
390 local_irq_restore(irq_flags);
391}
392
Jeff Ohlstein973871d2011-09-28 11:46:26 -0700393void __iomem *msm_timer_get_timer0_base(void)
394{
395 return MSM_TMR_BASE + global_timer_offset;
396}
397
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700398#define MPM_SCLK_COUNT_VAL 0x0024
399
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700400#ifdef CONFIG_PM
401/*
402 * Retrieve the cycle count from sclk and optionally synchronize local clock
403 * with the sclk value.
404 *
405 * time_start and time_expired are callbacks that must be specified. The
406 * protocol uses them to detect timeout. The update callback is optional.
407 * If not NULL, update will be called so that it can update local clock.
408 *
409 * The function does not use the argument data directly; it passes data to
410 * the callbacks.
411 *
412 * Return value:
413 * 0: the operation failed
414 * >0: the slow clock value after time-sync
415 */
416static void (*msm_timer_sync_timeout)(void);
417#if defined(CONFIG_MSM_DIRECT_SCLK_ACCESS)
418static uint32_t msm_timer_do_sync_to_sclk(
419 void (*time_start)(struct msm_timer_sync_data_t *data),
420 bool (*time_expired)(struct msm_timer_sync_data_t *data),
421 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
422 struct msm_timer_sync_data_t *data)
423{
424 uint32_t t1, t2;
425 int loop_count = 10;
426 int loop_zero_count = 3;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700427 int tmp = USEC_PER_SEC;
428 do_div(tmp, sclk_hz);
429 tmp /= (loop_zero_count-1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700430
431 while (loop_zero_count--) {
432 t1 = __raw_readl(MSM_RPM_MPM_BASE + MPM_SCLK_COUNT_VAL);
433 do {
434 udelay(1);
435 t2 = t1;
436 t1 = __raw_readl(MSM_RPM_MPM_BASE + MPM_SCLK_COUNT_VAL);
437 } while ((t2 != t1) && --loop_count);
438
439 if (!loop_count) {
440 printk(KERN_EMERG "SCLK did not stabilize\n");
441 return 0;
442 }
443
444 if (t1)
445 break;
446
447 udelay(tmp);
448 }
449
450 if (!loop_zero_count) {
451 printk(KERN_EMERG "SCLK reads zero\n");
452 return 0;
453 }
454
455 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700456 update(data, t1, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700457 return t1;
458}
459#elif defined(CONFIG_MSM_N_WAY_SMSM)
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700460
461/* Time Master State Bits */
462#define MASTER_BITS_PER_CPU 1
463#define MASTER_TIME_PENDING \
464 (0x01UL << (MASTER_BITS_PER_CPU * SMSM_APPS_STATE))
465
466/* Time Slave State Bits */
467#define SLAVE_TIME_REQUEST 0x0400
468#define SLAVE_TIME_POLL 0x0800
469#define SLAVE_TIME_INIT 0x1000
470
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700471static uint32_t msm_timer_do_sync_to_sclk(
472 void (*time_start)(struct msm_timer_sync_data_t *data),
473 bool (*time_expired)(struct msm_timer_sync_data_t *data),
474 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
475 struct msm_timer_sync_data_t *data)
476{
477 uint32_t *smem_clock;
478 uint32_t smem_clock_val;
479 uint32_t state;
480
481 smem_clock = smem_alloc(SMEM_SMEM_SLOW_CLOCK_VALUE, sizeof(uint32_t));
482 if (smem_clock == NULL) {
483 printk(KERN_ERR "no smem clock\n");
484 return 0;
485 }
486
487 state = smsm_get_state(SMSM_MODEM_STATE);
488 if ((state & SMSM_INIT) == 0) {
489 printk(KERN_ERR "smsm not initialized\n");
490 return 0;
491 }
492
493 time_start(data);
494 while ((state = smsm_get_state(SMSM_TIME_MASTER_DEM)) &
495 MASTER_TIME_PENDING) {
496 if (time_expired(data)) {
497 printk(KERN_EMERG "get_smem_clock: timeout 1 still "
498 "invalid state %x\n", state);
499 msm_timer_sync_timeout();
500 }
501 }
502
503 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_POLL | SLAVE_TIME_INIT,
504 SLAVE_TIME_REQUEST);
505
506 time_start(data);
507 while (!((state = smsm_get_state(SMSM_TIME_MASTER_DEM)) &
508 MASTER_TIME_PENDING)) {
509 if (time_expired(data)) {
510 printk(KERN_EMERG "get_smem_clock: timeout 2 still "
511 "invalid state %x\n", state);
512 msm_timer_sync_timeout();
513 }
514 }
515
516 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_REQUEST, SLAVE_TIME_POLL);
517
518 time_start(data);
519 do {
520 smem_clock_val = *smem_clock;
521 } while (smem_clock_val == 0 && !time_expired(data));
522
523 state = smsm_get_state(SMSM_TIME_MASTER_DEM);
524
525 if (smem_clock_val) {
526 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700527 update(data, smem_clock_val, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700528
529 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
530 printk(KERN_INFO
531 "get_smem_clock: state %x clock %u\n",
532 state, smem_clock_val);
533 } else {
534 printk(KERN_EMERG
535 "get_smem_clock: timeout state %x clock %u\n",
536 state, smem_clock_val);
537 msm_timer_sync_timeout();
538 }
539
540 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_REQUEST | SLAVE_TIME_POLL,
541 SLAVE_TIME_INIT);
542 return smem_clock_val;
543}
544#else /* CONFIG_MSM_N_WAY_SMSM */
545static uint32_t msm_timer_do_sync_to_sclk(
546 void (*time_start)(struct msm_timer_sync_data_t *data),
547 bool (*time_expired)(struct msm_timer_sync_data_t *data),
548 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
549 struct msm_timer_sync_data_t *data)
550{
551 uint32_t *smem_clock;
552 uint32_t smem_clock_val;
553 uint32_t last_state;
554 uint32_t state;
555
556 smem_clock = smem_alloc(SMEM_SMEM_SLOW_CLOCK_VALUE,
557 sizeof(uint32_t));
558
559 if (smem_clock == NULL) {
560 printk(KERN_ERR "no smem clock\n");
561 return 0;
562 }
563
564 last_state = state = smsm_get_state(SMSM_MODEM_STATE);
565 smem_clock_val = *smem_clock;
566 if (smem_clock_val) {
567 printk(KERN_INFO "get_smem_clock: invalid start state %x "
568 "clock %u\n", state, smem_clock_val);
569 smsm_change_state(SMSM_APPS_STATE,
570 SMSM_TIMEWAIT, SMSM_TIMEINIT);
571
572 time_start(data);
573 while (*smem_clock != 0 && !time_expired(data))
574 ;
575
576 smem_clock_val = *smem_clock;
577 if (smem_clock_val) {
578 printk(KERN_EMERG "get_smem_clock: timeout still "
579 "invalid state %x clock %u\n",
580 state, smem_clock_val);
581 msm_timer_sync_timeout();
582 }
583 }
584
585 time_start(data);
586 smsm_change_state(SMSM_APPS_STATE, SMSM_TIMEINIT, SMSM_TIMEWAIT);
587 do {
588 smem_clock_val = *smem_clock;
589 state = smsm_get_state(SMSM_MODEM_STATE);
590 if (state != last_state) {
591 last_state = state;
592 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
593 printk(KERN_INFO
594 "get_smem_clock: state %x clock %u\n",
595 state, smem_clock_val);
596 }
597 } while (smem_clock_val == 0 && !time_expired(data));
598
599 if (smem_clock_val) {
600 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700601 update(data, smem_clock_val, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700602 } else {
603 printk(KERN_EMERG
604 "get_smem_clock: timeout state %x clock %u\n",
605 state, smem_clock_val);
606 msm_timer_sync_timeout();
607 }
608
609 smsm_change_state(SMSM_APPS_STATE, SMSM_TIMEWAIT, SMSM_TIMEINIT);
610 return smem_clock_val;
611}
612#endif /* CONFIG_MSM_N_WAY_SMSM */
613
614/*
615 * Callback function that initializes the timeout value.
616 */
617static void msm_timer_sync_to_sclk_time_start(
618 struct msm_timer_sync_data_t *data)
619{
620 /* approx 2 seconds */
621 uint32_t delta = data->clock->freq << data->clock->shift << 1;
622 data->timeout = msm_read_timer_count(data->clock, LOCAL_TIMER) + delta;
623}
624
625/*
626 * Callback function that checks the timeout.
627 */
628static bool msm_timer_sync_to_sclk_time_expired(
629 struct msm_timer_sync_data_t *data)
630{
631 uint32_t delta = msm_read_timer_count(data->clock, LOCAL_TIMER) -
632 data->timeout;
633 return ((int32_t) delta) > 0;
634}
635
636/*
637 * Callback function that updates local clock from the specified source clock
638 * value and frequency.
639 */
640static void msm_timer_sync_update(struct msm_timer_sync_data_t *data,
641 uint32_t src_clk_val, uint32_t src_clk_freq)
642{
643 struct msm_clock *dst_clk = data->clock;
644 struct msm_clock_percpu_data *dst_clk_state =
645 &__get_cpu_var(msm_clocks_percpu)[dst_clk->index];
646 uint32_t dst_clk_val = msm_read_timer_count(dst_clk, LOCAL_TIMER);
647 uint32_t new_offset;
648
649 if ((dst_clk->freq << dst_clk->shift) == src_clk_freq) {
650 new_offset = src_clk_val - dst_clk_val;
651 } else {
652 uint64_t temp;
653
654 /* separate multiplication and division steps to reduce
655 rounding error */
656 temp = src_clk_val;
657 temp *= dst_clk->freq << dst_clk->shift;
658 do_div(temp, src_clk_freq);
659
660 new_offset = (uint32_t)(temp) - dst_clk_val;
661 }
662
663 if (dst_clk_state->sleep_offset + dst_clk_state->non_sleep_offset !=
664 new_offset) {
665 if (data->exit_sleep)
666 dst_clk_state->sleep_offset =
667 new_offset - dst_clk_state->non_sleep_offset;
668 else
669 dst_clk_state->non_sleep_offset =
670 new_offset - dst_clk_state->sleep_offset;
671
672 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
673 printk(KERN_INFO "sync clock %s: "
674 "src %u, new offset %u + %u\n",
675 dst_clk->clocksource.name, src_clk_val,
676 dst_clk_state->sleep_offset,
677 dst_clk_state->non_sleep_offset);
678 }
679}
680
681/*
682 * Synchronize GPT clock with sclk.
683 */
684static void msm_timer_sync_gpt_to_sclk(int exit_sleep)
685{
686 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
687 struct msm_clock_percpu_data *gpt_clk_state =
688 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
689 struct msm_timer_sync_data_t data;
690 uint32_t ret;
691
692 if (gpt_clk_state->in_sync)
693 return;
694
695 data.clock = gpt_clk;
696 data.timeout = 0;
697 data.exit_sleep = exit_sleep;
698
699 ret = msm_timer_do_sync_to_sclk(
700 msm_timer_sync_to_sclk_time_start,
701 msm_timer_sync_to_sclk_time_expired,
702 msm_timer_sync_update,
703 &data);
704
705 if (ret)
706 gpt_clk_state->in_sync = 1;
707}
708
709/*
710 * Synchronize clock with GPT clock.
711 */
712static void msm_timer_sync_to_gpt(struct msm_clock *clock, int exit_sleep)
713{
714 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
715 struct msm_clock_percpu_data *gpt_clk_state =
716 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
717 struct msm_clock_percpu_data *clock_state =
718 &__get_cpu_var(msm_clocks_percpu)[clock->index];
719 struct msm_timer_sync_data_t data;
720 uint32_t gpt_clk_val;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700721 u64 gpt_period = (1ULL << 32) * HZ;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700722 u64 now = get_jiffies_64();
723
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700724 do_div(gpt_period, gpt_hz);
725
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700726 BUG_ON(clock == gpt_clk);
727
728 if (clock_state->in_sync &&
729 (now - clock_state->last_sync_jiffies < (gpt_period >> 1)))
730 return;
731
732 gpt_clk_val = msm_read_timer_count(gpt_clk, LOCAL_TIMER)
733 + gpt_clk_state->sleep_offset + gpt_clk_state->non_sleep_offset;
734
735 if (exit_sleep && gpt_clk_val < clock_state->last_sync_gpt)
736 clock_state->non_sleep_offset -= clock->rollover_offset;
737
738 data.clock = clock;
739 data.timeout = 0;
740 data.exit_sleep = exit_sleep;
741
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700742 msm_timer_sync_update(&data, gpt_clk_val, gpt_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700743
744 clock_state->in_sync = 1;
745 clock_state->last_sync_gpt = gpt_clk_val;
746 clock_state->last_sync_jiffies = now;
747}
748
749static void msm_timer_reactivate_alarm(struct msm_clock *clock)
750{
751 struct msm_clock_percpu_data *clock_state =
752 &__get_cpu_var(msm_clocks_percpu)[clock->index];
753 long alarm_delta = clock_state->alarm_vtime -
754 clock_state->sleep_offset -
755 msm_read_timer_count(clock, LOCAL_TIMER);
756 alarm_delta >>= clock->shift;
757 if (alarm_delta < (long)clock->write_delay + 4)
758 alarm_delta = clock->write_delay + 4;
759 while (msm_timer_set_next_event(alarm_delta, &clock->clockevent))
760 ;
761}
762
763int64_t msm_timer_enter_idle(void)
764{
765 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
766 struct msm_clock *clock = __get_cpu_var(msm_active_clock);
767 struct msm_clock_percpu_data *clock_state =
768 &__get_cpu_var(msm_clocks_percpu)[clock->index];
769 uint32_t alarm;
770 uint32_t count;
771 int32_t delta;
772
773 BUG_ON(clock != &msm_clocks[MSM_CLOCK_GPT] &&
774 clock != &msm_clocks[MSM_CLOCK_DGT]);
775
776 msm_timer_sync_gpt_to_sclk(0);
777 if (clock != gpt_clk)
778 msm_timer_sync_to_gpt(clock, 0);
779
780 count = msm_read_timer_count(clock, LOCAL_TIMER);
781 if (clock_state->stopped++ == 0)
782 clock_state->stopped_tick = count + clock_state->sleep_offset;
783 alarm = clock_state->alarm;
784 delta = alarm - count;
785 if (delta <= -(int32_t)((clock->freq << clock->shift) >> 10)) {
786 /* timer should have triggered 1ms ago */
787 printk(KERN_ERR "msm_timer_enter_idle: timer late %d, "
788 "reprogram it\n", delta);
789 msm_timer_reactivate_alarm(clock);
790 }
791 if (delta <= 0)
792 return 0;
793 return clocksource_cyc2ns((alarm - count) >> clock->shift,
794 clock->clocksource.mult,
795 clock->clocksource.shift);
796}
797
798void msm_timer_exit_idle(int low_power)
799{
800 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
801 struct msm_clock *clock = __get_cpu_var(msm_active_clock);
802 struct msm_clock_percpu_data *gpt_clk_state =
803 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
804 struct msm_clock_percpu_data *clock_state =
805 &__get_cpu_var(msm_clocks_percpu)[clock->index];
806 uint32_t enabled;
807
808 BUG_ON(clock != &msm_clocks[MSM_CLOCK_GPT] &&
809 clock != &msm_clocks[MSM_CLOCK_DGT]);
810
811 if (!low_power)
812 goto exit_idle_exit;
813
814 enabled = __raw_readl(gpt_clk->regbase + TIMER_ENABLE) &
815 TIMER_ENABLE_EN;
816 if (!enabled)
817 __raw_writel(TIMER_ENABLE_EN, gpt_clk->regbase + TIMER_ENABLE);
818
819#if defined(CONFIG_ARCH_MSM_SCORPION) || defined(CONFIG_ARCH_MSM_KRAIT)
820 gpt_clk_state->in_sync = 0;
821#else
822 gpt_clk_state->in_sync = gpt_clk_state->in_sync && enabled;
823#endif
824 /* Make sure timer is actually enabled before we sync it */
825 wmb();
826 msm_timer_sync_gpt_to_sclk(1);
827
828 if (clock == gpt_clk)
829 goto exit_idle_alarm;
830
831 enabled = __raw_readl(clock->regbase + TIMER_ENABLE) & TIMER_ENABLE_EN;
832 if (!enabled)
833 __raw_writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
834
835#if defined(CONFIG_ARCH_MSM_SCORPION) || defined(CONFIG_ARCH_MSM_KRAIT)
836 clock_state->in_sync = 0;
837#else
838 clock_state->in_sync = clock_state->in_sync && enabled;
839#endif
840 /* Make sure timer is actually enabled before we sync it */
841 wmb();
842 msm_timer_sync_to_gpt(clock, 1);
843
844exit_idle_alarm:
845 msm_timer_reactivate_alarm(clock);
846
847exit_idle_exit:
848 clock_state->stopped--;
849}
850
851/*
852 * Callback function that initializes the timeout value.
853 */
854static void msm_timer_get_sclk_time_start(
855 struct msm_timer_sync_data_t *data)
856{
857 data->timeout = 200000;
858}
859
860/*
861 * Callback function that checks the timeout.
862 */
863static bool msm_timer_get_sclk_time_expired(
864 struct msm_timer_sync_data_t *data)
865{
866 udelay(10);
867 return --data->timeout <= 0;
868}
869
870/*
871 * Retrieve the cycle count from the sclk and convert it into
872 * nanoseconds.
873 *
874 * On exit, if period is not NULL, it contains the period of the
875 * sclk in nanoseconds, i.e. how long the cycle count wraps around.
876 *
877 * Return value:
878 * 0: the operation failed; period is not set either
879 * >0: time in nanoseconds
880 */
881int64_t msm_timer_get_sclk_time(int64_t *period)
882{
883 struct msm_timer_sync_data_t data;
884 uint32_t clock_value;
885 int64_t tmp;
886
887 memset(&data, 0, sizeof(data));
888 clock_value = msm_timer_do_sync_to_sclk(
889 msm_timer_get_sclk_time_start,
890 msm_timer_get_sclk_time_expired,
891 NULL,
892 &data);
893
894 if (!clock_value)
895 return 0;
896
897 if (period) {
898 tmp = 1LL << 32;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700899 tmp *= NSEC_PER_SEC;
900 do_div(tmp, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700901 *period = tmp;
902 }
903
904 tmp = (int64_t)clock_value;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700905 tmp *= NSEC_PER_SEC;
906 do_div(tmp, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700907 return tmp;
908}
909
910int __init msm_timer_init_time_sync(void (*timeout)(void))
911{
912#if defined(CONFIG_MSM_N_WAY_SMSM) && !defined(CONFIG_MSM_DIRECT_SCLK_ACCESS)
913 int ret = smsm_change_intr_mask(SMSM_TIME_MASTER_DEM, 0xFFFFFFFF, 0);
914
915 if (ret) {
916 printk(KERN_ERR "%s: failed to clear interrupt mask, %d\n",
917 __func__, ret);
918 return ret;
919 }
920
921 smsm_change_state(SMSM_APPS_DEM,
922 SLAVE_TIME_REQUEST | SLAVE_TIME_POLL, SLAVE_TIME_INIT);
923#endif
924
925 BUG_ON(timeout == NULL);
926 msm_timer_sync_timeout = timeout;
927
928 return 0;
929}
930
931#endif
932
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700933static DEFINE_CLOCK_DATA(cd);
934
Vikram Mulukutlaa41f3a12011-10-31 14:20:50 -0700935/*
936 * Store the most recent timestamp read from hardware
937 * in last_ns. This is useful for debugging crashes.
938 */
939static u64 last_ns;
940
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700941unsigned long long notrace sched_clock(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700942{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700943 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700944 struct clocksource *cs = &clock->clocksource;
945 u32 cyc = cs->read(cs);
Vikram Mulukutlaa41f3a12011-10-31 14:20:50 -0700946 last_ns = cyc_to_sched_clock(&cd, cyc, ((u32)~0 >> clock->shift));
947 return last_ns;
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700948}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700949
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700950static void notrace msm_update_sched_clock(void)
951{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700952 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700953 struct clocksource *cs = &clock->clocksource;
954 u32 cyc = cs->read(cs);
955 update_sched_clock(&cd, cyc, ((u32)~0) >> clock->shift);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700956}
957
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700958int read_current_timer(unsigned long *timer_val)
959{
960 struct msm_clock *dgt = &msm_clocks[MSM_CLOCK_DGT];
961 *timer_val = msm_read_timer_count(dgt, GLOBAL_TIMER);
962 return 0;
963}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700964
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700965static void __init msm_sched_clock_init(void)
966{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700967 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700968
969 init_sched_clock(&cd, msm_update_sched_clock, 32 - clock->shift,
970 clock->freq);
971}
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800972static void __init msm_timer_init(void)
973{
974 int i;
975 int res;
Jin Hongeecb1e02011-10-21 14:36:32 -0700976 struct irq_chip *chip;
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700977 struct msm_clock *dgt = &msm_clocks[MSM_CLOCK_DGT];
978 struct msm_clock *gpt = &msm_clocks[MSM_CLOCK_GPT];
David Brown8c27e6f2011-01-07 10:20:49 -0800979
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700980 if (cpu_is_msm7x01() || cpu_is_msm7x25() || cpu_is_msm7x27() ||
981 cpu_is_msm7x25a() || cpu_is_msm7x27a() || cpu_is_msm7x25aa() ||
982 cpu_is_msm7x27aa()) {
983 dgt->shift = MSM_DGT_SHIFT;
984 dgt->freq = 19200000 >> MSM_DGT_SHIFT;
985 dgt->clockevent.shift = 32 + MSM_DGT_SHIFT;
986 dgt->clocksource.mask = CLOCKSOURCE_MASK(32 - MSM_DGT_SHIFT);
987 dgt->clocksource.shift = 24 - MSM_DGT_SHIFT;
988 gpt->regbase = MSM_TMR_BASE;
989 dgt->regbase = MSM_TMR_BASE + 0x10;
Jeff Ohlstein5d90e252011-11-04 19:00:50 -0700990 gpt->flags |= MSM_CLOCK_FLAGS_UNSTABLE_COUNT
991 | MSM_CLOCK_FLAGS_ODD_MATCH_WRITE
992 | MSM_CLOCK_FLAGS_DELAYED_WRITE_POST;
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700993 } else if (cpu_is_qsd8x50()) {
994 dgt->freq = 4800000;
995 gpt->regbase = MSM_TMR_BASE;
996 dgt->regbase = MSM_TMR_BASE + 0x10;
997 } else if (cpu_is_fsm9xxx())
998 dgt->freq = 4800000;
999 else if (cpu_is_msm7x30() || cpu_is_msm8x55())
1000 dgt->freq = 6144000;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001001 else if (cpu_is_msm8x60()) {
Jeff Ohlstein7e538f02011-11-01 17:36:22 -07001002 global_timer_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001003 dgt->freq = 6750000;
1004 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
Jeff Ohlstein7e538f02011-11-01 17:36:22 -07001005 } else if (cpu_is_msm9615()) {
1006 dgt->freq = 6750000;
1007 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
1008 gpt->freq = 32765;
1009 gpt_hz = 32765;
1010 sclk_hz = 32765;
1011 } else if (cpu_is_msm8960() || cpu_is_apq8064() || cpu_is_msm8930()) {
1012 global_timer_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001013 dgt->freq = 6750000;
1014 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
1015 gpt->freq = 32765;
1016 gpt_hz = 32765;
1017 sclk_hz = 32765;
Jeff Ohlstein5d90e252011-11-04 19:00:50 -07001018 gpt->flags |= MSM_CLOCK_FLAGS_UNSTABLE_COUNT;
1019 dgt->flags |= MSM_CLOCK_FLAGS_UNSTABLE_COUNT;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001020 } else {
1021 WARN_ON("Timer running on unknown hardware. Configure this! "
1022 "Assuming default configuration.\n");
Sathish Ambley0a827312011-11-04 15:19:50 -07001023 global_timer_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001024 dgt->freq = 6750000;
1025 }
1026
1027 if (msm_clocks[MSM_CLOCK_GPT].clocksource.rating > DG_TIMER_RATING)
1028 msm_global_timer = MSM_CLOCK_GPT;
1029 else
1030 msm_global_timer = MSM_CLOCK_DGT;
Jeff Ohlstein672039f2010-10-05 15:23:57 -07001031
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001032 for (i = 0; i < ARRAY_SIZE(msm_clocks); i++) {
1033 struct msm_clock *clock = &msm_clocks[i];
1034 struct clock_event_device *ce = &clock->clockevent;
1035 struct clocksource *cs = &clock->clocksource;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001036 __raw_writel(0, clock->regbase + TIMER_ENABLE);
1037 __raw_writel(1, clock->regbase + TIMER_CLEAR);
1038 __raw_writel(0, clock->regbase + TIMER_COUNT_VAL);
1039 __raw_writel(~0, clock->regbase + TIMER_MATCH_VAL);
David Brown8c27e6f2011-01-07 10:20:49 -08001040
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001041 if ((clock->freq << clock->shift) == gpt_hz) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001042 clock->rollover_offset = 0;
1043 } else {
1044 uint64_t temp;
David Brown8c27e6f2011-01-07 10:20:49 -08001045
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001046 temp = clock->freq << clock->shift;
1047 temp <<= 32;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001048 do_div(temp, gpt_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001049
1050 clock->rollover_offset = (uint32_t) temp;
1051 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001052
1053 ce->mult = div_sc(clock->freq, NSEC_PER_SEC, ce->shift);
1054 /* allow at least 10 seconds to notice that the timer wrapped */
1055 ce->max_delta_ns =
1056 clockevent_delta2ns(0xf0000000 >> clock->shift, ce);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001057 /* ticks gets rounded down by one */
1058 ce->min_delta_ns =
1059 clockevent_delta2ns(clock->write_delay + 4, ce);
Rusty Russell320ab2b2008-12-13 21:20:26 +10301060 ce->cpumask = cpumask_of(0);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001061
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001062 cs->mult = clocksource_hz2mult(clock->freq, cs->shift);
1063 res = clocksource_register(cs);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001064 if (res)
1065 printk(KERN_ERR "msm_timer_init: clocksource_register "
1066 "failed for %s\n", cs->name);
1067
1068 res = setup_irq(clock->irq.irq, &clock->irq);
1069 if (res)
1070 printk(KERN_ERR "msm_timer_init: setup_irq "
1071 "failed for %s\n", cs->name);
1072
Jin Hongeecb1e02011-10-21 14:36:32 -07001073 chip = irq_get_chip(clock->irq.irq);
1074 if (chip && chip->irq_mask)
1075 chip->irq_mask(irq_get_irq_data(clock->irq.irq));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001076
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001077 clockevents_register_device(ce);
1078 }
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -07001079 msm_sched_clock_init();
Taniya Das36057be2011-10-28 13:02:17 +05301080
1081 if (is_smp()) {
1082 __raw_writel(1,
1083 msm_clocks[MSM_CLOCK_DGT].regbase + TIMER_ENABLE);
1084 set_delay_fn(read_current_timer_delay_loop);
1085 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001086}
1087
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001088#ifdef CONFIG_SMP
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001089
Santosh Shilimkaraf90f102011-02-23 18:53:15 +01001090int __cpuinit local_timer_setup(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001091{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001092 unsigned long flags;
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001093 static DEFINE_PER_CPU(bool, first_boot) = true;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001094 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001095
1096 /* Use existing clock_event for cpu 0 */
1097 if (!smp_processor_id())
David Brown893b66c2011-03-30 11:26:57 -07001098 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001099
Taniya Das36057be2011-10-28 13:02:17 +05301100 if (cpu_is_msm8x60() || cpu_is_msm8960() || cpu_is_apq8064()
1101 || cpu_is_msm8930())
1102 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001103
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001104 if (__get_cpu_var(first_boot)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001105 __raw_writel(0, clock->regbase + TIMER_ENABLE);
1106 __raw_writel(0, clock->regbase + TIMER_CLEAR);
1107 __raw_writel(~0, clock->regbase + TIMER_MATCH_VAL);
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001108 __get_cpu_var(first_boot) = false;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001109 }
1110 evt->irq = clock->irq.irq;
1111 evt->name = "local_timer";
1112 evt->features = CLOCK_EVT_FEAT_ONESHOT;
1113 evt->rating = clock->clockevent.rating;
1114 evt->set_mode = msm_timer_set_mode;
1115 evt->set_next_event = msm_timer_set_next_event;
1116 evt->shift = clock->clockevent.shift;
1117 evt->mult = div_sc(clock->freq, NSEC_PER_SEC, evt->shift);
1118 evt->max_delta_ns =
1119 clockevent_delta2ns(0xf0000000 >> clock->shift, evt);
1120 evt->min_delta_ns = clockevent_delta2ns(4, evt);
1121
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001122 __get_cpu_var(local_clock_event) = evt;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001123
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001124 local_irq_save(flags);
1125 gic_clear_spi_pending(clock->irq.irq);
1126 local_irq_restore(flags);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001127 gic_enable_ppi(clock->irq.irq);
1128
1129 clockevents_register_device(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001130
Santosh Shilimkaraf90f102011-02-23 18:53:15 +01001131 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001132}
1133
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001134int local_timer_ack(void)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001135{
1136 return 1;
1137}
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001138#endif
1139
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001140struct sys_timer msm_timer = {
1141 .init = msm_timer_init
1142};