blob: 57e954142c701ab3aa0e444a7a8097930d9608aa [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Scott Wood22d168c2011-03-24 16:43:54 -05009 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031
32#include <asm/ptrace.h>
33#include <asm/signal.h>
34#include <asm/io.h>
35#include <asm/pgtable.h>
36#include <asm/irq.h>
37#include <asm/machdep.h>
38#include <asm/mpic.h>
39#include <asm/smp.h>
40
Michael Ellermana7de7c72007-05-08 12:58:36 +100041#include "mpic.h"
42
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043#ifdef DEBUG
44#define DBG(fmt...) printk(fmt)
45#else
46#define DBG(fmt...)
47#endif
48
49static struct mpic *mpics;
50static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000051static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100052
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100053#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000054#ifdef CONFIG_IRQ_ALL_CPUS
55#define distribute_irqs (1)
56#else
57#define distribute_irqs (0)
58#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100059#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100060
Zang Roy-r6191172335932006-08-25 14:16:30 +100061#ifdef CONFIG_MPIC_WEIRD
62static u32 mpic_infos[][MPIC_IDX_END] = {
63 [0] = { /* Original OpenPIC compatible MPIC */
64 MPIC_GREG_BASE,
65 MPIC_GREG_FEATURE_0,
66 MPIC_GREG_GLOBAL_CONF_0,
67 MPIC_GREG_VENDOR_ID,
68 MPIC_GREG_IPI_VECTOR_PRI_0,
69 MPIC_GREG_IPI_STRIDE,
70 MPIC_GREG_SPURIOUS,
71 MPIC_GREG_TIMER_FREQ,
72
73 MPIC_TIMER_BASE,
74 MPIC_TIMER_STRIDE,
75 MPIC_TIMER_CURRENT_CNT,
76 MPIC_TIMER_BASE_CNT,
77 MPIC_TIMER_VECTOR_PRI,
78 MPIC_TIMER_DESTINATION,
79
80 MPIC_CPU_BASE,
81 MPIC_CPU_STRIDE,
82 MPIC_CPU_IPI_DISPATCH_0,
83 MPIC_CPU_IPI_DISPATCH_STRIDE,
84 MPIC_CPU_CURRENT_TASK_PRI,
85 MPIC_CPU_WHOAMI,
86 MPIC_CPU_INTACK,
87 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060088 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100089
90 MPIC_IRQ_BASE,
91 MPIC_IRQ_STRIDE,
92 MPIC_IRQ_VECTOR_PRI,
93 MPIC_VECPRI_VECTOR_MASK,
94 MPIC_VECPRI_POLARITY_POSITIVE,
95 MPIC_VECPRI_POLARITY_NEGATIVE,
96 MPIC_VECPRI_SENSE_LEVEL,
97 MPIC_VECPRI_SENSE_EDGE,
98 MPIC_VECPRI_POLARITY_MASK,
99 MPIC_VECPRI_SENSE_MASK,
100 MPIC_IRQ_DESTINATION
101 },
102 [1] = { /* Tsi108/109 PIC */
103 TSI108_GREG_BASE,
104 TSI108_GREG_FEATURE_0,
105 TSI108_GREG_GLOBAL_CONF_0,
106 TSI108_GREG_VENDOR_ID,
107 TSI108_GREG_IPI_VECTOR_PRI_0,
108 TSI108_GREG_IPI_STRIDE,
109 TSI108_GREG_SPURIOUS,
110 TSI108_GREG_TIMER_FREQ,
111
112 TSI108_TIMER_BASE,
113 TSI108_TIMER_STRIDE,
114 TSI108_TIMER_CURRENT_CNT,
115 TSI108_TIMER_BASE_CNT,
116 TSI108_TIMER_VECTOR_PRI,
117 TSI108_TIMER_DESTINATION,
118
119 TSI108_CPU_BASE,
120 TSI108_CPU_STRIDE,
121 TSI108_CPU_IPI_DISPATCH_0,
122 TSI108_CPU_IPI_DISPATCH_STRIDE,
123 TSI108_CPU_CURRENT_TASK_PRI,
124 TSI108_CPU_WHOAMI,
125 TSI108_CPU_INTACK,
126 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600127 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000128
129 TSI108_IRQ_BASE,
130 TSI108_IRQ_STRIDE,
131 TSI108_IRQ_VECTOR_PRI,
132 TSI108_VECPRI_VECTOR_MASK,
133 TSI108_VECPRI_POLARITY_POSITIVE,
134 TSI108_VECPRI_POLARITY_NEGATIVE,
135 TSI108_VECPRI_SENSE_LEVEL,
136 TSI108_VECPRI_SENSE_EDGE,
137 TSI108_VECPRI_POLARITY_MASK,
138 TSI108_VECPRI_SENSE_MASK,
139 TSI108_IRQ_DESTINATION
140 },
141};
142
143#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
144
145#else /* CONFIG_MPIC_WEIRD */
146
147#define MPIC_INFO(name) MPIC_##name
148
149#endif /* CONFIG_MPIC_WEIRD */
150
Meador Inged6a26392011-03-14 10:01:07 +0000151static inline unsigned int mpic_processor_id(struct mpic *mpic)
152{
153 unsigned int cpu = 0;
154
155 if (mpic->flags & MPIC_PRIMARY)
156 cpu = hard_smp_processor_id();
157
158 return cpu;
159}
160
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000161/*
162 * Register accessor functions
163 */
164
165
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100166static inline u32 _mpic_read(enum mpic_reg_type type,
167 struct mpic_reg_bank *rb,
168 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100170 switch(type) {
171#ifdef CONFIG_PPC_DCR
172 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000173 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100174#endif
175 case mpic_access_mmio_be:
176 return in_be32(rb->base + (reg >> 2));
177 case mpic_access_mmio_le:
178 default:
179 return in_le32(rb->base + (reg >> 2));
180 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000181}
182
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100183static inline void _mpic_write(enum mpic_reg_type type,
184 struct mpic_reg_bank *rb,
185 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000186{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100187 switch(type) {
188#ifdef CONFIG_PPC_DCR
189 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100190 dcr_write(rb->dhost, reg, value);
191 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100192#endif
193 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100194 out_be32(rb->base + (reg >> 2), value);
195 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100196 case mpic_access_mmio_le:
197 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100198 out_le32(rb->base + (reg >> 2), value);
199 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100200 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201}
202
203static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
204{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100205 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000206 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
207 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100209 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
210 type = mpic_access_mmio_be;
211 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000212}
213
214static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
215{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000216 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
217 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100219 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220}
221
Scott Woodea941872011-03-24 16:43:55 -0500222static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
223{
224 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
225 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
226
227 if (tm >= 4)
228 offset += 0x1000 / 4;
229
230 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
231}
232
233static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
234{
235 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
236 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
237
238 if (tm >= 4)
239 offset += 0x1000 / 4;
240
241 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
242}
243
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000244static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
245{
Meador Inged6a26392011-03-14 10:01:07 +0000246 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000247
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100248 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000249}
250
251static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
252{
Meador Inged6a26392011-03-14 10:01:07 +0000253 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000254
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100255 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256}
257
258static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
259{
260 unsigned int isu = src_no >> mpic->isu_shift;
261 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000262 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000263
Michael Ellerman11a6b292009-07-05 16:08:52 +0000264 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
265 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000266#ifdef CONFIG_MPIC_BROKEN_REGREAD
267 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000268 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
269 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000270#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000271 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000272}
273
274static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
275 unsigned int reg, u32 value)
276{
277 unsigned int isu = src_no >> mpic->isu_shift;
278 unsigned int idx = src_no & mpic->isu_mask;
279
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100280 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000281 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000282
283#ifdef CONFIG_MPIC_BROKEN_REGREAD
284 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000285 mpic->isu_reg0_shadow[src_no] =
286 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000287#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000288}
289
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100290#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
291#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000292#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
293#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
Scott Woodea941872011-03-24 16:43:55 -0500294#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
295#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000296#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
297#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
298#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
299#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
300
301
302/*
303 * Low level utility functions
304 */
305
306
Becky Brucec51a3fd2008-01-14 20:56:18 -0600307static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100308 struct mpic_reg_bank *rb, unsigned int offset,
309 unsigned int size)
310{
311 rb->base = ioremap(phys_addr + offset, size);
312 BUG_ON(rb->base == NULL);
313}
314
315#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000316static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
317 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100318 unsigned int offset, unsigned int size)
319{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000320 const u32 *dbasep;
321
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000322 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000323
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000324 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100325 BUG_ON(!DCR_MAP_OK(rb->dhost));
326}
327
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000328static inline void mpic_map(struct mpic *mpic, struct device_node *node,
329 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
330 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100331{
332 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000333 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100334 else
335 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
336}
337#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000338#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100339#endif /* !CONFIG_PPC_DCR */
340
341
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000342
343/* Check if we have one of those nice broken MPICs with a flipped endian on
344 * reads from IPI registers
345 */
346static void __init mpic_test_broken_ipi(struct mpic *mpic)
347{
348 u32 r;
349
Zang Roy-r6191172335932006-08-25 14:16:30 +1000350 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
351 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000352
353 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
354 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
355 mpic->flags |= MPIC_BROKEN_IPI;
356 }
357}
358
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000359#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000360
361/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
362 * to force the edge setting on the MPIC and do the ack workaround.
363 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100364static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000365{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100366 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000367 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100368 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369}
370
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100371
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100372static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000373{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100374 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000375
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100376 if (fixup->applebase) {
377 unsigned int soff = (fixup->index >> 3) & ~3;
378 unsigned int mask = 1U << (fixup->index & 0x1f);
379 writel(mask, fixup->applebase + soff);
380 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000381 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100382 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
383 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000384 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100385 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000386}
387
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100388static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100389 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100390{
391 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
392 unsigned long flags;
393 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000394
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100395 if (fixup->base == NULL)
396 return;
397
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100398 DBG("startup_ht_interrupt(0x%x) index: %d\n",
399 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000400 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100401 /* Enable and configure */
402 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
403 tmp = readl(fixup->base + 4);
404 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100405 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100406 tmp |= 0x22;
407 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000408 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000409
410#ifdef CONFIG_PM
411 /* use the lowest bit inverted to the actual HW,
412 * set if this fixup was enabled, clear otherwise */
413 mpic->save_data[source].fixup_data = tmp | 1;
414#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100415}
416
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100417static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100418{
419 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
420 unsigned long flags;
421 u32 tmp;
422
423 if (fixup->base == NULL)
424 return;
425
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100426 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100427
428 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000429 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100430 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
431 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100432 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100433 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000434 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000435
436#ifdef CONFIG_PM
437 /* use the lowest bit inverted to the actual HW,
438 * set if this fixup was enabled, clear otherwise */
439 mpic->save_data[source].fixup_data = tmp & ~1;
440#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100441}
442
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000443#ifdef CONFIG_PCI_MSI
444static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
445 unsigned int devfn)
446{
447 u8 __iomem *base;
448 u8 pos, flags;
449 u64 addr = 0;
450
451 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
452 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
453 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
454 if (id == PCI_CAP_ID_HT) {
455 id = readb(devbase + pos + 3);
456 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
457 break;
458 }
459 }
460
461 if (pos == 0)
462 return;
463
464 base = devbase + pos;
465
466 flags = readb(base + HT_MSI_FLAGS);
467 if (!(flags & HT_MSI_FLAGS_FIXED)) {
468 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
469 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
470 }
471
Ingo Molnarfe333322009-01-06 14:26:03 +0000472 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000473 PCI_SLOT(devfn), PCI_FUNC(devfn),
474 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
475
476 if (!(flags & HT_MSI_FLAGS_ENABLE))
477 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
478}
479#else
480static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
481 unsigned int devfn)
482{
483 return;
484}
485#endif
486
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100487static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
488 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000489{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100490 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100491 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000492 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100493 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100495 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
496 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
497 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400498 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100499 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100500 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100501 break;
502 }
503 }
504 if (pos == 0)
505 return;
506
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100507 base = devbase + pos;
508 writeb(0x01, base + 2);
509 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100510
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100511 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
512 " has %d irqs\n",
513 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100514
515 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100516 writeb(0x10 + 2 * i, base + 2);
517 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000518 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100519 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
520 /* mask it , will be unmasked later */
521 tmp |= 0x1;
522 writel(tmp, base + 4);
523 mpic->fixups[irq].index = i;
524 mpic->fixups[irq].base = base;
525 /* Apple HT PIC has a non-standard way of doing EOIs */
526 if ((vdid & 0xffff) == 0x106b)
527 mpic->fixups[irq].applebase = devbase + 0x60;
528 else
529 mpic->fixups[irq].applebase = NULL;
530 writeb(0x11 + 2 * i, base + 2);
531 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000532 }
533}
534
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000535
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100536static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000537{
538 unsigned int devfn;
539 u8 __iomem *cfgspace;
540
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100541 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000542
543 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000544 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000545 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000546
547 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000548 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100550 /* Map U3 config space. We assume all IO-APICs are on the primary bus
551 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000552 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100553 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000554 BUG_ON(cfgspace == NULL);
555
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100556 /* Now we scan all slots. We do a very quick scan, we read the header
557 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000558 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100559 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000560 u8 __iomem *devbase = cfgspace + (devfn << 8);
561 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
562 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100563 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000564
565 DBG("devfn %x, l: %x\n", devfn, l);
566
567 /* If no device, skip */
568 if (l == 0xffffffff || l == 0x00000000 ||
569 l == 0x0000ffff || l == 0xffff0000)
570 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100571 /* Check if is supports capability lists */
572 s = readw(devbase + PCI_STATUS);
573 if (!(s & PCI_STATUS_CAP_LIST))
574 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000575
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100576 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000577 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000578
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000579 next:
580 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100581 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000582 devfn += 7;
583 }
584}
585
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000586#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700587
588static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
589{
590 return 0;
591}
592
593static void __init mpic_scan_ht_pics(struct mpic *mpic)
594{
595}
596
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000597#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000598
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000599#ifdef CONFIG_SMP
Benjamin Herrenschmidt2ef613c2010-05-06 18:01:46 +1000600static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000601{
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000602 int cpuid;
603
Yang Li38e13132009-12-16 20:18:11 +0000604 if (cpumask_equal(mask, cpu_all_mask)) {
Benjamin Herrenschmidt2ef613c2010-05-06 18:01:46 +1000605 static int irq_rover = 0;
Thomas Gleixner203041a2010-02-18 02:23:18 +0000606 static DEFINE_RAW_SPINLOCK(irq_rover_lock);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000607 unsigned long flags;
608
609 /* Round-robin distribution... */
610 do_round_robin:
Thomas Gleixner203041a2010-02-18 02:23:18 +0000611 raw_spin_lock_irqsave(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000612
Benjamin Herrenschmidt2ef613c2010-05-06 18:01:46 +1000613 irq_rover = cpumask_next(irq_rover, cpu_online_mask);
614 if (irq_rover >= nr_cpu_ids)
615 irq_rover = cpumask_first(cpu_online_mask);
616
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000617 cpuid = irq_rover;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000618
Thomas Gleixner203041a2010-02-18 02:23:18 +0000619 raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000620 } else {
Yang Li38e13132009-12-16 20:18:11 +0000621 cpuid = cpumask_first_and(mask, cpu_online_mask);
622 if (cpuid >= nr_cpu_ids)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000623 goto do_round_robin;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000624 }
625
Kumar Gala7a0d7942008-12-02 13:37:01 -0600626 return get_hard_smp_processor_id(cpuid);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000627}
628#else
Benjamin Herrenschmidt2ef613c2010-05-06 18:01:46 +1000629static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000630{
631 return hard_smp_processor_id();
632}
633#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000634
635/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000636static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000637{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000638 if (irq < NUM_ISA_INTERRUPTS)
639 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000640
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100641 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000642}
643
Tony Breedsd69a78d2009-04-07 18:26:54 +0000644/* Determine if the linux irq is an IPI */
645static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
646{
Grant Likely476eb492011-05-04 15:02:15 +1000647 unsigned int src = virq_to_hw(irq);
Tony Breedsd69a78d2009-04-07 18:26:54 +0000648
649 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
650}
651
Scott Woodea941872011-03-24 16:43:55 -0500652/* Determine if the linux irq is a timer */
653static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int irq)
654{
655 unsigned int src = virq_to_hw(irq);
656
657 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
658}
Tony Breedsd69a78d2009-04-07 18:26:54 +0000659
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000660/* Convert a cpu mask from logical to physical cpu numbers. */
661static inline u32 mpic_physmask(u32 cpumask)
662{
663 int i;
664 u32 mask = 0;
665
Milton Millerebc04212011-05-10 19:28:59 +0000666 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
668 return mask;
669}
670
671#ifdef CONFIG_SMP
672/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000673static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000674{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000675 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000676}
677#endif
678
679/* Get the mpic structure from the irq number */
680static inline struct mpic * mpic_from_irq(unsigned int irq)
681{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100682 return irq_get_chip_data(irq);
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000683}
684
685/* Get the mpic structure from the irq data */
686static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
687{
688 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000689}
690
691/* Send an EOI */
692static inline void mpic_eoi(struct mpic *mpic)
693{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000694 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
695 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000696}
697
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000698/*
699 * Linux descriptor level callbacks
700 */
701
702
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000703void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000704{
705 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000706 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000707 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000708
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000709 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000710
Zang Roy-r6191172335932006-08-25 14:16:30 +1000711 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
712 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100713 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000714 /* make sure mask gets to controller before we return to user */
715 do {
716 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000717 printk(KERN_ERR "%s: timeout on hwirq %u\n",
718 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000719 break;
720 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000721 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100722}
723
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000724void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000725{
726 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000727 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000728 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000729
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000730 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000731
Zang Roy-r6191172335932006-08-25 14:16:30 +1000732 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
733 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100734 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000735
736 /* make sure mask gets to controller before we return to user */
737 do {
738 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000739 printk(KERN_ERR "%s: timeout on hwirq %u\n",
740 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000741 break;
742 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000743 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000744}
745
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000746void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000747{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000748 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000749
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100750#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000751 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100752#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000753 /* We always EOI on end_irq() even for edge interrupts since that
754 * should only lower the priority, the MPIC should have properly
755 * latched another edge interrupt coming in anyway
756 */
757
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000758 mpic_eoi(mpic);
759}
760
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000761#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000762
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000763static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000764{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000765 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000766 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000767
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000768 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000769
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100770 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000771 mpic_ht_end_irq(mpic, src);
772}
773
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000774static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000775{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000776 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000777 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000778
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000779 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100780 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000781
782 return 0;
783}
784
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000785static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000786{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000787 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000788 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000789
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100790 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000791 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000792}
793
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000794static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000795{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000796 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000797 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000798
799#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000800 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000801#endif
802 /* We always EOI on end_irq() even for edge interrupts since that
803 * should only lower the priority, the MPIC should have properly
804 * latched another edge interrupt coming in anyway
805 */
806
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100807 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000808 mpic_ht_end_irq(mpic, src);
809 mpic_eoi(mpic);
810}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000811#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000812
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000813#ifdef CONFIG_SMP
814
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000815static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000816{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000817 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000818 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000819
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000820 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000821 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
822}
823
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000824static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000825{
826 /* NEVER disable an IPI... that's just plain wrong! */
827}
828
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000829static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000830{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000831 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000832
833 /*
834 * IPIs are marked IRQ_PER_CPU. This has the side effect of
835 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
836 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700837 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000838 * irqs disabled.
839 */
840 mpic_eoi(mpic);
841}
842
843#endif /* CONFIG_SMP */
844
Scott Woodea941872011-03-24 16:43:55 -0500845static void mpic_unmask_tm(struct irq_data *d)
846{
847 struct mpic *mpic = mpic_from_irq_data(d);
848 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
849
850 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, irq, src);
851 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
852 mpic_tm_read(src);
853}
854
855static void mpic_mask_tm(struct irq_data *d)
856{
857 struct mpic *mpic = mpic_from_irq_data(d);
858 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
859
860 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
861 mpic_tm_read(src);
862}
863
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000864int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
865 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000866{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000867 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000868 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000869
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000870 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000871 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000872
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000873 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
874 } else {
Milton Miller2a116f32011-05-10 19:29:02 +0000875 u32 mask = cpumask_bits(cpumask)[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000876
Milton Miller2a116f32011-05-10 19:29:02 +0000877 mask &= cpumask_bits(cpu_online_mask)[0];
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000878
879 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Milton Miller2a116f32011-05-10 19:29:02 +0000880 mpic_physmask(mask));
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000881 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700882
883 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000884}
885
Zang Roy-r6191172335932006-08-25 14:16:30 +1000886static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000887{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000888 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700889 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000890 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000891 return MPIC_INFO(VECPRI_SENSE_EDGE) |
892 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000893 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700894 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000895 return MPIC_INFO(VECPRI_SENSE_EDGE) |
896 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000897 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000898 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
899 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000900 case IRQ_TYPE_LEVEL_LOW:
901 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000902 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
903 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000904 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700905}
906
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000907int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700908{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000909 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000910 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700911 unsigned int vecpri, vold, vnew;
912
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700913 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000914 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700915
916 if (src >= mpic->irq_count)
917 return -EINVAL;
918
919 if (flow_type == IRQ_TYPE_NONE)
920 if (mpic->senses && src < mpic->senses_count)
921 flow_type = mpic->senses[src];
922 if (flow_type == IRQ_TYPE_NONE)
923 flow_type = IRQ_TYPE_LEVEL_LOW;
924
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100925 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700926
927 if (mpic_is_ht_interrupt(mpic, src))
928 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
929 MPIC_VECPRI_SENSE_EDGE;
930 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000931 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700932
Zang Roy-r6191172335932006-08-25 14:16:30 +1000933 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
934 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
935 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700936 vnew |= vecpri;
937 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000938 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700939
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100940 return IRQ_SET_MASK_OK_NOCOPY;;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000941}
942
Olof Johansson38958dd2007-12-12 17:44:46 +1100943void mpic_set_vector(unsigned int virq, unsigned int vector)
944{
945 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000946 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100947 unsigned int vecpri;
948
949 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
950 mpic, virq, src, vector);
951
952 if (src >= mpic->irq_count)
953 return;
954
955 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
956 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
957 vecpri |= vector;
958 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
959}
960
Meador Ingedfec2202011-03-14 10:01:06 +0000961void mpic_set_destination(unsigned int virq, unsigned int cpuid)
962{
963 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000964 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000965
966 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
967 mpic, virq, src, cpuid);
968
969 if (src >= mpic->irq_count)
970 return;
971
972 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
973}
974
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000975static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000976 .irq_mask = mpic_mask_irq,
977 .irq_unmask = mpic_unmask_irq,
978 .irq_eoi = mpic_end_irq,
979 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000980};
981
982#ifdef CONFIG_SMP
983static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000984 .irq_mask = mpic_mask_ipi,
985 .irq_unmask = mpic_unmask_ipi,
986 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000987};
988#endif /* CONFIG_SMP */
989
Scott Woodea941872011-03-24 16:43:55 -0500990static struct irq_chip mpic_tm_chip = {
991 .irq_mask = mpic_mask_tm,
992 .irq_unmask = mpic_unmask_tm,
993 .irq_eoi = mpic_end_irq,
994};
995
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000996#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000997static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000998 .irq_startup = mpic_startup_ht_irq,
999 .irq_shutdown = mpic_shutdown_ht_irq,
1000 .irq_mask = mpic_mask_irq,
1001 .irq_unmask = mpic_unmask_ht_irq,
1002 .irq_eoi = mpic_end_ht_irq,
1003 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001004};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001005#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001006
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001007
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001008static int mpic_host_match(struct irq_host *h, struct device_node *node)
1009{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001010 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +10001011 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001012}
1013
1014static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001015 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001016{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001017 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001018 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001019
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001020 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001021
Olof Johansson7df24572007-01-28 23:33:18 -06001022 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001023 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001024 if (mpic->protected && test_bit(hw, mpic->protected))
1025 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001026
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001027#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -06001028 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001029 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
1030
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001031 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001032 irq_set_chip_data(virq, mpic);
1033 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001034 handle_percpu_irq);
1035 return 0;
1036 }
1037#endif /* CONFIG_SMP */
1038
Scott Woodea941872011-03-24 16:43:55 -05001039 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
1040 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
1041
1042 DBG("mpic: mapping as timer\n");
1043 irq_set_chip_data(virq, mpic);
1044 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1045 handle_fasteoi_irq);
1046 return 0;
1047 }
1048
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001049 if (hw >= mpic->irq_count)
1050 return -EINVAL;
1051
Michael Ellermana7de7c72007-05-08 12:58:36 +10001052 mpic_msi_reserve_hwirq(mpic, hw);
1053
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001054 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001055 chip = &mpic->hc_irq;
1056
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001057#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001058 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001059 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001060 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001061#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001062
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001063 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001064
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001065 irq_set_chip_data(virq, mpic);
1066 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001067
1068 /* Set default irq type */
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001069 irq_set_irq_type(virq, IRQ_TYPE_NONE);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001070
Meador Ingedfec2202011-03-14 10:01:06 +00001071 /* If the MPIC was reset, then all vectors have already been
1072 * initialized. Otherwise, a per source lazy initialization
1073 * is done here.
1074 */
1075 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001076 mpic_set_vector(virq, hw);
Meador Inged6a26392011-03-14 10:01:07 +00001077 mpic_set_destination(virq, mpic_processor_id(mpic));
Meador Ingedfec2202011-03-14 10:01:06 +00001078 mpic_irq_set_priority(virq, 8);
1079 }
1080
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001081 return 0;
1082}
1083
1084static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001085 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001086 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1087
1088{
Scott Wood22d168c2011-03-24 16:43:54 -05001089 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001090 static unsigned char map_mpic_senses[4] = {
1091 IRQ_TYPE_EDGE_RISING,
1092 IRQ_TYPE_LEVEL_LOW,
1093 IRQ_TYPE_LEVEL_HIGH,
1094 IRQ_TYPE_EDGE_FALLING,
1095 };
1096
1097 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001098 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1099 /*
1100 * Freescale MPIC with extended intspec:
1101 * First two cells are as usual. Third specifies
1102 * an "interrupt type". Fourth is type-specific data.
1103 *
1104 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1105 */
1106 switch (intspec[2]) {
1107 case 0:
1108 case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
1109 break;
1110 case 2:
1111 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1112 return -EINVAL;
1113
1114 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1115 break;
1116 case 3:
1117 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1118 return -EINVAL;
1119
1120 *out_hwirq = mpic->timer_vecs[intspec[0]];
1121 break;
1122 default:
1123 pr_debug("%s: unknown irq type %u\n",
1124 __func__, intspec[2]);
1125 return -EINVAL;
1126 }
1127
1128 *out_flags = map_mpic_senses[intspec[1] & 3];
1129 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001130 u32 mask = 0x3;
1131
1132 /* Apple invented a new race of encoding on machines with
1133 * an HT APIC. They encode, among others, the index within
1134 * the HT APIC. We don't care about it here since thankfully,
1135 * it appears that they have the APIC already properly
1136 * configured, and thus our current fixup code that reads the
1137 * APIC config works fine. However, we still need to mask out
1138 * bits in the specifier to make sure we only get bit 0 which
1139 * is the level/edge bit (the only sense bit exposed by Apple),
1140 * as their bit 1 means something else.
1141 */
1142 if (machine_is(powermac))
1143 mask = 0x1;
1144 *out_flags = map_mpic_senses[intspec[1] & mask];
1145 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001146 *out_flags = IRQ_TYPE_NONE;
1147
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001148 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1149 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1150
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001151 return 0;
1152}
1153
1154static struct irq_host_ops mpic_host_ops = {
1155 .match = mpic_host_match,
1156 .map = mpic_host_map,
1157 .xlate = mpic_host_xlate,
1158};
1159
Meador Ingedfec2202011-03-14 10:01:06 +00001160static int mpic_reset_prohibited(struct device_node *node)
1161{
1162 return node && of_get_property(node, "pic-no-reset", NULL);
1163}
1164
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001165/*
1166 * Exported functions
1167 */
1168
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001169struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001170 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001171 unsigned int flags,
1172 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001173 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001174 const char *name)
1175{
1176 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001177 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001178 const char *vers;
1179 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001180 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001181 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001182
Kumar Gala85355bb2009-06-18 22:01:20 +00001183 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001184 if (mpic == NULL)
1185 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001186
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001187 mpic->name = name;
1188
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001189 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001190 mpic->hc_irq.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001191 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001192 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001193#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001194 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001195 mpic->hc_ht_irq.name = name;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001196 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001197 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001198#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001199
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001200#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001201 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001202 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001203#endif /* CONFIG_SMP */
1204
Scott Woodea941872011-03-24 16:43:55 -05001205 mpic->hc_tm = mpic_tm_chip;
1206 mpic->hc_tm.name = name;
1207
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001208 mpic->flags = flags;
1209 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001210 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001211 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001212
Olof Johansson7df24572007-01-28 23:33:18 -06001213 if (flags & MPIC_LARGE_VECTORS)
1214 intvec_top = 2047;
1215 else
1216 intvec_top = 255;
1217
Scott Woodea941872011-03-24 16:43:55 -05001218 mpic->timer_vecs[0] = intvec_top - 12;
1219 mpic->timer_vecs[1] = intvec_top - 11;
1220 mpic->timer_vecs[2] = intvec_top - 10;
1221 mpic->timer_vecs[3] = intvec_top - 9;
1222 mpic->timer_vecs[4] = intvec_top - 8;
1223 mpic->timer_vecs[5] = intvec_top - 7;
1224 mpic->timer_vecs[6] = intvec_top - 6;
1225 mpic->timer_vecs[7] = intvec_top - 5;
Olof Johansson7df24572007-01-28 23:33:18 -06001226 mpic->ipi_vecs[0] = intvec_top - 4;
1227 mpic->ipi_vecs[1] = intvec_top - 3;
1228 mpic->ipi_vecs[2] = intvec_top - 2;
1229 mpic->ipi_vecs[3] = intvec_top - 1;
1230 mpic->spurious_vec = intvec_top;
1231
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001232 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001233 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001234 mpic->flags |= MPIC_BIG_ENDIAN;
Scott Wood22d168c2011-03-24 16:43:54 -05001235 if (node && of_device_is_compatible(node, "fsl,mpic"))
1236 mpic->flags |= MPIC_FSL;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001237
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001238 /* Look for protected sources */
1239 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001240 int psize;
1241 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001242 const u32 *psrc =
1243 of_get_property(node, "protected-sources", &psize);
1244 if (psrc) {
1245 psize /= 4;
1246 bits = intvec_top + 1;
1247 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
Anton Vorontsovea960252009-07-01 10:59:57 +00001248 mpic->protected = kzalloc(mapsize, GFP_KERNEL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001249 BUG_ON(mpic->protected == NULL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001250 for (i = 0; i < psize; i++) {
1251 if (psrc[i] > intvec_top)
1252 continue;
1253 __set_bit(psrc[i], mpic->protected);
1254 }
1255 }
1256 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001257
Zang Roy-r6191172335932006-08-25 14:16:30 +10001258#ifdef CONFIG_MPIC_WEIRD
1259 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1260#endif
1261
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001262 /* default register type */
1263 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1264 mpic_access_mmio_be : mpic_access_mmio_le;
1265
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001266 /* If no physical address is passed in, a device-node is mandatory */
1267 BUG_ON(paddr == 0 && node == NULL);
1268
1269 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001270 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001271#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001272 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001273 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001274#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001275 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001276#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001277 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001278
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001279 /* If the MPIC is not DCR based, and no physical address was passed
1280 * in, try to obtain one
1281 */
1282 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001283 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001284 BUG_ON(reg == NULL);
1285 paddr = of_translate_address(node, reg);
1286 BUG_ON(paddr == OF_BAD_ADDR);
1287 }
1288
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001289 /* Map the global registers */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001290 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1291 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001292
1293 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001294
1295 /* When using a device-node, reset requests are only honored if the MPIC
1296 * is allowed to reset.
1297 */
1298 if (mpic_reset_prohibited(node))
1299 mpic->flags |= MPIC_NO_RESET;
1300
1301 if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
1302 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001303 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1304 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001305 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001306 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001307 & MPIC_GREG_GCONF_RESET)
1308 mb();
1309 }
1310
Kumar Galad91e4ea2009-01-07 15:53:29 -06001311 /* CoreInt */
1312 if (flags & MPIC_ENABLE_COREINT)
1313 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1314 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1315 | MPIC_GREG_GCONF_COREINT);
1316
Olof Johanssonf3653552007-12-20 13:11:18 -06001317 if (flags & MPIC_ENABLE_MCK)
1318 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1319 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1320 | MPIC_GREG_GCONF_MCK);
1321
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001322 /* Read feature register, calculate num CPUs and, for non-ISU
1323 * MPICs, num sources as well. On ISU MPICs, sources are counted
1324 * as ISUs are added
1325 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001326 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1327 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001328 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001329 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001330 if (flags & MPIC_BROKEN_FRR_NIRQS)
1331 mpic->num_sources = mpic->irq_count;
1332 else
1333 mpic->num_sources =
1334 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1335 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001336 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001337
1338 /* Map the per-CPU registers */
1339 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001340 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001341 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1342 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001343 }
1344
1345 /* Initialize main ISU if none provided */
1346 if (mpic->isu_size == 0) {
1347 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001348 mpic_map(mpic, node, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001349 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001350 }
1351 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1352 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1353
Kumar Gala31207da2009-05-08 12:08:20 +00001354 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1355 isu_size ? isu_size : mpic->num_sources,
1356 &mpic_host_ops,
1357 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1358 if (mpic->irqhost == NULL)
1359 return NULL;
1360
1361 mpic->irqhost->host_data = mpic;
1362
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001363 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001364 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001365 case 1:
1366 vers = "1.0";
1367 break;
1368 case 2:
1369 vers = "1.2";
1370 break;
1371 case 3:
1372 vers = "1.3";
1373 break;
1374 default:
1375 vers = "<unknown>";
1376 break;
1377 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001378 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1379 " max %d CPUs\n",
1380 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1381 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1382 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001383
1384 mpic->next = mpics;
1385 mpics = mpic;
1386
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001387 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001388 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001389 irq_set_default_host(mpic->irqhost);
1390 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001391
1392 return mpic;
1393}
1394
1395void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001396 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001397{
1398 unsigned int isu_first = isu_num * mpic->isu_size;
1399
1400 BUG_ON(isu_num >= MPIC_MAX_ISU);
1401
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001402 mpic_map(mpic, mpic->irqhost->of_node,
1403 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001404 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001405
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001406 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1407 mpic->num_sources = isu_first + mpic->isu_size;
1408}
1409
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001410void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1411{
1412 mpic->senses = senses;
1413 mpic->senses_count = count;
1414}
1415
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001416void __init mpic_init(struct mpic *mpic)
1417{
1418 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001419 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001420
1421 BUG_ON(mpic->num_sources == 0);
1422
1423 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1424
1425 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001426 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001427
Scott Woodea941872011-03-24 16:43:55 -05001428 /* Initialize timers to our reserved vectors and mask them for now */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429 for (i = 0; i < 4; i++) {
1430 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001431 i * MPIC_INFO(TIMER_STRIDE) +
Scott Woodea941872011-03-24 16:43:55 -05001432 MPIC_INFO(TIMER_DESTINATION),
1433 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001434 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001435 i * MPIC_INFO(TIMER_STRIDE) +
1436 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001437 MPIC_VECPRI_MASK |
Scott Woodea941872011-03-24 16:43:55 -05001438 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001439 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001440 }
1441
1442 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1443 mpic_test_broken_ipi(mpic);
1444 for (i = 0; i < 4; i++) {
1445 mpic_ipi_write(i,
1446 MPIC_VECPRI_MASK |
1447 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001448 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001449 }
1450
1451 /* Initialize interrupt sources */
1452 if (mpic->irq_count == 0)
1453 mpic->irq_count = mpic->num_sources;
1454
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001455 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001456 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001457 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001458 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001459 mpic_u3msi_init(mpic);
1460 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001461
Olof Johansson38958dd2007-12-12 17:44:46 +11001462 mpic_pasemi_msi_init(mpic);
1463
Meador Inged6a26392011-03-14 10:01:07 +00001464 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001465
Meador Ingedfec2202011-03-14 10:01:06 +00001466 if (!(mpic->flags & MPIC_NO_RESET)) {
1467 for (i = 0; i < mpic->num_sources; i++) {
1468 /* start with vector = source number, and masked */
1469 u32 vecpri = MPIC_VECPRI_MASK | i |
1470 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001471
Meador Ingedfec2202011-03-14 10:01:06 +00001472 /* check if protected */
1473 if (mpic->protected && test_bit(i, mpic->protected))
1474 continue;
1475 /* init hw */
1476 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1477 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1478 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001479 }
1480
Olof Johansson7df24572007-01-28 23:33:18 -06001481 /* Init spurious vector */
1482 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001483
Zang Roy-r6191172335932006-08-25 14:16:30 +10001484 /* Disable 8259 passthrough, if supported */
1485 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1486 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1487 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1488 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001489
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001490 if (mpic->flags & MPIC_NO_BIAS)
1491 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1492 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1493 | MPIC_GREG_GCONF_NO_BIAS);
1494
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001495 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001496 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001497
1498#ifdef CONFIG_PM
1499 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001500 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1501 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001502 BUG_ON(mpic->save_data == NULL);
1503#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001504}
1505
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001506void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1507{
1508 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001509
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001510 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1511 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1512 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1513 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1514}
1515
1516void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1517{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001518 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001519 u32 v;
1520
Thomas Gleixner203041a2010-02-18 02:23:18 +00001521 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001522 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1523 if (enable)
1524 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1525 else
1526 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1527 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001528 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001529}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001530
1531void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1532{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001533 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001534 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001535 unsigned long flags;
1536 u32 reg;
1537
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001538 if (!mpic)
1539 return;
1540
Thomas Gleixner203041a2010-02-18 02:23:18 +00001541 raw_spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001542 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001543 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001544 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001545 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001546 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Scott Woodea941872011-03-24 16:43:55 -05001547 } else if (mpic_is_tm(mpic, irq)) {
1548 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1549 ~MPIC_VECPRI_PRIORITY_MASK;
1550 mpic_tm_write(src - mpic->timer_vecs[0],
1551 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001552 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001553 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001554 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001555 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001556 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1557 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001558 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001559}
1560
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001561void mpic_setup_this_cpu(void)
1562{
1563#ifdef CONFIG_SMP
1564 struct mpic *mpic = mpic_primary;
1565 unsigned long flags;
1566 u32 msk = 1 << hard_smp_processor_id();
1567 unsigned int i;
1568
1569 BUG_ON(mpic == NULL);
1570
1571 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1572
Thomas Gleixner203041a2010-02-18 02:23:18 +00001573 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001574
1575 /* let the mpic know we want intrs. default affinity is 0xffffffff
1576 * until changed via /proc. That's how it's done on x86. If we want
1577 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001578 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001579 */
1580 if (distribute_irqs) {
1581 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001582 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1583 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001584 }
1585
1586 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001587 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001588
Thomas Gleixner203041a2010-02-18 02:23:18 +00001589 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001590#endif /* CONFIG_SMP */
1591}
1592
1593int mpic_cpu_get_priority(void)
1594{
1595 struct mpic *mpic = mpic_primary;
1596
Zang Roy-r6191172335932006-08-25 14:16:30 +10001597 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001598}
1599
1600void mpic_cpu_set_priority(int prio)
1601{
1602 struct mpic *mpic = mpic_primary;
1603
1604 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001605 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001606}
1607
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001608void mpic_teardown_this_cpu(int secondary)
1609{
1610 struct mpic *mpic = mpic_primary;
1611 unsigned long flags;
1612 u32 msk = 1 << hard_smp_processor_id();
1613 unsigned int i;
1614
1615 BUG_ON(mpic == NULL);
1616
1617 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001618 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001619
1620 /* let the mpic know we don't want intrs. */
1621 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001622 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1623 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001624
1625 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001626 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001627 /* We need to EOI the IPI since not all platforms reset the MPIC
1628 * on boot and new interrupts wouldn't get delivered otherwise.
1629 */
1630 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001631
Thomas Gleixner203041a2010-02-18 02:23:18 +00001632 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001633}
1634
1635
Olof Johanssonf3653552007-12-20 13:11:18 -06001636static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001637{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001638 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001639
Olof Johanssonf3653552007-12-20 13:11:18 -06001640 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001641#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001642 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001643#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001644 if (unlikely(src == mpic->spurious_vec)) {
1645 if (mpic->flags & MPIC_SPV_EOI)
1646 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001647 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001648 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001649 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1650 if (printk_ratelimit())
1651 printk(KERN_WARNING "%s: Got protected source %d !\n",
1652 mpic->name, (int)src);
1653 mpic_eoi(mpic);
1654 return NO_IRQ;
1655 }
1656
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001657 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001658}
1659
Olof Johanssonf3653552007-12-20 13:11:18 -06001660unsigned int mpic_get_one_irq(struct mpic *mpic)
1661{
1662 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1663}
1664
Olaf Hering35a84c22006-10-07 22:08:26 +10001665unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001666{
1667 struct mpic *mpic = mpic_primary;
1668
1669 BUG_ON(mpic == NULL);
1670
Olaf Hering35a84c22006-10-07 22:08:26 +10001671 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001672}
1673
Kumar Galad91e4ea2009-01-07 15:53:29 -06001674unsigned int mpic_get_coreint_irq(void)
1675{
1676#ifdef CONFIG_BOOKE
1677 struct mpic *mpic = mpic_primary;
1678 u32 src;
1679
1680 BUG_ON(mpic == NULL);
1681
1682 src = mfspr(SPRN_EPR);
1683
1684 if (unlikely(src == mpic->spurious_vec)) {
1685 if (mpic->flags & MPIC_SPV_EOI)
1686 mpic_eoi(mpic);
1687 return NO_IRQ;
1688 }
1689 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1690 if (printk_ratelimit())
1691 printk(KERN_WARNING "%s: Got protected source %d !\n",
1692 mpic->name, (int)src);
1693 return NO_IRQ;
1694 }
1695
1696 return irq_linear_revmap(mpic->irqhost, src);
1697#else
1698 return NO_IRQ;
1699#endif
1700}
1701
Olof Johanssonf3653552007-12-20 13:11:18 -06001702unsigned int mpic_get_mcirq(void)
1703{
1704 struct mpic *mpic = mpic_primary;
1705
1706 BUG_ON(mpic == NULL);
1707
1708 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1709}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001710
1711#ifdef CONFIG_SMP
1712void mpic_request_ipis(void)
1713{
1714 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001715 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001716 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001717
Frans Pop8354be92010-02-06 07:47:20 +00001718 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001719
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001720 for (i = 0; i < 4; i++) {
1721 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001722 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001723 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001724 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1725 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001726 }
Milton Miller78608dd2008-10-10 01:56:50 +00001727 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001728 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001729}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001730
Milton Miller3caba982011-05-10 19:29:17 +00001731void smp_mpic_message_pass(int cpu, int msg)
Benjamin Herrenschmidt2ef613c2010-05-06 18:01:46 +10001732{
1733 struct mpic *mpic = mpic_primary;
Milton Miller3caba982011-05-10 19:29:17 +00001734 u32 physmask;
Benjamin Herrenschmidt2ef613c2010-05-06 18:01:46 +10001735
1736 BUG_ON(mpic == NULL);
1737
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001738 /* make sure we're sending something that translates to an IPI */
1739 if ((unsigned int)msg > 3) {
1740 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1741 smp_processor_id(), msg);
1742 return;
1743 }
Milton Miller3caba982011-05-10 19:29:17 +00001744
1745#ifdef DEBUG_IPI
1746 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1747#endif
1748
1749 physmask = 1 << get_hard_smp_processor_id(cpu);
1750
1751 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1752 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001753}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001754
1755int __init smp_mpic_probe(void)
1756{
1757 int nr_cpus;
1758
1759 DBG("smp_mpic_probe()...\n");
1760
Benjamin Herrenschmidt2ef613c2010-05-06 18:01:46 +10001761 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001762
1763 DBG("nr_cpus: %d\n", nr_cpus);
1764
1765 if (nr_cpus > 1)
1766 mpic_request_ipis();
1767
1768 return nr_cpus;
1769}
1770
1771void __devinit smp_mpic_setup_cpu(int cpu)
1772{
1773 mpic_setup_this_cpu();
1774}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001775
1776void mpic_reset_core(int cpu)
1777{
1778 struct mpic *mpic = mpic_primary;
1779 u32 pir;
1780 int cpuid = get_hard_smp_processor_id(cpu);
1781
1782 /* Set target bit for core reset */
1783 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1784 pir |= (1 << cpuid);
1785 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1786 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1787
1788 /* Restore target bit after reset complete */
1789 pir &= ~(1 << cpuid);
1790 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1791 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1792}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001793#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001794
1795#ifdef CONFIG_PM
1796static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1797{
1798 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1799 int i;
1800
1801 for (i = 0; i < mpic->num_sources; i++) {
1802 mpic->save_data[i].vecprio =
1803 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1804 mpic->save_data[i].dest =
1805 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1806 }
1807
1808 return 0;
1809}
1810
1811static int mpic_resume(struct sys_device *dev)
1812{
1813 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1814 int i;
1815
1816 for (i = 0; i < mpic->num_sources; i++) {
1817 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1818 mpic->save_data[i].vecprio);
1819 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1820 mpic->save_data[i].dest);
1821
1822#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001823 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001824 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1825
1826 if (fixup->base) {
1827 /* we use the lowest bit in an inverted meaning */
1828 if ((mpic->save_data[i].fixup_data & 1) == 0)
1829 continue;
1830
1831 /* Enable and configure */
1832 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1833
1834 writel(mpic->save_data[i].fixup_data & ~1,
1835 fixup->base + 4);
1836 }
1837 }
1838#endif
1839 } /* end for loop */
1840
1841 return 0;
1842}
1843#endif
1844
1845static struct sysdev_class mpic_sysclass = {
1846#ifdef CONFIG_PM
1847 .resume = mpic_resume,
1848 .suspend = mpic_suspend,
1849#endif
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001850 .name = "mpic",
Johannes Berg3669e932007-05-02 16:33:41 +10001851};
1852
1853static int mpic_init_sys(void)
1854{
1855 struct mpic *mpic = mpics;
1856 int error, id = 0;
1857
1858 error = sysdev_class_register(&mpic_sysclass);
1859
1860 while (mpic && !error) {
1861 mpic->sysdev.cls = &mpic_sysclass;
1862 mpic->sysdev.id = id++;
1863 error = sysdev_register(&mpic->sysdev);
1864 mpic = mpic->next;
1865 }
1866 return error;
1867}
1868
1869device_initcall(mpic_init_sys);