blob: aad27c86fed0a35920963f6cc88aff3dcc73af31 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020021#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070022#include <linux/regulator/consumer.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080023
Pierre Ossman2f730fe2008-03-17 10:29:38 +010024#include <linux/leds.h>
25
Aries Lee22113ef2010-12-15 08:14:24 +010026#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080027#include <linux/mmc/host.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080028
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include "sdhci.h"
30
31#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmand129bce2006-03-24 03:18:17 -080033#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010034 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080035
Pierre Ossmanf9134312008-12-21 17:01:48 +010036#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
37 defined(CONFIG_MMC_SDHCI_MODULE))
38#define SDHCI_USE_LEDS_CLASS
39#endif
40
Arindam Nathb513ea22011-05-05 12:19:04 +053041#define MAX_TUNING_LOOP 40
42
Pierre Ossmandf673b22006-06-30 02:22:31 -070043static unsigned int debug_quirks = 0;
Pierre Ossman67435272006-06-30 02:22:31 -070044
Pierre Ossmand129bce2006-03-24 03:18:17 -080045static void sdhci_finish_data(struct sdhci_host *);
46
47static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
48static void sdhci_finish_command(struct sdhci_host *);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +053049static int sdhci_execute_tuning(struct mmc_host *mmc);
50static void sdhci_tuning_timer(unsigned long data);
Pierre Ossmand129bce2006-03-24 03:18:17 -080051
52static void sdhci_dumpregs(struct sdhci_host *host)
53{
Philip Rakity412ab652010-09-22 15:25:13 -070054 printk(KERN_DEBUG DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
55 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080056
57 printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030058 sdhci_readl(host, SDHCI_DMA_ADDRESS),
59 sdhci_readw(host, SDHCI_HOST_VERSION));
Pierre Ossmand129bce2006-03-24 03:18:17 -080060 printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030061 sdhci_readw(host, SDHCI_BLOCK_SIZE),
62 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Pierre Ossmand129bce2006-03-24 03:18:17 -080063 printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030064 sdhci_readl(host, SDHCI_ARGUMENT),
65 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Pierre Ossmand129bce2006-03-24 03:18:17 -080066 printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030067 sdhci_readl(host, SDHCI_PRESENT_STATE),
68 sdhci_readb(host, SDHCI_HOST_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080069 printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030070 sdhci_readb(host, SDHCI_POWER_CONTROL),
71 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080072 printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030073 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
74 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Pierre Ossmand129bce2006-03-24 03:18:17 -080075 printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030076 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
77 sdhci_readl(host, SDHCI_INT_STATUS));
Pierre Ossmand129bce2006-03-24 03:18:17 -080078 printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030079 sdhci_readl(host, SDHCI_INT_ENABLE),
80 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Pierre Ossmand129bce2006-03-24 03:18:17 -080081 printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030082 sdhci_readw(host, SDHCI_ACMD12_ERR),
83 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Philip Rakitye8120ad2010-11-30 00:55:23 -050084 printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030085 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -050086 sdhci_readl(host, SDHCI_CAPABILITIES_1));
87 printk(KERN_DEBUG DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
88 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030089 sdhci_readl(host, SDHCI_MAX_CURRENT));
Arindam Nathf2119df2011-05-05 12:18:57 +053090 printk(KERN_DEBUG DRIVER_NAME ": Host ctl2: 0x%08x\n",
91 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -080092
Ben Dooksbe3f4ae2009-06-08 23:33:52 +010093 if (host->flags & SDHCI_USE_ADMA)
94 printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
95 readl(host->ioaddr + SDHCI_ADMA_ERROR),
96 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
97
Pierre Ossmand129bce2006-03-24 03:18:17 -080098 printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
99}
100
101/*****************************************************************************\
102 * *
103 * Low level functions *
104 * *
105\*****************************************************************************/
106
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300107static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
108{
109 u32 ier;
110
111 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
112 ier &= ~clear;
113 ier |= set;
114 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
115 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
116}
117
118static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
119{
120 sdhci_clear_set_irqs(host, 0, irqs);
121}
122
123static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
124{
125 sdhci_clear_set_irqs(host, irqs, 0);
126}
127
128static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
129{
130 u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;
131
Anton Vorontsov68d1fb72009-03-17 00:13:52 +0300132 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
133 return;
134
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300135 if (enable)
136 sdhci_unmask_irqs(host, irqs);
137 else
138 sdhci_mask_irqs(host, irqs);
139}
140
141static void sdhci_enable_card_detection(struct sdhci_host *host)
142{
143 sdhci_set_card_detection(host, true);
144}
145
146static void sdhci_disable_card_detection(struct sdhci_host *host)
147{
148 sdhci_set_card_detection(host, false);
149}
150
Pierre Ossmand129bce2006-03-24 03:18:17 -0800151static void sdhci_reset(struct sdhci_host *host, u8 mask)
152{
Pierre Ossmane16514d2006-06-30 02:22:24 -0700153 unsigned long timeout;
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300154 u32 uninitialized_var(ier);
Pierre Ossmane16514d2006-06-30 02:22:24 -0700155
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100156 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300157 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
Pierre Ossman8a4da142006-10-04 02:15:40 -0700158 SDHCI_CARD_PRESENT))
159 return;
160 }
161
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300162 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
163 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
164
Philip Rakity393c1a32011-01-21 11:26:40 -0800165 if (host->ops->platform_reset_enter)
166 host->ops->platform_reset_enter(host, mask);
167
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300168 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800169
Pierre Ossmane16514d2006-06-30 02:22:24 -0700170 if (mask & SDHCI_RESET_ALL)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800171 host->clock = 0;
172
Pierre Ossmane16514d2006-06-30 02:22:24 -0700173 /* Wait max 100 ms */
174 timeout = 100;
175
176 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300177 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d2006-06-30 02:22:24 -0700178 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100179 printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d2006-06-30 02:22:24 -0700180 mmc_hostname(host->mmc), (int)mask);
181 sdhci_dumpregs(host);
182 return;
183 }
184 timeout--;
185 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800186 }
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300187
Philip Rakity393c1a32011-01-21 11:26:40 -0800188 if (host->ops->platform_reset_exit)
189 host->ops->platform_reset_exit(host, mask);
190
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300191 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
192 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800193}
194
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800195static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
196
197static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800198{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800199 if (soft)
200 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
201 else
202 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800203
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300204 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
205 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
Pierre Ossman3192a282006-06-30 02:22:26 -0700206 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
207 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300208 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800209
210 if (soft) {
211 /* force clock reconfiguration */
212 host->clock = 0;
213 sdhci_set_ios(host->mmc, &host->mmc->ios);
214 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300215}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800216
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300217static void sdhci_reinit(struct sdhci_host *host)
218{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800219 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300220 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800221}
222
223static void sdhci_activate_led(struct sdhci_host *host)
224{
225 u8 ctrl;
226
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300227 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800228 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300229 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800230}
231
232static void sdhci_deactivate_led(struct sdhci_host *host)
233{
234 u8 ctrl;
235
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300236 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800237 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300238 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800239}
240
Pierre Ossmanf9134312008-12-21 17:01:48 +0100241#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100242static void sdhci_led_control(struct led_classdev *led,
243 enum led_brightness brightness)
244{
245 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
246 unsigned long flags;
247
248 spin_lock_irqsave(&host->lock, flags);
249
250 if (brightness == LED_OFF)
251 sdhci_deactivate_led(host);
252 else
253 sdhci_activate_led(host);
254
255 spin_unlock_irqrestore(&host->lock, flags);
256}
257#endif
258
Pierre Ossmand129bce2006-03-24 03:18:17 -0800259/*****************************************************************************\
260 * *
261 * Core functions *
262 * *
263\*****************************************************************************/
264
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100265static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800266{
Pierre Ossman76591502008-07-21 00:32:11 +0200267 unsigned long flags;
268 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700269 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200270 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800271
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100272 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800273
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100274 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200275 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800276
Pierre Ossman76591502008-07-21 00:32:11 +0200277 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800278
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100279 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200280 if (!sg_miter_next(&host->sg_miter))
281 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800282
Pierre Ossman76591502008-07-21 00:32:11 +0200283 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800284
Pierre Ossman76591502008-07-21 00:32:11 +0200285 blksize -= len;
286 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200287
Pierre Ossman76591502008-07-21 00:32:11 +0200288 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800289
Pierre Ossman76591502008-07-21 00:32:11 +0200290 while (len) {
291 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300292 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200293 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800294 }
Pierre Ossman76591502008-07-21 00:32:11 +0200295
296 *buf = scratch & 0xFF;
297
298 buf++;
299 scratch >>= 8;
300 chunk--;
301 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800302 }
303 }
Pierre Ossman76591502008-07-21 00:32:11 +0200304
305 sg_miter_stop(&host->sg_miter);
306
307 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100308}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800309
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100310static void sdhci_write_block_pio(struct sdhci_host *host)
311{
Pierre Ossman76591502008-07-21 00:32:11 +0200312 unsigned long flags;
313 size_t blksize, len, chunk;
314 u32 scratch;
315 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100316
317 DBG("PIO writing\n");
318
319 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200320 chunk = 0;
321 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100322
Pierre Ossman76591502008-07-21 00:32:11 +0200323 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100324
325 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200326 if (!sg_miter_next(&host->sg_miter))
327 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100328
Pierre Ossman76591502008-07-21 00:32:11 +0200329 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200330
Pierre Ossman76591502008-07-21 00:32:11 +0200331 blksize -= len;
332 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100333
Pierre Ossman76591502008-07-21 00:32:11 +0200334 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100335
Pierre Ossman76591502008-07-21 00:32:11 +0200336 while (len) {
337 scratch |= (u32)*buf << (chunk * 8);
338
339 buf++;
340 chunk++;
341 len--;
342
343 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300344 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200345 chunk = 0;
346 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100347 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100348 }
349 }
Pierre Ossman76591502008-07-21 00:32:11 +0200350
351 sg_miter_stop(&host->sg_miter);
352
353 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100354}
355
356static void sdhci_transfer_pio(struct sdhci_host *host)
357{
358 u32 mask;
359
360 BUG_ON(!host->data);
361
Pierre Ossman76591502008-07-21 00:32:11 +0200362 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100363 return;
364
365 if (host->data->flags & MMC_DATA_READ)
366 mask = SDHCI_DATA_AVAILABLE;
367 else
368 mask = SDHCI_SPACE_AVAILABLE;
369
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200370 /*
371 * Some controllers (JMicron JMB38x) mess up the buffer bits
372 * for transfers < 4 bytes. As long as it is just one block,
373 * we can ignore the bits.
374 */
375 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
376 (host->data->blocks == 1))
377 mask = ~0;
378
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300379 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300380 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
381 udelay(100);
382
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100383 if (host->data->flags & MMC_DATA_READ)
384 sdhci_read_block_pio(host);
385 else
386 sdhci_write_block_pio(host);
387
Pierre Ossman76591502008-07-21 00:32:11 +0200388 host->blocks--;
389 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100390 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100391 }
392
393 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800394}
395
Pierre Ossman2134a922008-06-28 18:28:51 +0200396static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
397{
398 local_irq_save(*flags);
399 return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
400}
401
402static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
403{
404 kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
405 local_irq_restore(*flags);
406}
407
Ben Dooks118cd172010-03-05 13:43:26 -0800408static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
409{
Ben Dooks9e506f32010-03-05 13:43:29 -0800410 __le32 *dataddr = (__le32 __force *)(desc + 4);
411 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800412
Ben Dooks9e506f32010-03-05 13:43:29 -0800413 /* SDHCI specification says ADMA descriptors should be 4 byte
414 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800415
Ben Dooks9e506f32010-03-05 13:43:29 -0800416 cmdlen[0] = cpu_to_le16(cmd);
417 cmdlen[1] = cpu_to_le16(len);
418
419 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800420}
421
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200422static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200423 struct mmc_data *data)
424{
425 int direction;
426
427 u8 *desc;
428 u8 *align;
429 dma_addr_t addr;
430 dma_addr_t align_addr;
431 int len, offset;
432
433 struct scatterlist *sg;
434 int i;
435 char *buffer;
436 unsigned long flags;
437
438 /*
439 * The spec does not specify endianness of descriptor table.
440 * We currently guess that it is LE.
441 */
442
443 if (data->flags & MMC_DATA_READ)
444 direction = DMA_FROM_DEVICE;
445 else
446 direction = DMA_TO_DEVICE;
447
448 /*
449 * The ADMA descriptor table is mapped further down as we
450 * need to fill it with data first.
451 */
452
453 host->align_addr = dma_map_single(mmc_dev(host->mmc),
454 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700455 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200456 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200457 BUG_ON(host->align_addr & 0x3);
458
459 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
460 data->sg, data->sg_len, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200461 if (host->sg_count == 0)
462 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200463
464 desc = host->adma_desc;
465 align = host->align_buffer;
466
467 align_addr = host->align_addr;
468
469 for_each_sg(data->sg, sg, host->sg_count, i) {
470 addr = sg_dma_address(sg);
471 len = sg_dma_len(sg);
472
473 /*
474 * The SDHCI specification states that ADMA
475 * addresses must be 32-bit aligned. If they
476 * aren't, then we use a bounce buffer for
477 * the (up to three) bytes that screw up the
478 * alignment.
479 */
480 offset = (4 - (addr & 0x3)) & 0x3;
481 if (offset) {
482 if (data->flags & MMC_DATA_WRITE) {
483 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200484 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200485 memcpy(align, buffer, offset);
486 sdhci_kunmap_atomic(buffer, &flags);
487 }
488
Ben Dooks118cd172010-03-05 13:43:26 -0800489 /* tran, valid */
490 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200491
492 BUG_ON(offset > 65536);
493
Pierre Ossman2134a922008-06-28 18:28:51 +0200494 align += 4;
495 align_addr += 4;
496
497 desc += 8;
498
499 addr += offset;
500 len -= offset;
501 }
502
Pierre Ossman2134a922008-06-28 18:28:51 +0200503 BUG_ON(len > 65536);
504
Ben Dooks118cd172010-03-05 13:43:26 -0800505 /* tran, valid */
506 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200507 desc += 8;
508
509 /*
510 * If this triggers then we have a calculation bug
511 * somewhere. :/
512 */
513 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
514 }
515
Thomas Abraham70764a92010-05-26 14:42:04 -0700516 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
517 /*
518 * Mark the last descriptor as the terminating descriptor
519 */
520 if (desc != host->adma_desc) {
521 desc -= 8;
522 desc[0] |= 0x2; /* end */
523 }
524 } else {
525 /*
526 * Add a terminating entry.
527 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200528
Thomas Abraham70764a92010-05-26 14:42:04 -0700529 /* nop, end, valid */
530 sdhci_set_adma_desc(desc, 0, 0, 0x3);
531 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200532
533 /*
534 * Resync align buffer as we might have changed it.
535 */
536 if (data->flags & MMC_DATA_WRITE) {
537 dma_sync_single_for_device(mmc_dev(host->mmc),
538 host->align_addr, 128 * 4, direction);
539 }
540
541 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
542 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
Pierre Ossman980167b2008-07-29 00:53:20 +0200543 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200544 goto unmap_entries;
Pierre Ossman2134a922008-06-28 18:28:51 +0200545 BUG_ON(host->adma_addr & 0x3);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200546
547 return 0;
548
549unmap_entries:
550 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
551 data->sg_len, direction);
552unmap_align:
553 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
554 128 * 4, direction);
555fail:
556 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200557}
558
559static void sdhci_adma_table_post(struct sdhci_host *host,
560 struct mmc_data *data)
561{
562 int direction;
563
564 struct scatterlist *sg;
565 int i, size;
566 u8 *align;
567 char *buffer;
568 unsigned long flags;
569
570 if (data->flags & MMC_DATA_READ)
571 direction = DMA_FROM_DEVICE;
572 else
573 direction = DMA_TO_DEVICE;
574
575 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
576 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
577
578 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
579 128 * 4, direction);
580
581 if (data->flags & MMC_DATA_READ) {
582 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
583 data->sg_len, direction);
584
585 align = host->align_buffer;
586
587 for_each_sg(data->sg, sg, host->sg_count, i) {
588 if (sg_dma_address(sg) & 0x3) {
589 size = 4 - (sg_dma_address(sg) & 0x3);
590
591 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200592 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200593 memcpy(buffer, align, size);
594 sdhci_kunmap_atomic(buffer, &flags);
595
596 align += 4;
597 }
598 }
599 }
600
601 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
602 data->sg_len, direction);
603}
604
Andrei Warkentina3c77782011-04-11 16:13:42 -0500605static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800606{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700607 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500608 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700609 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800610
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200611 /*
612 * If the host controller provides us with an incorrect timeout
613 * value, just skip the check and use 0xE. The hardware may take
614 * longer to time out, but that's much better than having a too-short
615 * timeout value.
616 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200617 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200618 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200619
Andrei Warkentina3c77782011-04-11 16:13:42 -0500620 /* Unspecified timeout, assume max */
621 if (!data && !cmd->cmd_timeout_ms)
622 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800623
Andrei Warkentina3c77782011-04-11 16:13:42 -0500624 /* timeout in us */
625 if (!data)
626 target_timeout = cmd->cmd_timeout_ms * 1000;
627 else
628 target_timeout = data->timeout_ns / 1000 +
629 data->timeout_clks / host->clock;
Anton Vorontsov81b39802009-09-22 16:45:13 -0700630
Mark Brown4b016812011-04-19 18:44:17 +0100631 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
632 host->timeout_clk = host->clock / 1000;
633
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700634 /*
635 * Figure out needed cycles.
636 * We do this in steps in order to fit inside a 32 bit int.
637 * The first step is the minimum timeout, which will have a
638 * minimum resolution of 6 bits:
639 * (1) 2^13*1000 > 2^22,
640 * (2) host->timeout_clk < 2^16
641 * =>
642 * (1) / (2) > 2^6
643 */
Mark Brown4b016812011-04-19 18:44:17 +0100644 BUG_ON(!host->timeout_clk);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700645 count = 0;
646 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
647 while (current_timeout < target_timeout) {
648 count++;
649 current_timeout <<= 1;
650 if (count >= 0xF)
651 break;
652 }
653
654 if (count >= 0xF) {
Andrei Warkentina3c77782011-04-11 16:13:42 -0500655 printk(KERN_WARNING "%s: Too large timeout requested for CMD%d!\n",
656 mmc_hostname(host->mmc), cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700657 count = 0xE;
658 }
659
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200660 return count;
661}
662
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300663static void sdhci_set_transfer_irqs(struct sdhci_host *host)
664{
665 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
666 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
667
668 if (host->flags & SDHCI_REQ_USE_DMA)
669 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
670 else
671 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
672}
673
Andrei Warkentina3c77782011-04-11 16:13:42 -0500674static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200675{
676 u8 count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200677 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500678 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200679 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200680
681 WARN_ON(host->data);
682
Andrei Warkentina3c77782011-04-11 16:13:42 -0500683 if (data || (cmd->flags & MMC_RSP_BUSY)) {
684 count = sdhci_calc_timeout(host, cmd);
685 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
686 }
687
688 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200689 return;
690
691 /* Sanity checks */
692 BUG_ON(data->blksz * data->blocks > 524288);
693 BUG_ON(data->blksz > host->mmc->max_blk_size);
694 BUG_ON(data->blocks > 65535);
695
696 host->data = data;
697 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400698 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200699
Richard Röjforsa13abc72009-09-22 16:45:30 -0700700 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100701 host->flags |= SDHCI_REQ_USE_DMA;
702
Pierre Ossman2134a922008-06-28 18:28:51 +0200703 /*
704 * FIXME: This doesn't account for merging when mapping the
705 * scatterlist.
706 */
707 if (host->flags & SDHCI_REQ_USE_DMA) {
708 int broken, i;
709 struct scatterlist *sg;
710
711 broken = 0;
712 if (host->flags & SDHCI_USE_ADMA) {
713 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
714 broken = 1;
715 } else {
716 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
717 broken = 1;
718 }
719
720 if (unlikely(broken)) {
721 for_each_sg(data->sg, sg, data->sg_len, i) {
722 if (sg->length & 0x3) {
723 DBG("Reverting to PIO because of "
724 "transfer size (%d)\n",
725 sg->length);
726 host->flags &= ~SDHCI_REQ_USE_DMA;
727 break;
728 }
729 }
730 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100731 }
732
733 /*
734 * The assumption here being that alignment is the same after
735 * translation to device address space.
736 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200737 if (host->flags & SDHCI_REQ_USE_DMA) {
738 int broken, i;
739 struct scatterlist *sg;
740
741 broken = 0;
742 if (host->flags & SDHCI_USE_ADMA) {
743 /*
744 * As we use 3 byte chunks to work around
745 * alignment problems, we need to check this
746 * quirk.
747 */
748 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
749 broken = 1;
750 } else {
751 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
752 broken = 1;
753 }
754
755 if (unlikely(broken)) {
756 for_each_sg(data->sg, sg, data->sg_len, i) {
757 if (sg->offset & 0x3) {
758 DBG("Reverting to PIO because of "
759 "bad alignment\n");
760 host->flags &= ~SDHCI_REQ_USE_DMA;
761 break;
762 }
763 }
764 }
765 }
766
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200767 if (host->flags & SDHCI_REQ_USE_DMA) {
768 if (host->flags & SDHCI_USE_ADMA) {
769 ret = sdhci_adma_table_pre(host, data);
770 if (ret) {
771 /*
772 * This only happens when someone fed
773 * us an invalid request.
774 */
775 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200776 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200777 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300778 sdhci_writel(host, host->adma_addr,
779 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200780 }
781 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300782 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200783
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300784 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200785 data->sg, data->sg_len,
786 (data->flags & MMC_DATA_READ) ?
787 DMA_FROM_DEVICE :
788 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300789 if (sg_cnt == 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200790 /*
791 * This only happens when someone fed
792 * us an invalid request.
793 */
794 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200795 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200796 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200797 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300798 sdhci_writel(host, sg_dma_address(data->sg),
799 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200800 }
801 }
802 }
803
Pierre Ossman2134a922008-06-28 18:28:51 +0200804 /*
805 * Always adjust the DMA selection as some controllers
806 * (e.g. JMicron) can't do PIO properly when the selection
807 * is ADMA.
808 */
809 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300810 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200811 ctrl &= ~SDHCI_CTRL_DMA_MASK;
812 if ((host->flags & SDHCI_REQ_USE_DMA) &&
813 (host->flags & SDHCI_USE_ADMA))
814 ctrl |= SDHCI_CTRL_ADMA32;
815 else
816 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300817 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100818 }
819
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200820 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200821 int flags;
822
823 flags = SG_MITER_ATOMIC;
824 if (host->data->flags & MMC_DATA_READ)
825 flags |= SG_MITER_TO_SG;
826 else
827 flags |= SG_MITER_FROM_SG;
828 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200829 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800830 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700831
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300832 sdhci_set_transfer_irqs(host);
833
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400834 /* Set the DMA boundary value and block size */
835 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
836 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300837 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700838}
839
840static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500841 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700842{
843 u16 mode;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500844 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700845
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700846 if (data == NULL)
847 return;
848
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200849 WARN_ON(!host->data);
850
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700851 mode = SDHCI_TRNS_BLK_CNT_EN;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500852 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
853 mode |= SDHCI_TRNS_MULTI;
854 /*
855 * If we are sending CMD23, CMD12 never gets sent
856 * on successful completion (so no Auto-CMD12).
857 */
858 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
859 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500860 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
861 mode |= SDHCI_TRNS_AUTO_CMD23;
862 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
863 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700864 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500865
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700866 if (data->flags & MMC_DATA_READ)
867 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100868 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700869 mode |= SDHCI_TRNS_DMA;
870
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300871 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800872}
873
874static void sdhci_finish_data(struct sdhci_host *host)
875{
876 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800877
878 BUG_ON(!host->data);
879
880 data = host->data;
881 host->data = NULL;
882
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100883 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200884 if (host->flags & SDHCI_USE_ADMA)
885 sdhci_adma_table_post(host, data);
886 else {
887 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
888 data->sg_len, (data->flags & MMC_DATA_READ) ?
889 DMA_FROM_DEVICE : DMA_TO_DEVICE);
890 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800891 }
892
893 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200894 * The specification states that the block count register must
895 * be updated, but it does not specify at what point in the
896 * data flow. That makes the register entirely useless to read
897 * back so we have to assume that nothing made it to the card
898 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800899 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200900 if (data->error)
901 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800902 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200903 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800904
Andrei Warkentine89d4562011-05-23 15:06:37 -0500905 /*
906 * Need to send CMD12 if -
907 * a) open-ended multiblock transfer (no CMD23)
908 * b) error in multiblock transfer
909 */
910 if (data->stop &&
911 (data->error ||
912 !host->mrq->sbc)) {
913
Pierre Ossmand129bce2006-03-24 03:18:17 -0800914 /*
915 * The controller needs a reset of internal state machines
916 * upon error conditions.
917 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200918 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800919 sdhci_reset(host, SDHCI_RESET_CMD);
920 sdhci_reset(host, SDHCI_RESET_DATA);
921 }
922
923 sdhci_send_command(host, data->stop);
924 } else
925 tasklet_schedule(&host->finish_tasklet);
926}
927
928static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
929{
930 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700931 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700932 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800933
934 WARN_ON(host->cmd);
935
Pierre Ossmand129bce2006-03-24 03:18:17 -0800936 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700937 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700938
939 mask = SDHCI_CMD_INHIBIT;
940 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
941 mask |= SDHCI_DATA_INHIBIT;
942
943 /* We shouldn't wait for data inihibit for stop commands, even
944 though they might use busy signaling */
945 if (host->mrq->data && (cmd == host->mrq->data->stop))
946 mask &= ~SDHCI_DATA_INHIBIT;
947
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300948 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700949 if (timeout == 0) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800950 printk(KERN_ERR "%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100951 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800952 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +0200953 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800954 tasklet_schedule(&host->finish_tasklet);
955 return;
956 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700957 timeout--;
958 mdelay(1);
959 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800960
961 mod_timer(&host->timer, jiffies + 10 * HZ);
962
963 host->cmd = cmd;
964
Andrei Warkentina3c77782011-04-11 16:13:42 -0500965 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800966
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300967 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800968
Andrei Warkentine89d4562011-05-23 15:06:37 -0500969 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700970
Pierre Ossmand129bce2006-03-24 03:18:17 -0800971 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100972 printk(KERN_ERR "%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -0800973 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +0200974 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800975 tasklet_schedule(&host->finish_tasklet);
976 return;
977 }
978
979 if (!(cmd->flags & MMC_RSP_PRESENT))
980 flags = SDHCI_CMD_RESP_NONE;
981 else if (cmd->flags & MMC_RSP_136)
982 flags = SDHCI_CMD_RESP_LONG;
983 else if (cmd->flags & MMC_RSP_BUSY)
984 flags = SDHCI_CMD_RESP_SHORT_BUSY;
985 else
986 flags = SDHCI_CMD_RESP_SHORT;
987
988 if (cmd->flags & MMC_RSP_CRC)
989 flags |= SDHCI_CMD_CRC;
990 if (cmd->flags & MMC_RSP_OPCODE)
991 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +0530992
993 /* CMD19 is special in that the Data Present Select should be set */
994 if (cmd->data || (cmd->opcode == MMC_SEND_TUNING_BLOCK))
Pierre Ossmand129bce2006-03-24 03:18:17 -0800995 flags |= SDHCI_CMD_DATA;
996
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300997 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800998}
999
1000static void sdhci_finish_command(struct sdhci_host *host)
1001{
1002 int i;
1003
1004 BUG_ON(host->cmd == NULL);
1005
1006 if (host->cmd->flags & MMC_RSP_PRESENT) {
1007 if (host->cmd->flags & MMC_RSP_136) {
1008 /* CRC is stripped so we need to do some shifting. */
1009 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001010 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001011 SDHCI_RESPONSE + (3-i)*4) << 8;
1012 if (i != 3)
1013 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001014 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001015 SDHCI_RESPONSE + (3-i)*4-1);
1016 }
1017 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001018 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001019 }
1020 }
1021
Pierre Ossman17b04292007-07-22 22:18:46 +02001022 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001023
Andrei Warkentine89d4562011-05-23 15:06:37 -05001024 /* Finished CMD23, now send actual command. */
1025 if (host->cmd == host->mrq->sbc) {
1026 host->cmd = NULL;
1027 sdhci_send_command(host, host->mrq->cmd);
1028 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001029
Andrei Warkentine89d4562011-05-23 15:06:37 -05001030 /* Processed actual command. */
1031 if (host->data && host->data_early)
1032 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001033
Andrei Warkentine89d4562011-05-23 15:06:37 -05001034 if (!host->cmd->data)
1035 tasklet_schedule(&host->finish_tasklet);
1036
1037 host->cmd = NULL;
1038 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001039}
1040
1041static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1042{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301043 int div = 0; /* Initialized for compiler warning */
1044 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001045 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001046
Todd Poynor6e144f22010-10-11 16:51:28 -07001047 if (clock && clock == host->clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001048 return;
1049
Anton Vorontsov81146342009-03-17 00:13:59 +03001050 if (host->ops->set_clock) {
1051 host->ops->set_clock(host, clock);
1052 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
1053 return;
1054 }
1055
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001056 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001057
1058 if (clock == 0)
1059 goto out;
1060
Zhangfei Gao85105c52010-08-06 07:10:01 +08001061 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301062 /*
1063 * Check if the Host Controller supports Programmable Clock
1064 * Mode.
1065 */
1066 if (host->clk_mul) {
1067 u16 ctrl;
1068
1069 /*
1070 * We need to figure out whether the Host Driver needs
1071 * to select Programmable Clock Mode, or the value can
1072 * be set automatically by the Host Controller based on
1073 * the Preset Value registers.
1074 */
1075 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1076 if (!(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1077 for (div = 1; div <= 1024; div++) {
1078 if (((host->max_clk * host->clk_mul) /
1079 div) <= clock)
1080 break;
1081 }
1082 /*
1083 * Set Programmable Clock Mode in the Clock
1084 * Control register.
1085 */
1086 clk = SDHCI_PROG_CLOCK_MODE;
1087 div--;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001088 }
Arindam Nathc3ed3872011-05-05 12:19:06 +05301089 } else {
1090 /* Version 3.00 divisors must be a multiple of 2. */
1091 if (host->max_clk <= clock)
1092 div = 1;
1093 else {
1094 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1095 div += 2) {
1096 if ((host->max_clk / div) <= clock)
1097 break;
1098 }
1099 }
1100 div >>= 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001101 }
1102 } else {
1103 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001104 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001105 if ((host->max_clk / div) <= clock)
1106 break;
1107 }
Arindam Nathc3ed3872011-05-05 12:19:06 +05301108 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001109 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001110
Arindam Nathc3ed3872011-05-05 12:19:06 +05301111 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001112 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1113 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001114 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001115 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001116
Chris Ball27f6cb12009-09-22 16:45:31 -07001117 /* Wait max 20 ms */
1118 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001119 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001120 & SDHCI_CLOCK_INT_STABLE)) {
1121 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001122 printk(KERN_ERR "%s: Internal clock never "
1123 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001124 sdhci_dumpregs(host);
1125 return;
1126 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001127 timeout--;
1128 mdelay(1);
1129 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001130
1131 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001132 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001133
1134out:
1135 host->clock = clock;
1136}
1137
Pierre Ossman146ad662006-06-30 02:22:23 -07001138static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
1139{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001140 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001141
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001142 if (power != (unsigned short)-1) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001143 switch (1 << power) {
1144 case MMC_VDD_165_195:
1145 pwr = SDHCI_POWER_180;
1146 break;
1147 case MMC_VDD_29_30:
1148 case MMC_VDD_30_31:
1149 pwr = SDHCI_POWER_300;
1150 break;
1151 case MMC_VDD_32_33:
1152 case MMC_VDD_33_34:
1153 pwr = SDHCI_POWER_330;
1154 break;
1155 default:
1156 BUG();
1157 }
1158 }
1159
1160 if (host->pwr == pwr)
Pierre Ossman146ad662006-06-30 02:22:23 -07001161 return;
1162
Pierre Ossmanae628902009-05-03 20:45:03 +02001163 host->pwr = pwr;
1164
1165 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001166 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossmanae628902009-05-03 20:45:03 +02001167 return;
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001168 }
1169
1170 /*
1171 * Spec says that we should clear the power reg before setting
1172 * a new value. Some controllers don't seem to like this though.
1173 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001174 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001175 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001176
Andres Salomone08c1692008-07-04 10:00:03 -07001177 /*
Andres Salomonc71f6512008-07-07 17:25:56 -04001178 * At least the Marvell CaFe chip gets confused if we set the voltage
Andres Salomone08c1692008-07-04 10:00:03 -07001179 * and set turn on power at the same time, so set the voltage first.
1180 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001181 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
Pierre Ossmanae628902009-05-03 20:45:03 +02001182 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1183
1184 pwr |= SDHCI_POWER_ON;
Andres Salomone08c1692008-07-04 10:00:03 -07001185
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001186 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Harald Welte557b0692009-06-18 16:53:38 +02001187
1188 /*
1189 * Some controllers need an extra 10ms delay of 10ms before they
1190 * can apply clock after applying power
1191 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001192 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
Harald Welte557b0692009-06-18 16:53:38 +02001193 mdelay(10);
Pierre Ossman146ad662006-06-30 02:22:23 -07001194}
1195
Pierre Ossmand129bce2006-03-24 03:18:17 -08001196/*****************************************************************************\
1197 * *
1198 * MMC callbacks *
1199 * *
1200\*****************************************************************************/
1201
1202static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1203{
1204 struct sdhci_host *host;
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001205 bool present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001206 unsigned long flags;
1207
1208 host = mmc_priv(mmc);
1209
1210 spin_lock_irqsave(&host->lock, flags);
1211
1212 WARN_ON(host->mrq != NULL);
1213
Pierre Ossmanf9134312008-12-21 17:01:48 +01001214#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001215 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001216#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001217
1218 /*
1219 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1220 * requests if Auto-CMD12 is enabled.
1221 */
1222 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001223 if (mrq->stop) {
1224 mrq->data->stop = NULL;
1225 mrq->stop = NULL;
1226 }
1227 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001228
1229 host->mrq = mrq;
1230
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001231 /* If polling, assume that the card is always present. */
1232 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1233 present = true;
1234 else
1235 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1236 SDHCI_CARD_PRESENT;
1237
1238 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001239 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001240 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301241 } else {
1242 u32 present_state;
1243
1244 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1245 /*
1246 * Check if the re-tuning timer has already expired and there
1247 * is no on-going data transfer. If so, we need to execute
1248 * tuning procedure before sending command.
1249 */
1250 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1251 !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1252 spin_unlock_irqrestore(&host->lock, flags);
1253 sdhci_execute_tuning(mmc);
1254 spin_lock_irqsave(&host->lock, flags);
1255
1256 /* Restore original mmc_request structure */
1257 host->mrq = mrq;
1258 }
1259
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001260 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001261 sdhci_send_command(host, mrq->sbc);
1262 else
1263 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301264 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001265
Pierre Ossman5f25a662006-10-04 02:15:39 -07001266 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001267 spin_unlock_irqrestore(&host->lock, flags);
1268}
1269
1270static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1271{
1272 struct sdhci_host *host;
1273 unsigned long flags;
1274 u8 ctrl;
1275
1276 host = mmc_priv(mmc);
1277
1278 spin_lock_irqsave(&host->lock, flags);
1279
Pierre Ossman1e728592008-04-16 19:13:13 +02001280 if (host->flags & SDHCI_DEVICE_DEAD)
1281 goto out;
1282
Pierre Ossmand129bce2006-03-24 03:18:17 -08001283 /*
1284 * Reset the chip on each power off.
1285 * Should clear out any weird states.
1286 */
1287 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001288 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001289 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001290 }
1291
1292 sdhci_set_clock(host, ios->clock);
1293
1294 if (ios->power_mode == MMC_POWER_OFF)
Pierre Ossman146ad662006-06-30 02:22:23 -07001295 sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001296 else
Pierre Ossman146ad662006-06-30 02:22:23 -07001297 sdhci_set_power(host, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001298
Philip Rakity643a81f2010-09-23 08:24:32 -07001299 if (host->ops->platform_send_init_74_clocks)
1300 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1301
Philip Rakity15ec4462010-11-19 16:48:39 -05001302 /*
1303 * If your platform has 8-bit width support but is not a v3 controller,
1304 * or if it requires special setup code, you should implement that in
1305 * platform_8bit_width().
1306 */
1307 if (host->ops->platform_8bit_width)
1308 host->ops->platform_8bit_width(host, ios->bus_width);
1309 else {
1310 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1311 if (ios->bus_width == MMC_BUS_WIDTH_8) {
1312 ctrl &= ~SDHCI_CTRL_4BITBUS;
1313 if (host->version >= SDHCI_SPEC_300)
1314 ctrl |= SDHCI_CTRL_8BITBUS;
1315 } else {
1316 if (host->version >= SDHCI_SPEC_300)
1317 ctrl &= ~SDHCI_CTRL_8BITBUS;
1318 if (ios->bus_width == MMC_BUS_WIDTH_4)
1319 ctrl |= SDHCI_CTRL_4BITBUS;
1320 else
1321 ctrl &= ~SDHCI_CTRL_4BITBUS;
1322 }
1323 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1324 }
1325
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001326 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001327
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001328 if ((ios->timing == MMC_TIMING_SD_HS ||
1329 ios->timing == MMC_TIMING_MMC_HS)
1330 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001331 ctrl |= SDHCI_CTRL_HISPD;
1332 else
1333 ctrl &= ~SDHCI_CTRL_HISPD;
1334
Arindam Nathd6d50a12011-05-05 12:18:59 +05301335 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301336 u16 clk, ctrl_2;
1337 unsigned int clock;
1338
1339 /* In case of UHS-I modes, set High Speed Enable */
1340 if ((ios->timing == MMC_TIMING_UHS_SDR50) ||
1341 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1342 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1343 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1344 (ios->timing == MMC_TIMING_UHS_SDR12))
1345 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301346
1347 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1348 if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
Arindam Nath758535c2011-05-05 12:19:00 +05301349 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301350 /*
1351 * We only need to set Driver Strength if the
1352 * preset value enable is not set.
1353 */
1354 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1355 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1356 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1357 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1358 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1359
1360 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301361 } else {
1362 /*
1363 * According to SDHC Spec v3.00, if the Preset Value
1364 * Enable in the Host Control 2 register is set, we
1365 * need to reset SD Clock Enable before changing High
1366 * Speed Enable to avoid generating clock gliches.
1367 */
Arindam Nath758535c2011-05-05 12:19:00 +05301368
1369 /* Reset SD Clock Enable */
1370 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1371 clk &= ~SDHCI_CLOCK_CARD_EN;
1372 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1373
1374 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1375
1376 /* Re-enable SD Clock */
1377 clock = host->clock;
1378 host->clock = 0;
1379 sdhci_set_clock(host, clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301380 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301381
Arindam Nath49c468f2011-05-05 12:19:01 +05301382
1383 /* Reset SD Clock Enable */
1384 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1385 clk &= ~SDHCI_CLOCK_CARD_EN;
1386 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1387
Philip Rakity6322cdd2011-05-13 11:17:15 +05301388 if (host->ops->set_uhs_signaling)
1389 host->ops->set_uhs_signaling(host, ios->timing);
1390 else {
1391 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1392 /* Select Bus Speed Mode for host */
1393 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1394 if (ios->timing == MMC_TIMING_UHS_SDR12)
1395 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1396 else if (ios->timing == MMC_TIMING_UHS_SDR25)
1397 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1398 else if (ios->timing == MMC_TIMING_UHS_SDR50)
1399 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1400 else if (ios->timing == MMC_TIMING_UHS_SDR104)
1401 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1402 else if (ios->timing == MMC_TIMING_UHS_DDR50)
1403 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1404 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1405 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301406
1407 /* Re-enable SD Clock */
1408 clock = host->clock;
1409 host->clock = 0;
1410 sdhci_set_clock(host, clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301411 } else
1412 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301413
Leandro Dorileob8352262007-07-25 23:47:04 +02001414 /*
1415 * Some (ENE) controllers go apeshit on some ios operation,
1416 * signalling timeout and CRC errors even on CMD0. Resetting
1417 * it on each ios seems to solve the problem.
1418 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001419 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Leandro Dorileob8352262007-07-25 23:47:04 +02001420 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1421
Pierre Ossman1e728592008-04-16 19:13:13 +02001422out:
Pierre Ossman5f25a662006-10-04 02:15:39 -07001423 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001424 spin_unlock_irqrestore(&host->lock, flags);
1425}
1426
Takashi Iwai82b0e232011-04-21 20:26:38 +02001427static int check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001428{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001429 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001430 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001431
Pierre Ossmand129bce2006-03-24 03:18:17 -08001432 spin_lock_irqsave(&host->lock, flags);
1433
Pierre Ossman1e728592008-04-16 19:13:13 +02001434 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001435 is_readonly = 0;
1436 else if (host->ops->get_ro)
1437 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001438 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001439 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1440 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001441
1442 spin_unlock_irqrestore(&host->lock, flags);
1443
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001444 /* This quirk needs to be replaced by a callback-function later */
1445 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1446 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001447}
1448
Takashi Iwai82b0e232011-04-21 20:26:38 +02001449#define SAMPLE_COUNT 5
1450
1451static int sdhci_get_ro(struct mmc_host *mmc)
1452{
1453 struct sdhci_host *host;
1454 int i, ro_count;
1455
1456 host = mmc_priv(mmc);
1457
1458 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1459 return check_ro(host);
1460
1461 ro_count = 0;
1462 for (i = 0; i < SAMPLE_COUNT; i++) {
1463 if (check_ro(host)) {
1464 if (++ro_count > SAMPLE_COUNT / 2)
1465 return 1;
1466 }
1467 msleep(30);
1468 }
1469 return 0;
1470}
1471
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001472static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1473{
1474 struct sdhci_host *host;
1475 unsigned long flags;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001476
1477 host = mmc_priv(mmc);
1478
1479 spin_lock_irqsave(&host->lock, flags);
1480
Pierre Ossman1e728592008-04-16 19:13:13 +02001481 if (host->flags & SDHCI_DEVICE_DEAD)
1482 goto out;
1483
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001484 if (enable)
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001485 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1486 else
1487 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
Pierre Ossman1e728592008-04-16 19:13:13 +02001488out:
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001489 mmiowb();
1490
1491 spin_unlock_irqrestore(&host->lock, flags);
1492}
1493
Arindam Nathf2119df2011-05-05 12:18:57 +05301494static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1495 struct mmc_ios *ios)
1496{
1497 struct sdhci_host *host;
1498 u8 pwr;
1499 u16 clk, ctrl;
1500 u32 present_state;
1501
1502 host = mmc_priv(mmc);
1503
1504 /*
1505 * Signal Voltage Switching is only applicable for Host Controllers
1506 * v3.00 and above.
1507 */
1508 if (host->version < SDHCI_SPEC_300)
1509 return 0;
1510
1511 /*
1512 * We first check whether the request is to set signalling voltage
1513 * to 3.3V. If so, we change the voltage to 3.3V and return quickly.
1514 */
1515 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1516 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
1517 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1518 ctrl &= ~SDHCI_CTRL_VDD_180;
1519 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1520
1521 /* Wait for 5ms */
1522 usleep_range(5000, 5500);
1523
1524 /* 3.3V regulator output should be stable within 5 ms */
1525 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1526 if (!(ctrl & SDHCI_CTRL_VDD_180))
1527 return 0;
1528 else {
1529 printk(KERN_INFO DRIVER_NAME ": Switching to 3.3V "
1530 "signalling voltage failed\n");
1531 return -EIO;
1532 }
1533 } else if (!(ctrl & SDHCI_CTRL_VDD_180) &&
1534 (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)) {
1535 /* Stop SDCLK */
1536 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1537 clk &= ~SDHCI_CLOCK_CARD_EN;
1538 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1539
1540 /* Check whether DAT[3:0] is 0000 */
1541 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1542 if (!((present_state & SDHCI_DATA_LVL_MASK) >>
1543 SDHCI_DATA_LVL_SHIFT)) {
1544 /*
1545 * Enable 1.8V Signal Enable in the Host Control2
1546 * register
1547 */
1548 ctrl |= SDHCI_CTRL_VDD_180;
1549 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1550
1551 /* Wait for 5ms */
1552 usleep_range(5000, 5500);
1553
1554 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1555 if (ctrl & SDHCI_CTRL_VDD_180) {
1556 /* Provide SDCLK again and wait for 1ms*/
1557 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1558 clk |= SDHCI_CLOCK_CARD_EN;
1559 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1560 usleep_range(1000, 1500);
1561
1562 /*
1563 * If DAT[3:0] level is 1111b, then the card
1564 * was successfully switched to 1.8V signaling.
1565 */
1566 present_state = sdhci_readl(host,
1567 SDHCI_PRESENT_STATE);
1568 if ((present_state & SDHCI_DATA_LVL_MASK) ==
1569 SDHCI_DATA_LVL_MASK)
1570 return 0;
1571 }
1572 }
1573
1574 /*
1575 * If we are here, that means the switch to 1.8V signaling
1576 * failed. We power cycle the card, and retry initialization
1577 * sequence by setting S18R to 0.
1578 */
1579 pwr = sdhci_readb(host, SDHCI_POWER_CONTROL);
1580 pwr &= ~SDHCI_POWER_ON;
1581 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1582
1583 /* Wait for 1ms as per the spec */
1584 usleep_range(1000, 1500);
1585 pwr |= SDHCI_POWER_ON;
1586 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1587
1588 printk(KERN_INFO DRIVER_NAME ": Switching to 1.8V signalling "
1589 "voltage failed, retrying with S18R set to 0\n");
1590 return -EAGAIN;
1591 } else
1592 /* No signal voltage switch required */
1593 return 0;
1594}
1595
Arindam Nathb513ea22011-05-05 12:19:04 +05301596static int sdhci_execute_tuning(struct mmc_host *mmc)
1597{
1598 struct sdhci_host *host;
1599 u16 ctrl;
1600 u32 ier;
1601 int tuning_loop_counter = MAX_TUNING_LOOP;
1602 unsigned long timeout;
1603 int err = 0;
1604
1605 host = mmc_priv(mmc);
1606
1607 disable_irq(host->irq);
1608 spin_lock(&host->lock);
1609
1610 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1611
1612 /*
1613 * Host Controller needs tuning only in case of SDR104 mode
1614 * and for SDR50 mode when Use Tuning for SDR50 is set in
1615 * Capabilities register.
1616 */
1617 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
1618 (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
1619 (host->flags & SDHCI_SDR50_NEEDS_TUNING)))
1620 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1621 else {
1622 spin_unlock(&host->lock);
1623 enable_irq(host->irq);
1624 return 0;
1625 }
1626
1627 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1628
1629 /*
1630 * As per the Host Controller spec v3.00, tuning command
1631 * generates Buffer Read Ready interrupt, so enable that.
1632 *
1633 * Note: The spec clearly says that when tuning sequence
1634 * is being performed, the controller does not generate
1635 * interrupts other than Buffer Read Ready interrupt. But
1636 * to make sure we don't hit a controller bug, we _only_
1637 * enable Buffer Read Ready interrupt here.
1638 */
1639 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
1640 sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);
1641
1642 /*
1643 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1644 * of loops reaches 40 times or a timeout of 150ms occurs.
1645 */
1646 timeout = 150;
1647 do {
1648 struct mmc_command cmd = {0};
1649 struct mmc_request mrq = {0};
1650
1651 if (!tuning_loop_counter && !timeout)
1652 break;
1653
1654 cmd.opcode = MMC_SEND_TUNING_BLOCK;
1655 cmd.arg = 0;
1656 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1657 cmd.retries = 0;
1658 cmd.data = NULL;
1659 cmd.error = 0;
1660
1661 mrq.cmd = &cmd;
1662 host->mrq = &mrq;
1663
1664 /*
1665 * In response to CMD19, the card sends 64 bytes of tuning
1666 * block to the Host Controller. So we set the block size
1667 * to 64 here.
1668 */
1669 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64), SDHCI_BLOCK_SIZE);
1670
1671 /*
1672 * The tuning block is sent by the card to the host controller.
1673 * So we set the TRNS_READ bit in the Transfer Mode register.
1674 * This also takes care of setting DMA Enable and Multi Block
1675 * Select in the same register to 0.
1676 */
1677 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1678
1679 sdhci_send_command(host, &cmd);
1680
1681 host->cmd = NULL;
1682 host->mrq = NULL;
1683
1684 spin_unlock(&host->lock);
1685 enable_irq(host->irq);
1686
1687 /* Wait for Buffer Read Ready interrupt */
1688 wait_event_interruptible_timeout(host->buf_ready_int,
1689 (host->tuning_done == 1),
1690 msecs_to_jiffies(50));
1691 disable_irq(host->irq);
1692 spin_lock(&host->lock);
1693
1694 if (!host->tuning_done) {
1695 printk(KERN_INFO DRIVER_NAME ": Timeout waiting for "
1696 "Buffer Read Ready interrupt during tuning "
1697 "procedure, falling back to fixed sampling "
1698 "clock\n");
1699 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1700 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1701 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1702 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1703
1704 err = -EIO;
1705 goto out;
1706 }
1707
1708 host->tuning_done = 0;
1709
1710 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1711 tuning_loop_counter--;
1712 timeout--;
1713 mdelay(1);
1714 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1715
1716 /*
1717 * The Host Driver has exhausted the maximum number of loops allowed,
1718 * so use fixed sampling frequency.
1719 */
1720 if (!tuning_loop_counter || !timeout) {
1721 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1722 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1723 } else {
1724 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1725 printk(KERN_INFO DRIVER_NAME ": Tuning procedure"
1726 " failed, falling back to fixed sampling"
1727 " clock\n");
1728 err = -EIO;
1729 }
1730 }
1731
1732out:
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301733 /*
1734 * If this is the very first time we are here, we start the retuning
1735 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
1736 * flag won't be set, we check this condition before actually starting
1737 * the timer.
1738 */
1739 if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
1740 (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
1741 mod_timer(&host->tuning_timer, jiffies +
1742 host->tuning_count * HZ);
1743 /* Tuning mode 1 limits the maximum data length to 4MB */
1744 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
1745 } else {
1746 host->flags &= ~SDHCI_NEEDS_RETUNING;
1747 /* Reload the new initial value for timer */
1748 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
1749 mod_timer(&host->tuning_timer, jiffies +
1750 host->tuning_count * HZ);
1751 }
1752
1753 /*
1754 * In case tuning fails, host controllers which support re-tuning can
1755 * try tuning again at a later time, when the re-tuning timer expires.
1756 * So for these controllers, we return 0. Since there might be other
1757 * controllers who do not have this capability, we return error for
1758 * them.
1759 */
1760 if (err && host->tuning_count &&
1761 host->tuning_mode == SDHCI_TUNING_MODE_1)
1762 err = 0;
1763
Arindam Nathb513ea22011-05-05 12:19:04 +05301764 sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
1765 spin_unlock(&host->lock);
1766 enable_irq(host->irq);
1767
1768 return err;
1769}
1770
Arindam Nath4d55c5a2011-05-05 12:19:05 +05301771static void sdhci_enable_preset_value(struct mmc_host *mmc, bool enable)
1772{
1773 struct sdhci_host *host;
1774 u16 ctrl;
1775 unsigned long flags;
1776
1777 host = mmc_priv(mmc);
1778
1779 /* Host Controller v3.00 defines preset value registers */
1780 if (host->version < SDHCI_SPEC_300)
1781 return;
1782
1783 spin_lock_irqsave(&host->lock, flags);
1784
1785 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1786
1787 /*
1788 * We only enable or disable Preset Value if they are not already
1789 * enabled or disabled respectively. Otherwise, we bail out.
1790 */
1791 if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1792 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
1793 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1794 } else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1795 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
1796 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1797 }
1798
1799 spin_unlock_irqrestore(&host->lock, flags);
1800}
1801
David Brownellab7aefd2006-11-12 17:55:30 -08001802static const struct mmc_host_ops sdhci_ops = {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001803 .request = sdhci_request,
1804 .set_ios = sdhci_set_ios,
1805 .get_ro = sdhci_get_ro,
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001806 .enable_sdio_irq = sdhci_enable_sdio_irq,
Arindam Nathf2119df2011-05-05 12:18:57 +05301807 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Arindam Nathb513ea22011-05-05 12:19:04 +05301808 .execute_tuning = sdhci_execute_tuning,
Arindam Nath4d55c5a2011-05-05 12:19:05 +05301809 .enable_preset_value = sdhci_enable_preset_value,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001810};
1811
1812/*****************************************************************************\
1813 * *
1814 * Tasklets *
1815 * *
1816\*****************************************************************************/
1817
1818static void sdhci_tasklet_card(unsigned long param)
1819{
1820 struct sdhci_host *host;
1821 unsigned long flags;
1822
1823 host = (struct sdhci_host*)param;
1824
1825 spin_lock_irqsave(&host->lock, flags);
1826
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001827 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001828 if (host->mrq) {
1829 printk(KERN_ERR "%s: Card removed during transfer!\n",
1830 mmc_hostname(host->mmc));
1831 printk(KERN_ERR "%s: Resetting controller.\n",
1832 mmc_hostname(host->mmc));
1833
1834 sdhci_reset(host, SDHCI_RESET_CMD);
1835 sdhci_reset(host, SDHCI_RESET_DATA);
1836
Pierre Ossman17b04292007-07-22 22:18:46 +02001837 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001838 tasklet_schedule(&host->finish_tasklet);
1839 }
1840 }
1841
1842 spin_unlock_irqrestore(&host->lock, flags);
1843
Pierre Ossman04cf5852008-08-18 22:18:14 +02001844 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001845}
1846
1847static void sdhci_tasklet_finish(unsigned long param)
1848{
1849 struct sdhci_host *host;
1850 unsigned long flags;
1851 struct mmc_request *mrq;
1852
1853 host = (struct sdhci_host*)param;
1854
Chris Ball0c9c99a2011-04-27 17:35:31 -04001855 /*
1856 * If this tasklet gets rescheduled while running, it will
1857 * be run again afterwards but without any active request.
1858 */
1859 if (!host->mrq)
1860 return;
1861
Pierre Ossmand129bce2006-03-24 03:18:17 -08001862 spin_lock_irqsave(&host->lock, flags);
1863
1864 del_timer(&host->timer);
1865
1866 mrq = host->mrq;
1867
Pierre Ossmand129bce2006-03-24 03:18:17 -08001868 /*
1869 * The controller needs a reset of internal state machines
1870 * upon error conditions.
1871 */
Pierre Ossman1e728592008-04-16 19:13:13 +02001872 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01001873 ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman1e728592008-04-16 19:13:13 +02001874 (mrq->data && (mrq->data->error ||
1875 (mrq->data->stop && mrq->data->stop->error))) ||
1876 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07001877
1878 /* Some controllers need this kick or reset won't work here */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001879 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
Pierre Ossman645289d2006-06-30 02:22:33 -07001880 unsigned int clock;
1881
1882 /* This is to force an update */
1883 clock = host->clock;
1884 host->clock = 0;
1885 sdhci_set_clock(host, clock);
1886 }
1887
1888 /* Spec says we should do both at the same time, but Ricoh
1889 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08001890 sdhci_reset(host, SDHCI_RESET_CMD);
1891 sdhci_reset(host, SDHCI_RESET_DATA);
1892 }
1893
1894 host->mrq = NULL;
1895 host->cmd = NULL;
1896 host->data = NULL;
1897
Pierre Ossmanf9134312008-12-21 17:01:48 +01001898#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001899 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001900#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08001901
Pierre Ossman5f25a662006-10-04 02:15:39 -07001902 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001903 spin_unlock_irqrestore(&host->lock, flags);
1904
1905 mmc_request_done(host->mmc, mrq);
1906}
1907
1908static void sdhci_timeout_timer(unsigned long data)
1909{
1910 struct sdhci_host *host;
1911 unsigned long flags;
1912
1913 host = (struct sdhci_host*)data;
1914
1915 spin_lock_irqsave(&host->lock, flags);
1916
1917 if (host->mrq) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001918 printk(KERN_ERR "%s: Timeout waiting for hardware "
1919 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001920 sdhci_dumpregs(host);
1921
1922 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001923 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001924 sdhci_finish_data(host);
1925 } else {
1926 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02001927 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001928 else
Pierre Ossman17b04292007-07-22 22:18:46 +02001929 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001930
1931 tasklet_schedule(&host->finish_tasklet);
1932 }
1933 }
1934
Pierre Ossman5f25a662006-10-04 02:15:39 -07001935 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001936 spin_unlock_irqrestore(&host->lock, flags);
1937}
1938
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301939static void sdhci_tuning_timer(unsigned long data)
1940{
1941 struct sdhci_host *host;
1942 unsigned long flags;
1943
1944 host = (struct sdhci_host *)data;
1945
1946 spin_lock_irqsave(&host->lock, flags);
1947
1948 host->flags |= SDHCI_NEEDS_RETUNING;
1949
1950 spin_unlock_irqrestore(&host->lock, flags);
1951}
1952
Pierre Ossmand129bce2006-03-24 03:18:17 -08001953/*****************************************************************************\
1954 * *
1955 * Interrupt handling *
1956 * *
1957\*****************************************************************************/
1958
1959static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
1960{
1961 BUG_ON(intmask == 0);
1962
1963 if (!host->cmd) {
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02001964 printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
1965 "though no command operation was in progress.\n",
1966 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001967 sdhci_dumpregs(host);
1968 return;
1969 }
1970
Pierre Ossman43b58b32007-07-25 23:15:27 +02001971 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02001972 host->cmd->error = -ETIMEDOUT;
1973 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
1974 SDHCI_INT_INDEX))
1975 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001976
Pierre Ossmane8095172008-07-25 01:09:08 +02001977 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001978 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02001979 return;
1980 }
1981
1982 /*
1983 * The host can send and interrupt when the busy state has
1984 * ended, allowing us to wait without wasting CPU cycles.
1985 * Unfortunately this is overloaded on the "data complete"
1986 * interrupt, so we need to take some care when handling
1987 * it.
1988 *
1989 * Note: The 1.0 specification is a bit ambiguous about this
1990 * feature so there might be some problems with older
1991 * controllers.
1992 */
1993 if (host->cmd->flags & MMC_RSP_BUSY) {
1994 if (host->cmd->data)
1995 DBG("Cannot wait for busy signal when also "
1996 "doing a data transfer");
Ben Dooksf9454052009-02-20 20:33:08 +03001997 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
Pierre Ossmane8095172008-07-25 01:09:08 +02001998 return;
Ben Dooksf9454052009-02-20 20:33:08 +03001999
2000 /* The controller does not support the end-of-busy IRQ,
2001 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02002002 }
2003
2004 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002005 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002006}
2007
George G. Davis0957c332010-02-18 12:32:12 -05002008#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01002009static void sdhci_show_adma_error(struct sdhci_host *host)
2010{
2011 const char *name = mmc_hostname(host->mmc);
2012 u8 *desc = host->adma_desc;
2013 __le32 *dma;
2014 __le16 *len;
2015 u8 attr;
2016
2017 sdhci_dumpregs(host);
2018
2019 while (true) {
2020 dma = (__le32 *)(desc + 4);
2021 len = (__le16 *)(desc + 2);
2022 attr = *desc;
2023
2024 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2025 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
2026
2027 desc += 8;
2028
2029 if (attr & 2)
2030 break;
2031 }
2032}
2033#else
2034static void sdhci_show_adma_error(struct sdhci_host *host) { }
2035#endif
2036
Pierre Ossmand129bce2006-03-24 03:18:17 -08002037static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2038{
2039 BUG_ON(intmask == 0);
2040
Arindam Nathb513ea22011-05-05 12:19:04 +05302041 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2042 if (intmask & SDHCI_INT_DATA_AVAIL) {
2043 if (SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND)) ==
2044 MMC_SEND_TUNING_BLOCK) {
2045 host->tuning_done = 1;
2046 wake_up(&host->buf_ready_int);
2047 return;
2048 }
2049 }
2050
Pierre Ossmand129bce2006-03-24 03:18:17 -08002051 if (!host->data) {
2052 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002053 * The "data complete" interrupt is also used to
2054 * indicate that a busy state has ended. See comment
2055 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002056 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002057 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2058 if (intmask & SDHCI_INT_DATA_END) {
2059 sdhci_finish_command(host);
2060 return;
2061 }
2062 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002063
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002064 printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
2065 "though no data operation was in progress.\n",
2066 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002067 sdhci_dumpregs(host);
2068
2069 return;
2070 }
2071
2072 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002073 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002074 else if (intmask & SDHCI_INT_DATA_END_BIT)
2075 host->data->error = -EILSEQ;
2076 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2077 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2078 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002079 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002080 else if (intmask & SDHCI_INT_ADMA_ERROR) {
2081 printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
2082 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002083 host->data->error = -EIO;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002084 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002085
Pierre Ossman17b04292007-07-22 22:18:46 +02002086 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002087 sdhci_finish_data(host);
2088 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002089 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002090 sdhci_transfer_pio(host);
2091
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002092 /*
2093 * We currently don't do anything fancy with DMA
2094 * boundaries, but as we can't disable the feature
2095 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002096 *
2097 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2098 * should return a valid address to continue from, but as
2099 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002100 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002101 if (intmask & SDHCI_INT_DMA_END) {
2102 u32 dmastart, dmanow;
2103 dmastart = sg_dma_address(host->data->sg);
2104 dmanow = dmastart + host->data->bytes_xfered;
2105 /*
2106 * Force update to the next DMA block boundary.
2107 */
2108 dmanow = (dmanow &
2109 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2110 SDHCI_DEFAULT_BOUNDARY_SIZE;
2111 host->data->bytes_xfered = dmanow - dmastart;
2112 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2113 " next 0x%08x\n",
2114 mmc_hostname(host->mmc), dmastart,
2115 host->data->bytes_xfered, dmanow);
2116 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2117 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002118
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002119 if (intmask & SDHCI_INT_DATA_END) {
2120 if (host->cmd) {
2121 /*
2122 * Data managed to finish before the
2123 * command completed. Make sure we do
2124 * things in the proper order.
2125 */
2126 host->data_early = 1;
2127 } else {
2128 sdhci_finish_data(host);
2129 }
2130 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002131 }
2132}
2133
David Howells7d12e782006-10-05 14:55:46 +01002134static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002135{
2136 irqreturn_t result;
2137 struct sdhci_host* host = dev_id;
2138 u32 intmask;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002139 int cardint = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002140
2141 spin_lock(&host->lock);
2142
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002143 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002144
Mark Lord62df67a2007-03-06 13:30:13 +01002145 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002146 result = IRQ_NONE;
2147 goto out;
2148 }
2149
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002150 DBG("*** %s got interrupt: 0x%08x\n",
2151 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002152
Pierre Ossman3192a282006-06-30 02:22:26 -07002153 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002154 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2155 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002156 tasklet_schedule(&host->card_tasklet);
Pierre Ossman3192a282006-06-30 02:22:26 -07002157 }
2158
2159 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002160
2161 if (intmask & SDHCI_INT_CMD_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002162 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
2163 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002164 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002165 }
2166
2167 if (intmask & SDHCI_INT_DATA_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002168 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
2169 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002170 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002171 }
2172
2173 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
2174
Pierre Ossman964f9ce2007-07-20 18:20:36 +02002175 intmask &= ~SDHCI_INT_ERROR;
2176
Pierre Ossmand129bce2006-03-24 03:18:17 -08002177 if (intmask & SDHCI_INT_BUS_POWER) {
Pierre Ossman3192a282006-06-30 02:22:26 -07002178 printk(KERN_ERR "%s: Card is consuming too much power!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08002179 mmc_hostname(host->mmc));
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002180 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002181 }
2182
Rolf Eike Beer9d26a5d2007-06-26 13:31:16 +02002183 intmask &= ~SDHCI_INT_BUS_POWER;
Pierre Ossman3192a282006-06-30 02:22:26 -07002184
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002185 if (intmask & SDHCI_INT_CARD_INT)
2186 cardint = 1;
2187
2188 intmask &= ~SDHCI_INT_CARD_INT;
2189
Pierre Ossman3192a282006-06-30 02:22:26 -07002190 if (intmask) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01002191 printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
Pierre Ossman3192a282006-06-30 02:22:26 -07002192 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002193 sdhci_dumpregs(host);
2194
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002195 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002196 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002197
2198 result = IRQ_HANDLED;
2199
Pierre Ossman5f25a662006-10-04 02:15:39 -07002200 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002201out:
2202 spin_unlock(&host->lock);
2203
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002204 /*
2205 * We have to delay this as it calls back into the driver.
2206 */
2207 if (cardint)
2208 mmc_signal_sdio_irq(host->mmc);
2209
Pierre Ossmand129bce2006-03-24 03:18:17 -08002210 return result;
2211}
2212
2213/*****************************************************************************\
2214 * *
2215 * Suspend/resume *
2216 * *
2217\*****************************************************************************/
2218
2219#ifdef CONFIG_PM
2220
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002221int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002222{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002223 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002224
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002225 sdhci_disable_card_detection(host);
2226
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302227 /* Disable tuning since we are suspending */
2228 if (host->version >= SDHCI_SPEC_300 && host->tuning_count &&
2229 host->tuning_mode == SDHCI_TUNING_MODE_1) {
2230 host->flags &= ~SDHCI_NEEDS_RETUNING;
2231 mod_timer(&host->tuning_timer, jiffies +
2232 host->tuning_count * HZ);
2233 }
2234
Matt Fleming1a13f8f2010-05-26 14:42:08 -07002235 ret = mmc_suspend_host(host->mmc);
Pierre Ossmandf1c4b72007-01-30 07:55:15 +01002236 if (ret)
2237 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002238
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002239 free_irq(host->irq, host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002240
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002241 if (host->vmmc)
2242 ret = regulator_disable(host->vmmc);
2243
2244 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002245}
2246
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002247EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002248
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002249int sdhci_resume_host(struct sdhci_host *host)
2250{
2251 int ret;
2252
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002253 if (host->vmmc) {
2254 int ret = regulator_enable(host->vmmc);
2255 if (ret)
2256 return ret;
2257 }
2258
2259
Richard Röjforsa13abc72009-09-22 16:45:30 -07002260 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002261 if (host->ops->enable_dma)
2262 host->ops->enable_dma(host);
2263 }
2264
2265 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2266 mmc_hostname(host->mmc), host);
2267 if (ret)
2268 return ret;
2269
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002270 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002271 mmiowb();
2272
2273 ret = mmc_resume_host(host->mmc);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002274 sdhci_enable_card_detection(host);
2275
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302276 /* Set the re-tuning expiration flag */
2277 if ((host->version >= SDHCI_SPEC_300) && host->tuning_count &&
2278 (host->tuning_mode == SDHCI_TUNING_MODE_1))
2279 host->flags |= SDHCI_NEEDS_RETUNING;
2280
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002281 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002282}
2283
2284EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002285
Daniel Drake5f619702010-11-04 22:20:39 +00002286void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2287{
2288 u8 val;
2289 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2290 val |= SDHCI_WAKE_ON_INT;
2291 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2292}
2293
2294EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2295
Pierre Ossmand129bce2006-03-24 03:18:17 -08002296#endif /* CONFIG_PM */
2297
2298/*****************************************************************************\
2299 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002300 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002301 * *
2302\*****************************************************************************/
2303
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002304struct sdhci_host *sdhci_alloc_host(struct device *dev,
2305 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002306{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002307 struct mmc_host *mmc;
2308 struct sdhci_host *host;
2309
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002310 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002311
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002312 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002313 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002314 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002315
2316 host = mmc_priv(mmc);
2317 host->mmc = mmc;
2318
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002319 return host;
2320}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002321
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002322EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002323
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002324int sdhci_add_host(struct sdhci_host *host)
2325{
2326 struct mmc_host *mmc;
Arindam Nathf2119df2011-05-05 12:18:57 +05302327 u32 caps[2];
2328 u32 max_current_caps;
2329 unsigned int ocr_avail;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002330 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002331
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002332 WARN_ON(host == NULL);
2333 if (host == NULL)
2334 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002335
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002336 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002337
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002338 if (debug_quirks)
2339 host->quirks = debug_quirks;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002340
Pierre Ossmand96649e2006-06-30 02:22:30 -07002341 sdhci_reset(host, SDHCI_RESET_ALL);
2342
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002343 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002344 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2345 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002346 if (host->version > SDHCI_SPEC_300) {
Pierre Ossman4a965502006-06-30 02:22:29 -07002347 printk(KERN_ERR "%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002348 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02002349 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002350 }
2351
Arindam Nathf2119df2011-05-05 12:18:57 +05302352 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002353 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002354
Arindam Nathf2119df2011-05-05 12:18:57 +05302355 caps[1] = (host->version >= SDHCI_SPEC_300) ?
2356 sdhci_readl(host, SDHCI_CAPABILITIES_1) : 0;
2357
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002358 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002359 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302360 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002361 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002362 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002363 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002364
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002365 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002366 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002367 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002368 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002369 }
2370
Arindam Nathf2119df2011-05-05 12:18:57 +05302371 if ((host->version >= SDHCI_SPEC_200) &&
2372 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002373 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002374
2375 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2376 (host->flags & SDHCI_USE_ADMA)) {
2377 DBG("Disabling ADMA as it is marked broken\n");
2378 host->flags &= ~SDHCI_USE_ADMA;
2379 }
2380
Richard Röjforsa13abc72009-09-22 16:45:30 -07002381 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002382 if (host->ops->enable_dma) {
2383 if (host->ops->enable_dma(host)) {
2384 printk(KERN_WARNING "%s: No suitable DMA "
2385 "available. Falling back to PIO.\n",
2386 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002387 host->flags &=
2388 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002389 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002390 }
2391 }
2392
Pierre Ossman2134a922008-06-28 18:28:51 +02002393 if (host->flags & SDHCI_USE_ADMA) {
2394 /*
2395 * We need to allocate descriptors for all sg entries
2396 * (128) and potentially one alignment transfer for
2397 * each of those entries.
2398 */
2399 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
2400 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2401 if (!host->adma_desc || !host->align_buffer) {
2402 kfree(host->adma_desc);
2403 kfree(host->align_buffer);
2404 printk(KERN_WARNING "%s: Unable to allocate ADMA "
2405 "buffers. Falling back to standard DMA.\n",
2406 mmc_hostname(mmc));
2407 host->flags &= ~SDHCI_USE_ADMA;
2408 }
2409 }
2410
Pierre Ossman76591502008-07-21 00:32:11 +02002411 /*
2412 * If we use DMA, then it's up to the caller to set the DMA
2413 * mask, but PIO does not need the hw shim so we set a new
2414 * mask here in that case.
2415 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002416 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002417 host->dma_mask = DMA_BIT_MASK(64);
2418 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
2419 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002420
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002421 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302422 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002423 >> SDHCI_CLOCK_BASE_SHIFT;
2424 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302425 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002426 >> SDHCI_CLOCK_BASE_SHIFT;
2427
Pierre Ossmand129bce2006-03-24 03:18:17 -08002428 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002429 if (host->max_clk == 0 || host->quirks &
2430 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002431 if (!host->ops->get_max_clock) {
2432 printk(KERN_ERR
2433 "%s: Hardware doesn't specify base clock "
2434 "frequency.\n", mmc_hostname(mmc));
2435 return -ENODEV;
2436 }
2437 host->max_clk = host->ops->get_max_clock(host);
2438 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002439
Pierre Ossman1c8cde92006-06-30 02:22:25 -07002440 host->timeout_clk =
Arindam Nathf2119df2011-05-05 12:18:57 +05302441 (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
Pierre Ossman1c8cde92006-06-30 02:22:25 -07002442 if (host->timeout_clk == 0) {
Anton Vorontsov81b39802009-09-22 16:45:13 -07002443 if (host->ops->get_timeout_clock) {
2444 host->timeout_clk = host->ops->get_timeout_clock(host);
2445 } else if (!(host->quirks &
2446 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002447 printk(KERN_ERR
2448 "%s: Hardware doesn't specify timeout clock "
2449 "frequency.\n", mmc_hostname(mmc));
2450 return -ENODEV;
2451 }
Pierre Ossman1c8cde92006-06-30 02:22:25 -07002452 }
Arindam Nathf2119df2011-05-05 12:18:57 +05302453 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
Pierre Ossman1c8cde92006-06-30 02:22:25 -07002454 host->timeout_clk *= 1000;
2455
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002456 /*
2457 * In case of Host Controller v3.00, find out whether clock
2458 * multiplier is supported.
2459 */
2460 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2461 SDHCI_CLOCK_MUL_SHIFT;
2462
2463 /*
2464 * In case the value in Clock Multiplier is 0, then programmable
2465 * clock mode is not supported, otherwise the actual clock
2466 * multiplier is one more than the value of Clock Multiplier
2467 * in the Capabilities Register.
2468 */
2469 if (host->clk_mul)
2470 host->clk_mul += 1;
2471
Pierre Ossmand129bce2006-03-24 03:18:17 -08002472 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302473 * In case of Host Controller v3.00, find out whether clock
2474 * multiplier is supported.
2475 */
2476 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2477 SDHCI_CLOCK_MUL_SHIFT;
2478
2479 /*
2480 * In case the value in Clock Multiplier is 0, then programmable
2481 * clock mode is not supported, otherwise the actual clock
2482 * multiplier is one more than the value of Clock Multiplier
2483 * in the Capabilities Register.
2484 */
2485 if (host->clk_mul)
2486 host->clk_mul += 1;
2487
2488 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002489 * Set host parameters.
2490 */
2491 mmc->ops = &sdhci_ops;
Arindam Nathc3ed3872011-05-05 12:19:06 +05302492 mmc->f_max = host->max_clk;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07002493 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07002494 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05302495 else if (host->version >= SDHCI_SPEC_300) {
2496 if (host->clk_mul) {
2497 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2498 mmc->f_max = host->max_clk * host->clk_mul;
2499 } else
2500 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2501 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04002502 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05002503
Andrei Warkentine89d4562011-05-23 15:06:37 -05002504 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2505
2506 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
2507 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002508
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002509 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002510 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002511 ((host->flags & SDHCI_USE_ADMA) ||
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002512 !(host->flags & SDHCI_USE_SDMA))) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002513 host->flags |= SDHCI_AUTO_CMD23;
2514 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
2515 } else {
2516 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
2517 }
2518
Philip Rakity15ec4462010-11-19 16:48:39 -05002519 /*
2520 * A controller may support 8-bit width, but the board itself
2521 * might not have the pins brought out. Boards that support
2522 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2523 * their platform code before calling sdhci_add_host(), and we
2524 * won't assume 8-bit width for hosts without that CAP.
2525 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002526 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05002527 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002528
Arindam Nathf2119df2011-05-05 12:18:57 +05302529 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04002530 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01002531
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01002532 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
2533 mmc_card_is_removable(mmc))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03002534 mmc->caps |= MMC_CAP_NEEDS_POLL;
2535
Arindam Nathf2119df2011-05-05 12:18:57 +05302536 /* UHS-I mode(s) supported by the host controller. */
2537 if (host->version >= SDHCI_SPEC_300)
2538 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
2539
2540 /* SDR104 supports also implies SDR50 support */
2541 if (caps[1] & SDHCI_SUPPORT_SDR104)
2542 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
2543 else if (caps[1] & SDHCI_SUPPORT_SDR50)
2544 mmc->caps |= MMC_CAP_UHS_SDR50;
2545
2546 if (caps[1] & SDHCI_SUPPORT_DDR50)
2547 mmc->caps |= MMC_CAP_UHS_DDR50;
2548
Arindam Nathb513ea22011-05-05 12:19:04 +05302549 /* Does the host needs tuning for SDR50? */
2550 if (caps[1] & SDHCI_USE_SDR50_TUNING)
2551 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
2552
Arindam Nathd6d50a12011-05-05 12:18:59 +05302553 /* Driver Type(s) (A, C, D) supported by the host */
2554 if (caps[1] & SDHCI_DRIVER_TYPE_A)
2555 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
2556 if (caps[1] & SDHCI_DRIVER_TYPE_C)
2557 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
2558 if (caps[1] & SDHCI_DRIVER_TYPE_D)
2559 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
2560
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302561 /* Initial value for re-tuning timer count */
2562 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
2563 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
2564
2565 /*
2566 * In case Re-tuning Timer is not disabled, the actual value of
2567 * re-tuning timer will be 2 ^ (n - 1).
2568 */
2569 if (host->tuning_count)
2570 host->tuning_count = 1 << (host->tuning_count - 1);
2571
2572 /* Re-tuning mode supported by the Host Controller */
2573 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
2574 SDHCI_RETUNING_MODE_SHIFT;
2575
Takashi Iwai8f230f42010-12-08 10:04:30 +01002576 ocr_avail = 0;
Arindam Nathf2119df2011-05-05 12:18:57 +05302577 /*
2578 * According to SD Host Controller spec v3.00, if the Host System
2579 * can afford more than 150mA, Host Driver should set XPC to 1. Also
2580 * the value is meaningful only if Voltage Support in the Capabilities
2581 * register is set. The actual current value is 4 times the register
2582 * value.
2583 */
2584 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
2585
2586 if (caps[0] & SDHCI_CAN_VDD_330) {
2587 int max_current_330;
2588
Takashi Iwai8f230f42010-12-08 10:04:30 +01002589 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05302590
2591 max_current_330 = ((max_current_caps &
2592 SDHCI_MAX_CURRENT_330_MASK) >>
2593 SDHCI_MAX_CURRENT_330_SHIFT) *
2594 SDHCI_MAX_CURRENT_MULTIPLIER;
2595
2596 if (max_current_330 > 150)
2597 mmc->caps |= MMC_CAP_SET_XPC_330;
2598 }
2599 if (caps[0] & SDHCI_CAN_VDD_300) {
2600 int max_current_300;
2601
Takashi Iwai8f230f42010-12-08 10:04:30 +01002602 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05302603
2604 max_current_300 = ((max_current_caps &
2605 SDHCI_MAX_CURRENT_300_MASK) >>
2606 SDHCI_MAX_CURRENT_300_SHIFT) *
2607 SDHCI_MAX_CURRENT_MULTIPLIER;
2608
2609 if (max_current_300 > 150)
2610 mmc->caps |= MMC_CAP_SET_XPC_300;
2611 }
2612 if (caps[0] & SDHCI_CAN_VDD_180) {
2613 int max_current_180;
2614
Takashi Iwai8f230f42010-12-08 10:04:30 +01002615 ocr_avail |= MMC_VDD_165_195;
2616
Arindam Nathf2119df2011-05-05 12:18:57 +05302617 max_current_180 = ((max_current_caps &
2618 SDHCI_MAX_CURRENT_180_MASK) >>
2619 SDHCI_MAX_CURRENT_180_SHIFT) *
2620 SDHCI_MAX_CURRENT_MULTIPLIER;
2621
2622 if (max_current_180 > 150)
2623 mmc->caps |= MMC_CAP_SET_XPC_180;
Arindam Nath5371c922011-05-05 12:19:02 +05302624
2625 /* Maximum current capabilities of the host at 1.8V */
2626 if (max_current_180 >= 800)
2627 mmc->caps |= MMC_CAP_MAX_CURRENT_800;
2628 else if (max_current_180 >= 600)
2629 mmc->caps |= MMC_CAP_MAX_CURRENT_600;
2630 else if (max_current_180 >= 400)
2631 mmc->caps |= MMC_CAP_MAX_CURRENT_400;
2632 else
2633 mmc->caps |= MMC_CAP_MAX_CURRENT_200;
Arindam Nathf2119df2011-05-05 12:18:57 +05302634 }
2635
Takashi Iwai8f230f42010-12-08 10:04:30 +01002636 mmc->ocr_avail = ocr_avail;
2637 mmc->ocr_avail_sdio = ocr_avail;
2638 if (host->ocr_avail_sdio)
2639 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
2640 mmc->ocr_avail_sd = ocr_avail;
2641 if (host->ocr_avail_sd)
2642 mmc->ocr_avail_sd &= host->ocr_avail_sd;
2643 else /* normal SD controllers don't support 1.8V */
2644 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
2645 mmc->ocr_avail_mmc = ocr_avail;
2646 if (host->ocr_avail_mmc)
2647 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07002648
2649 if (mmc->ocr_avail == 0) {
2650 printk(KERN_ERR "%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002651 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002652 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07002653 }
2654
Pierre Ossmand129bce2006-03-24 03:18:17 -08002655 spin_lock_init(&host->lock);
2656
2657 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02002658 * Maximum number of segments. Depends on if the hardware
2659 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08002660 */
Pierre Ossman2134a922008-06-28 18:28:51 +02002661 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04002662 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07002663 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04002664 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02002665 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04002666 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002667
2668 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01002669 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01002670 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08002671 */
Pierre Ossman55db8902006-11-21 17:55:45 +01002672 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002673
2674 /*
2675 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02002676 * of bytes. When doing hardware scatter/gather, each entry cannot
2677 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08002678 */
Olof Johansson30652aa2011-01-01 18:37:32 -06002679 if (host->flags & SDHCI_USE_ADMA) {
2680 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
2681 mmc->max_seg_size = 65535;
2682 else
2683 mmc->max_seg_size = 65536;
2684 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02002685 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06002686 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002687
2688 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01002689 * Maximum block size. This varies from controller to controller and
2690 * is specified in the capabilities register.
2691 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03002692 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
2693 mmc->max_blk_size = 2;
2694 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05302695 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03002696 SDHCI_MAX_BLOCK_SHIFT;
2697 if (mmc->max_blk_size >= 3) {
2698 printk(KERN_WARNING "%s: Invalid maximum block size, "
2699 "assuming 512 bytes\n", mmc_hostname(mmc));
2700 mmc->max_blk_size = 0;
2701 }
2702 }
2703
2704 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01002705
2706 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01002707 * Maximum block count.
2708 */
Ben Dooks1388eef2009-06-14 12:40:53 +01002709 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01002710
2711 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002712 * Init tasklets.
2713 */
2714 tasklet_init(&host->card_tasklet,
2715 sdhci_tasklet_card, (unsigned long)host);
2716 tasklet_init(&host->finish_tasklet,
2717 sdhci_tasklet_finish, (unsigned long)host);
2718
Al Viroe4cad1b2006-10-10 22:47:07 +01002719 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002720
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302721 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302722 init_waitqueue_head(&host->buf_ready_int);
2723
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302724 /* Initialize re-tuning timer */
2725 init_timer(&host->tuning_timer);
2726 host->tuning_timer.data = (unsigned long)host;
2727 host->tuning_timer.function = sdhci_tuning_timer;
2728 }
2729
Thomas Gleixnerdace1452006-07-01 19:29:38 -07002730 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002731 mmc_hostname(mmc), host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002732 if (ret)
Pierre Ossman8ef1a142006-06-30 02:22:21 -07002733 goto untasklet;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002734
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002735 host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
2736 if (IS_ERR(host->vmmc)) {
2737 printk(KERN_INFO "%s: no vmmc regulator found\n", mmc_hostname(mmc));
2738 host->vmmc = NULL;
2739 } else {
2740 regulator_enable(host->vmmc);
2741 }
2742
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002743 sdhci_init(host, 0);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002744
2745#ifdef CONFIG_MMC_DEBUG
2746 sdhci_dumpregs(host);
2747#endif
2748
Pierre Ossmanf9134312008-12-21 17:01:48 +01002749#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01002750 snprintf(host->led_name, sizeof(host->led_name),
2751 "%s::", mmc_hostname(mmc));
2752 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002753 host->led.brightness = LED_OFF;
2754 host->led.default_trigger = mmc_hostname(mmc);
2755 host->led.brightness_set = sdhci_led_control;
2756
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002757 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002758 if (ret)
2759 goto reset;
2760#endif
2761
Pierre Ossman5f25a662006-10-04 02:15:39 -07002762 mmiowb();
2763
Pierre Ossmand129bce2006-03-24 03:18:17 -08002764 mmc_add_host(mmc);
2765
Richard Röjforsa13abc72009-09-22 16:45:30 -07002766 printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01002767 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07002768 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
2769 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002770
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002771 sdhci_enable_card_detection(host);
2772
Pierre Ossmand129bce2006-03-24 03:18:17 -08002773 return 0;
2774
Pierre Ossmanf9134312008-12-21 17:01:48 +01002775#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002776reset:
2777 sdhci_reset(host, SDHCI_RESET_ALL);
2778 free_irq(host->irq, host);
2779#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07002780untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08002781 tasklet_kill(&host->card_tasklet);
2782 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002783
2784 return ret;
2785}
2786
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002787EXPORT_SYMBOL_GPL(sdhci_add_host);
2788
Pierre Ossman1e728592008-04-16 19:13:13 +02002789void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002790{
Pierre Ossman1e728592008-04-16 19:13:13 +02002791 unsigned long flags;
2792
2793 if (dead) {
2794 spin_lock_irqsave(&host->lock, flags);
2795
2796 host->flags |= SDHCI_DEVICE_DEAD;
2797
2798 if (host->mrq) {
2799 printk(KERN_ERR "%s: Controller removed during "
2800 " transfer!\n", mmc_hostname(host->mmc));
2801
2802 host->mrq->cmd->error = -ENOMEDIUM;
2803 tasklet_schedule(&host->finish_tasklet);
2804 }
2805
2806 spin_unlock_irqrestore(&host->lock, flags);
2807 }
2808
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002809 sdhci_disable_card_detection(host);
2810
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002811 mmc_remove_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002812
Pierre Ossmanf9134312008-12-21 17:01:48 +01002813#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002814 led_classdev_unregister(&host->led);
2815#endif
2816
Pierre Ossman1e728592008-04-16 19:13:13 +02002817 if (!dead)
2818 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002819
2820 free_irq(host->irq, host);
2821
2822 del_timer_sync(&host->timer);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302823 if (host->version >= SDHCI_SPEC_300)
2824 del_timer_sync(&host->tuning_timer);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002825
2826 tasklet_kill(&host->card_tasklet);
2827 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02002828
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002829 if (host->vmmc) {
2830 regulator_disable(host->vmmc);
2831 regulator_put(host->vmmc);
2832 }
2833
Pierre Ossman2134a922008-06-28 18:28:51 +02002834 kfree(host->adma_desc);
2835 kfree(host->align_buffer);
2836
2837 host->adma_desc = NULL;
2838 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002839}
2840
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002841EXPORT_SYMBOL_GPL(sdhci_remove_host);
2842
2843void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002844{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002845 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002846}
2847
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002848EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002849
2850/*****************************************************************************\
2851 * *
2852 * Driver init/exit *
2853 * *
2854\*****************************************************************************/
2855
2856static int __init sdhci_drv_init(void)
2857{
2858 printk(KERN_INFO DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01002859 ": Secure Digital Host Controller Interface driver\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002860 printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
2861
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002862 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002863}
2864
2865static void __exit sdhci_drv_exit(void)
2866{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002867}
2868
2869module_init(sdhci_drv_init);
2870module_exit(sdhci_drv_exit);
2871
Pierre Ossmandf673b22006-06-30 02:22:31 -07002872module_param(debug_quirks, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07002873
Pierre Ossman32710e82009-04-08 20:14:54 +02002874MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002875MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08002876MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07002877
Pierre Ossmandf673b22006-06-30 02:22:31 -07002878MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");