blob: 8338c6e37d612cae8421ebbc4cd666f8f4b93a5f [file] [log] [blame]
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +01001/*
2 * linux/arch/arm/mm/tlb-v7.S
3 *
4 * Copyright (C) 1997-2002 Russell King
5 * Modified for ARMv7 by Catalin Marinas
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * ARM architecture version 6 TLB handling functions.
12 * These assume a split I/D TLB.
13 */
Tim Abbott991da172009-04-27 14:02:22 -040014#include <linux/init.h>
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010015#include <linux/linkage.h>
Russell Kingf00ec482010-09-04 10:47:48 +010016#include <asm/assembler.h>
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010017#include <asm/asm-offsets.h>
18#include <asm/page.h>
19#include <asm/tlbflush.h>
20#include "proc-macros.S"
21
22/*
23 * v7wbi_flush_user_tlb_range(start, end, vma)
24 *
25 * Invalidate a range of TLB entries in the specified address space.
26 *
27 * - start - start address (may not be aligned)
28 * - end - end address (exclusive, may not be aligned)
29 * - vma - vma_struct describing address range
30 *
31 * It is assumed that:
32 * - the "Invalidate single entry" instruction will invalidate
33 * both the I and the D TLBs on Harvard-style TLBs
34 */
35ENTRY(v7wbi_flush_user_tlb_range)
36 vma_vm_mm r3, r2 @ get vma->vm_mm
37 mmid r3, r3 @ get vm_mm->context.id
38 dsb
39 mov r0, r0, lsr #PAGE_SHIFT @ align address
40 mov r1, r1, lsr #PAGE_SHIFT
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041#ifdef CONFIG_ARCH_MSM8X60
42 mov r0, r0, lsl #PAGE_SHIFT
43#else
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010044 asid r3, r3 @ mask ASID
45 orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#endif
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010047 mov r1, r1, lsl #PAGE_SHIFT
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100481:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#ifdef CONFIG_ARCH_MSM8X60
50 ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA (shareable)
51#else
Russell Kingf00ec482010-09-04 10:47:48 +010052 ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#endif
Russell Kingf00ec482010-09-04 10:47:48 +010054 ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
55
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010056 add r0, r0, #PAGE_SZ
57 cmp r0, r1
58 blo 1b
59 mov ip, #0
Russell Kingf00ec482010-09-04 10:47:48 +010060 ALT_SMP(mcr p15, 0, ip, c7, c1, 6) @ flush BTAC/BTB Inner Shareable
61 ALT_UP(mcr p15, 0, ip, c7, c5, 6) @ flush BTAC/BTB
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010062 dsb
63 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010064ENDPROC(v7wbi_flush_user_tlb_range)
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010065
66/*
67 * v7wbi_flush_kern_tlb_range(start,end)
68 *
69 * Invalidate a range of kernel TLB entries
70 *
71 * - start - start address (may not be aligned)
72 * - end - end address (exclusive, may not be aligned)
73 */
74ENTRY(v7wbi_flush_kern_tlb_range)
75 dsb
76 mov r0, r0, lsr #PAGE_SHIFT @ align address
77 mov r1, r1, lsr #PAGE_SHIFT
78 mov r0, r0, lsl #PAGE_SHIFT
79 mov r1, r1, lsl #PAGE_SHIFT
801:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081#ifdef CONFIG_ARCH_MSM8X60
82 ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA (shareable)
83#else
Russell Kingf00ec482010-09-04 10:47:48 +010084 ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070085#endif
Russell Kingf00ec482010-09-04 10:47:48 +010086 ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010087 add r0, r0, #PAGE_SZ
88 cmp r0, r1
89 blo 1b
90 mov r2, #0
Russell Kingf00ec482010-09-04 10:47:48 +010091 ALT_SMP(mcr p15, 0, r2, c7, c1, 6) @ flush BTAC/BTB Inner Shareable
92 ALT_UP(mcr p15, 0, r2, c7, c5, 6) @ flush BTAC/BTB
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010093 dsb
94 isb
95 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010096ENDPROC(v7wbi_flush_kern_tlb_range)
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010097
Tim Abbott991da172009-04-27 14:02:22 -040098 __INIT
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +010099
100 .type v7wbi_tlb_fns, #object
101ENTRY(v7wbi_tlb_fns)
102 .long v7wbi_flush_user_tlb_range
103 .long v7wbi_flush_kern_tlb_range
Russell Kingf00ec482010-09-04 10:47:48 +0100104 ALT_SMP(.long v7wbi_tlb_flags_smp)
105 ALT_UP(.long v7wbi_tlb_flags_up)
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100106 .size v7wbi_tlb_fns, . - v7wbi_tlb_fns