blob: 026fd0568635a0350ee4191321e2628cbeb6c444 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
2 * Qualcomm PMIC8XXX GPIO driver
3 *
4 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 and
8 * only version 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#define pr_fmt(fmt) "%s: " fmt, __func__
17
18#include <linux/platform_device.h>
19#include <linux/gpio.h>
20#include <linux/mfd/pm8xxx/core.h>
21#include <linux/mfd/pm8xxx/gpio.h>
22#include <linux/debugfs.h>
23#include <linux/uaccess.h>
24#include <linux/fs.h>
25#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/spinlock.h>
28
29/* GPIO registers */
30#define SSBI_REG_ADDR_GPIO_BASE 0x150
31#define SSBI_REG_ADDR_GPIO(n) (SSBI_REG_ADDR_GPIO_BASE + n)
32
33/* GPIO */
34#define PM_GPIO_BANK_MASK 0x70
35#define PM_GPIO_BANK_SHIFT 4
36#define PM_GPIO_WRITE 0x80
37
38/* Bank 0 */
39#define PM_GPIO_VIN_MASK 0x0E
40#define PM_GPIO_VIN_SHIFT 1
41#define PM_GPIO_MODE_ENABLE 0x01
42
43/* Bank 1 */
44#define PM_GPIO_MODE_MASK 0x0C
45#define PM_GPIO_MODE_SHIFT 2
46#define PM_GPIO_OUT_BUFFER 0x02
47#define PM_GPIO_OUT_INVERT 0x01
48
49#define PM_GPIO_MODE_OFF 3
50#define PM_GPIO_MODE_OUTPUT 2
51#define PM_GPIO_MODE_INPUT 0
52#define PM_GPIO_MODE_BOTH 1
53
54/* Bank 2 */
55#define PM_GPIO_PULL_MASK 0x0E
56#define PM_GPIO_PULL_SHIFT 1
57
58/* Bank 3 */
59#define PM_GPIO_OUT_STRENGTH_MASK 0x0C
60#define PM_GPIO_OUT_STRENGTH_SHIFT 2
61#define PM_GPIO_PIN_ENABLE 0x00
62#define PM_GPIO_PIN_DISABLE 0x01
63
64/* Bank 4 */
65#define PM_GPIO_FUNC_MASK 0x0E
66#define PM_GPIO_FUNC_SHIFT 1
67
68/* Bank 5 */
69#define PM_GPIO_NON_INT_POL_INV 0x08
70#define PM_GPIO_BANKS 6
71
72struct pm_gpio_chip {
73 struct list_head link;
74 struct gpio_chip gpio_chip;
75 spinlock_t pm_lock;
76 u8 *bank1;
77 int irq_base;
78};
79
80static LIST_HEAD(pm_gpio_chips);
81static DEFINE_MUTEX(pm_gpio_chips_lock);
82
83static int pm_gpio_get(struct pm_gpio_chip *pm_gpio_chip, unsigned gpio)
84{
85 int mode;
86
87 if (gpio >= pm_gpio_chip->gpio_chip.ngpio || pm_gpio_chip == NULL)
88 return -EINVAL;
89
90 /* Get gpio value from config bank 1 if output gpio.
91 Get gpio value from IRQ RT status register for all other gpio modes.
92 */
93 mode = (pm_gpio_chip->bank1[gpio] & PM_GPIO_MODE_MASK) >>
94 PM_GPIO_MODE_SHIFT;
95 if (mode == PM_GPIO_MODE_OUTPUT)
96 return pm_gpio_chip->bank1[gpio] & PM_GPIO_OUT_INVERT;
97 else
98 return pm8xxx_read_irq_stat(pm_gpio_chip->gpio_chip.dev->parent,
99 pm_gpio_chip->irq_base + gpio);
100}
101
102static int pm_gpio_set(struct pm_gpio_chip *pm_gpio_chip,
103 unsigned gpio, int value)
104{
105 int rc;
106 u8 bank1;
107 unsigned long flags;
108
109 if (gpio >= pm_gpio_chip->gpio_chip.ngpio || pm_gpio_chip == NULL)
110 return -EINVAL;
111
112 spin_lock_irqsave(&pm_gpio_chip->pm_lock, flags);
113 bank1 = PM_GPIO_WRITE
114 | (pm_gpio_chip->bank1[gpio] & ~PM_GPIO_OUT_INVERT);
115
116 if (value)
117 bank1 |= PM_GPIO_OUT_INVERT;
118
119 pm_gpio_chip->bank1[gpio] = bank1;
120 rc = pm8xxx_writeb(pm_gpio_chip->gpio_chip.dev->parent,
121 SSBI_REG_ADDR_GPIO(gpio), bank1);
122 spin_unlock_irqrestore(&pm_gpio_chip->pm_lock, flags);
123
124 if (rc)
125 pr_err("FAIL pm8xxx_writeb(): rc=%d. "
126 "(gpio=%d, value=%d)\n",
127 rc, gpio, value);
128
129 return rc;
130}
131
132static int dir_map[] = {
133 PM_GPIO_MODE_OFF,
134 PM_GPIO_MODE_OUTPUT,
135 PM_GPIO_MODE_INPUT,
136 PM_GPIO_MODE_BOTH,
137};
138
139static int pm_gpio_set_direction(struct pm_gpio_chip *pm_gpio_chip,
140 unsigned gpio, int direction)
141{
142 int rc;
143 u8 bank1;
144 unsigned long flags;
145
146 if (!direction || pm_gpio_chip == NULL)
147 return -EINVAL;
148
149 spin_lock_irqsave(&pm_gpio_chip->pm_lock, flags);
150 bank1 = PM_GPIO_WRITE
151 | (pm_gpio_chip->bank1[gpio] & ~PM_GPIO_MODE_MASK);
152
153 bank1 |= ((dir_map[direction] << PM_GPIO_MODE_SHIFT)
154 & PM_GPIO_MODE_MASK);
155
156 pm_gpio_chip->bank1[gpio] = bank1;
157 rc = pm8xxx_writeb(pm_gpio_chip->gpio_chip.dev->parent,
158 SSBI_REG_ADDR_GPIO(gpio), bank1);
159 spin_unlock_irqrestore(&pm_gpio_chip->pm_lock, flags);
160
161 if (rc)
162 pr_err("Failed on pm8xxx_writeb(): rc=%d (GPIO config)\n",
163 rc);
164
165 return rc;
166}
167
168static int pm_gpio_init_bank1(struct pm_gpio_chip *pm_gpio_chip)
169{
170 int i, rc;
171 u8 bank;
172
173 for (i = 0; i < pm_gpio_chip->gpio_chip.ngpio; i++) {
174 bank = 1 << PM_GPIO_BANK_SHIFT;
175 rc = pm8xxx_writeb(pm_gpio_chip->gpio_chip.dev->parent,
176 SSBI_REG_ADDR_GPIO(i),
177 bank);
178 if (rc) {
179 pr_err("error setting bank rc=%d\n", rc);
180 return rc;
181 }
182
183 rc = pm8xxx_readb(pm_gpio_chip->gpio_chip.dev->parent,
184 SSBI_REG_ADDR_GPIO(i),
185 &pm_gpio_chip->bank1[i]);
186 if (rc) {
187 pr_err("error reading bank 1 rc=%d\n", rc);
188 return rc;
189 }
190 }
191 return 0;
192}
193
194static int pm_gpio_to_irq(struct gpio_chip *gpio_chip, unsigned offset)
195{
196 struct pm_gpio_chip *pm_gpio_chip = dev_get_drvdata(gpio_chip->dev);
197
198 return pm_gpio_chip->irq_base + offset;
199}
200
201static int pm_gpio_read(struct gpio_chip *gpio_chip, unsigned offset)
202{
203 struct pm_gpio_chip *pm_gpio_chip = dev_get_drvdata(gpio_chip->dev);
204
205 return pm_gpio_get(pm_gpio_chip, offset);
206}
207
208static void pm_gpio_write(struct gpio_chip *gpio_chip,
209 unsigned offset, int val)
210{
211 struct pm_gpio_chip *pm_gpio_chip = dev_get_drvdata(gpio_chip->dev);
212
213 pm_gpio_set(pm_gpio_chip, offset, val);
214}
215
216static int pm_gpio_direction_input(struct gpio_chip *gpio_chip,
217 unsigned offset)
218{
219 struct pm_gpio_chip *pm_gpio_chip = dev_get_drvdata(gpio_chip->dev);
220
221 return pm_gpio_set_direction(pm_gpio_chip, offset, PM_GPIO_DIR_IN);
222}
223
224static int pm_gpio_direction_output(struct gpio_chip *gpio_chip,
225 unsigned offset,
226 int val)
227{
228 int ret;
229 struct pm_gpio_chip *pm_gpio_chip = dev_get_drvdata(gpio_chip->dev);
230
231 ret = pm_gpio_set_direction(pm_gpio_chip, offset, PM_GPIO_DIR_OUT);
232 if (!ret)
233 ret = pm_gpio_set(pm_gpio_chip, offset, val);
234
235 return ret;
236}
237
238static void pm_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gpio_chip)
239{
240 static const char * const cmode[] = { "in", "in/out", "out", "off" };
241 struct pm_gpio_chip *pm_gpio_chip = dev_get_drvdata(gpio_chip->dev);
242 u8 mode, state, bank;
243 const char *label;
244 int i, j;
245
246 for (i = 0; i < gpio_chip->ngpio; i++) {
247 label = gpiochip_is_requested(gpio_chip, i);
248 mode = (pm_gpio_chip->bank1[i] & PM_GPIO_MODE_MASK) >>
249 PM_GPIO_MODE_SHIFT;
250 state = pm_gpio_get(pm_gpio_chip, i);
251 seq_printf(s, "gpio-%-3d (%-12.12s) %-10.10s"
252 " %s",
253 gpio_chip->base + i,
254 label ? label : "--",
255 cmode[mode],
256 state ? "hi" : "lo");
257 for (j = 0; j < PM_GPIO_BANKS; j++) {
258 bank = j << PM_GPIO_BANK_SHIFT;
259 pm8xxx_writeb(gpio_chip->dev->parent,
260 SSBI_REG_ADDR_GPIO(i),
261 bank);
262 pm8xxx_readb(gpio_chip->dev->parent,
263 SSBI_REG_ADDR_GPIO(i),
264 &bank);
265 seq_printf(s, " 0x%02x", bank);
266 }
267 seq_printf(s, "\n");
268 }
269}
270
271static int __devinit pm_gpio_probe(struct platform_device *pdev)
272{
273 int ret;
274 const struct pm8xxx_gpio_platform_data *pdata = pdev->dev.platform_data;
275 struct pm_gpio_chip *pm_gpio_chip;
276
277 if (!pdata) {
278 pr_err("missing platform data\n");
279 return -EINVAL;
280 }
281
282 pm_gpio_chip = kzalloc(sizeof(struct pm_gpio_chip), GFP_KERNEL);
283 if (!pm_gpio_chip) {
284 pr_err("Cannot allocate pm_gpio_chip\n");
285 return -ENOMEM;
286 }
287
288 pm_gpio_chip->bank1 = kzalloc(sizeof(u8) * pdata->gpio_cdata.ngpios,
289 GFP_KERNEL);
290 if (!pm_gpio_chip->bank1) {
291 pr_err("Cannot allocate pm_gpio_chip->bank1\n");
292 return -ENOMEM;
293 }
294
295 spin_lock_init(&pm_gpio_chip->pm_lock);
296 pm_gpio_chip->gpio_chip.label = "pm-gpio";
297 pm_gpio_chip->gpio_chip.direction_input = pm_gpio_direction_input;
298 pm_gpio_chip->gpio_chip.direction_output = pm_gpio_direction_output;
299 pm_gpio_chip->gpio_chip.to_irq = pm_gpio_to_irq;
300 pm_gpio_chip->gpio_chip.get = pm_gpio_read;
301 pm_gpio_chip->gpio_chip.set = pm_gpio_write;
302 pm_gpio_chip->gpio_chip.dbg_show = pm_gpio_dbg_show;
303 pm_gpio_chip->gpio_chip.ngpio = pdata->gpio_cdata.ngpios;
304 pm_gpio_chip->gpio_chip.can_sleep = 1;
305 pm_gpio_chip->gpio_chip.dev = &pdev->dev;
306 pm_gpio_chip->gpio_chip.base = pdata->gpio_base;
307 pm_gpio_chip->irq_base = platform_get_irq(pdev, 0);
308 mutex_lock(&pm_gpio_chips_lock);
309 list_add(&pm_gpio_chip->link, &pm_gpio_chips);
310 mutex_unlock(&pm_gpio_chips_lock);
311 platform_set_drvdata(pdev, pm_gpio_chip);
312
313 ret = gpiochip_add(&pm_gpio_chip->gpio_chip);
314 if (ret) {
315 pr_err("gpiochip_add failed ret = %d\n", ret);
316 goto reset_drvdata;
317 }
318
319 ret = pm_gpio_init_bank1(pm_gpio_chip);
320 if (ret) {
321 pr_err("gpio init bank failed ret = %d\n", ret);
322 goto remove_chip;
323 }
324
325 pr_info("OK: base=%d, ngpio=%d\n", pm_gpio_chip->gpio_chip.base,
326 pm_gpio_chip->gpio_chip.ngpio);
327
328 return 0;
329
330remove_chip:
331 if (gpiochip_remove(&pm_gpio_chip->gpio_chip))
332 pr_err("failed to remove gpio chip\n");
333reset_drvdata:
334 platform_set_drvdata(pdev, NULL);
335 kfree(pm_gpio_chip);
336 return ret;
337}
338
339static int __devexit pm_gpio_remove(struct platform_device *pdev)
340{
341 struct pm_gpio_chip *pm_gpio_chip
342 = platform_get_drvdata(pdev);
343
344 mutex_lock(&pm_gpio_chips_lock);
345 list_del(&pm_gpio_chip->link);
346 mutex_unlock(&pm_gpio_chips_lock);
347 platform_set_drvdata(pdev, NULL);
348 if (gpiochip_remove(&pm_gpio_chip->gpio_chip))
349 pr_err("failed to remove gpio chip\n");
350 kfree(pm_gpio_chip->bank1);
351 kfree(pm_gpio_chip);
352 return 0;
353}
354
355int pm8xxx_gpio_config(int gpio, struct pm_gpio *param)
356{
357 int rc, pm_gpio = -EINVAL;
358 u8 bank[8];
359 unsigned long flags;
360 struct pm_gpio_chip *pm_gpio_chip;
361 struct gpio_chip *gpio_chip;
362
363 if (param == NULL)
364 return -EINVAL;
365
366 mutex_lock(&pm_gpio_chips_lock);
367 list_for_each_entry(pm_gpio_chip, &pm_gpio_chips, link) {
368 gpio_chip = &pm_gpio_chip->gpio_chip;
369 if (gpio >= gpio_chip->base
370 && gpio < gpio_chip->base + gpio_chip->ngpio) {
371 pm_gpio = gpio - gpio_chip->base;
372 break;
373 }
374 }
375 mutex_unlock(&pm_gpio_chips_lock);
376 if (pm_gpio < 0) {
377 pr_err("called on gpio %d not handled by any pmic\n", gpio);
378 return -EINVAL;
379 }
380
381 /* Select banks and configure the gpio */
382 bank[0] = PM_GPIO_WRITE |
383 ((param->vin_sel << PM_GPIO_VIN_SHIFT) &
384 PM_GPIO_VIN_MASK) |
385 PM_GPIO_MODE_ENABLE;
386 bank[1] = PM_GPIO_WRITE |
387 ((1 << PM_GPIO_BANK_SHIFT) &
388 PM_GPIO_BANK_MASK) |
389 ((dir_map[param->direction] <<
390 PM_GPIO_MODE_SHIFT) &
391 PM_GPIO_MODE_MASK) |
392 ((param->direction & PM_GPIO_DIR_OUT) ?
393 ((param->output_buffer & 1) ?
394 PM_GPIO_OUT_BUFFER : 0) : 0) |
395 ((param->direction & PM_GPIO_DIR_OUT) ?
396 param->output_value & 0x01 : 0);
397 bank[2] = PM_GPIO_WRITE |
398 ((2 << PM_GPIO_BANK_SHIFT) &
399 PM_GPIO_BANK_MASK) |
400 ((param->pull << PM_GPIO_PULL_SHIFT) &
401 PM_GPIO_PULL_MASK);
402 bank[3] = PM_GPIO_WRITE |
403 ((3 << PM_GPIO_BANK_SHIFT) &
404 PM_GPIO_BANK_MASK) |
405 ((param->out_strength <<
406 PM_GPIO_OUT_STRENGTH_SHIFT) &
407 PM_GPIO_OUT_STRENGTH_MASK) |
408 (param->disable_pin ?
409 PM_GPIO_PIN_DISABLE : PM_GPIO_PIN_ENABLE);
410 bank[4] = PM_GPIO_WRITE |
411 ((4 << PM_GPIO_BANK_SHIFT) &
412 PM_GPIO_BANK_MASK) |
413 ((param->function << PM_GPIO_FUNC_SHIFT) &
414 PM_GPIO_FUNC_MASK);
415 bank[5] = PM_GPIO_WRITE |
416 ((5 << PM_GPIO_BANK_SHIFT) & PM_GPIO_BANK_MASK) |
417 (param->inv_int_pol ? 0 : PM_GPIO_NON_INT_POL_INV);
418
419 spin_lock_irqsave(&pm_gpio_chip->pm_lock, flags);
420 /* Remember bank1 for later use */
421 pm_gpio_chip->bank1[pm_gpio] = bank[1];
422 rc = pm8xxx_write_buf(pm_gpio_chip->gpio_chip.dev->parent,
423 SSBI_REG_ADDR_GPIO(pm_gpio), bank, 6);
424 spin_unlock_irqrestore(&pm_gpio_chip->pm_lock, flags);
425
426 if (rc)
427 pr_err("Failed on pm8xxx_write_buf() rc=%d (GPIO config)\n",
428 rc);
429
430 return rc;
431}
432EXPORT_SYMBOL_GPL(pm8xxx_gpio_config);
433
434static struct platform_driver pm_gpio_driver = {
435 .probe = pm_gpio_probe,
436 .remove = __devexit_p(pm_gpio_remove),
437 .driver = {
438 .name = PM8XXX_GPIO_DEV_NAME,
439 .owner = THIS_MODULE,
440 },
441};
442
443static int __init pm_gpio_init(void)
444{
445 return platform_driver_register(&pm_gpio_driver);
446}
447postcore_initcall(pm_gpio_init);
448
449static void __exit pm_gpio_exit(void)
450{
451 platform_driver_unregister(&pm_gpio_driver);
452}
453module_exit(pm_gpio_exit);
454
455MODULE_LICENSE("GPL v2");
456MODULE_DESCRIPTION("PMIC GPIO driver");
457MODULE_VERSION("1.0");
458MODULE_ALIAS("platform:" PM8XXX_GPIO_DEV_NAME);