blob: fac6a3b4a62b5dfd25a3f9aa9fe7a3f6e72ea24c [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
26
27static struct clk clk_sclk_hdmi27m = {
28 .name = "sclk_hdmi27m",
29 .id = -1,
30 .rate = 27000000,
31};
32
Jongpill Leeb99380e2010-08-18 22:16:45 +090033static struct clk clk_sclk_hdmiphy = {
34 .name = "sclk_hdmiphy",
35 .id = -1,
36};
37
38static struct clk clk_sclk_usbphy0 = {
39 .name = "sclk_usbphy0",
40 .id = -1,
41 .rate = 27000000,
42};
43
44static struct clk clk_sclk_usbphy1 = {
45 .name = "sclk_usbphy1",
46 .id = -1,
47};
48
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090049static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +090050{
51 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
52}
53
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090054static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090055{
56 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
57}
58
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090059static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090060{
61 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
62}
63
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090064static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090065{
66 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
67}
68
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090069static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +090070{
71 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
72}
73
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090074static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090075{
76 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
77}
78
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090079static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090080{
81 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
82}
83
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090084static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090085{
86 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
87}
88
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090089static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090090{
91 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
92}
93
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090094static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090095{
96 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
97}
98
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090099static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900100{
101 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
102}
103
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900104static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900105{
106 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
107}
108
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900109static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900110{
111 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
112}
113
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900114static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900115{
116 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
117}
118
Changhwan Younc8bef142010-07-27 17:52:39 +0900119/* Core list of CMU_CPU side */
120
121static struct clksrc_clk clk_mout_apll = {
122 .clk = {
123 .name = "mout_apll",
124 .id = -1,
125 },
126 .sources = &clk_src_apll,
127 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900128};
129
130static struct clksrc_clk clk_sclk_apll = {
131 .clk = {
132 .name = "sclk_apll",
133 .id = -1,
134 .parent = &clk_mout_apll.clk,
135 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900136 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
137};
138
139static struct clksrc_clk clk_mout_epll = {
140 .clk = {
141 .name = "mout_epll",
142 .id = -1,
143 },
144 .sources = &clk_src_epll,
145 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
146};
147
148static struct clksrc_clk clk_mout_mpll = {
149 .clk = {
150 .name = "mout_mpll",
151 .id = -1,
152 },
153 .sources = &clk_src_mpll,
154 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
155};
156
157static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900158 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900159 [1] = &clk_mout_mpll.clk,
160};
161
162static struct clksrc_sources clkset_moutcore = {
163 .sources = clkset_moutcore_list,
164 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
165};
166
167static struct clksrc_clk clk_moutcore = {
168 .clk = {
169 .name = "moutcore",
170 .id = -1,
171 },
172 .sources = &clkset_moutcore,
173 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
174};
175
176static struct clksrc_clk clk_coreclk = {
177 .clk = {
178 .name = "core_clk",
179 .id = -1,
180 .parent = &clk_moutcore.clk,
181 },
182 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
183};
184
185static struct clksrc_clk clk_armclk = {
186 .clk = {
187 .name = "armclk",
188 .id = -1,
189 .parent = &clk_coreclk.clk,
190 },
191};
192
193static struct clksrc_clk clk_aclk_corem0 = {
194 .clk = {
195 .name = "aclk_corem0",
196 .id = -1,
197 .parent = &clk_coreclk.clk,
198 },
199 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
200};
201
202static struct clksrc_clk clk_aclk_cores = {
203 .clk = {
204 .name = "aclk_cores",
205 .id = -1,
206 .parent = &clk_coreclk.clk,
207 },
208 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
209};
210
211static struct clksrc_clk clk_aclk_corem1 = {
212 .clk = {
213 .name = "aclk_corem1",
214 .id = -1,
215 .parent = &clk_coreclk.clk,
216 },
217 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
218};
219
220static struct clksrc_clk clk_periphclk = {
221 .clk = {
222 .name = "periphclk",
223 .id = -1,
224 .parent = &clk_coreclk.clk,
225 },
226 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
227};
228
Changhwan Younc8bef142010-07-27 17:52:39 +0900229/* Core list of CMU_CORE side */
230
231static struct clk *clkset_corebus_list[] = {
232 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900233 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900234};
235
236static struct clksrc_sources clkset_mout_corebus = {
237 .sources = clkset_corebus_list,
238 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
239};
240
241static struct clksrc_clk clk_mout_corebus = {
242 .clk = {
243 .name = "mout_corebus",
244 .id = -1,
245 },
246 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900247 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900248};
249
250static struct clksrc_clk clk_sclk_dmc = {
251 .clk = {
252 .name = "sclk_dmc",
253 .id = -1,
254 .parent = &clk_mout_corebus.clk,
255 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900256 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900257};
258
259static struct clksrc_clk clk_aclk_cored = {
260 .clk = {
261 .name = "aclk_cored",
262 .id = -1,
263 .parent = &clk_sclk_dmc.clk,
264 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900265 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900266};
267
268static struct clksrc_clk clk_aclk_corep = {
269 .clk = {
270 .name = "aclk_corep",
271 .id = -1,
272 .parent = &clk_aclk_cored.clk,
273 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900274 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900275};
276
277static struct clksrc_clk clk_aclk_acp = {
278 .clk = {
279 .name = "aclk_acp",
280 .id = -1,
281 .parent = &clk_mout_corebus.clk,
282 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900283 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900284};
285
286static struct clksrc_clk clk_pclk_acp = {
287 .clk = {
288 .name = "pclk_acp",
289 .id = -1,
290 .parent = &clk_aclk_acp.clk,
291 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900292 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900293};
294
295/* Core list of CMU_TOP side */
296
297static struct clk *clkset_aclk_top_list[] = {
298 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900299 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900300};
301
Kukjin Kim9e235522010-08-18 22:06:02 +0900302static struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900303 .sources = clkset_aclk_top_list,
304 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
305};
306
307static struct clksrc_clk clk_aclk_200 = {
308 .clk = {
309 .name = "aclk_200",
310 .id = -1,
311 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900312 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900313 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
314 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
315};
316
Changhwan Younc8bef142010-07-27 17:52:39 +0900317static struct clksrc_clk clk_aclk_100 = {
318 .clk = {
319 .name = "aclk_100",
320 .id = -1,
321 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900322 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900323 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
324 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
325};
326
Changhwan Younc8bef142010-07-27 17:52:39 +0900327static struct clksrc_clk clk_aclk_160 = {
328 .clk = {
329 .name = "aclk_160",
330 .id = -1,
331 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900332 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900333 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
334 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
335};
336
Changhwan Younc8bef142010-07-27 17:52:39 +0900337static struct clksrc_clk clk_aclk_133 = {
338 .clk = {
339 .name = "aclk_133",
340 .id = -1,
341 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900342 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900343 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
344 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
345};
346
347static struct clk *clkset_vpllsrc_list[] = {
348 [0] = &clk_fin_vpll,
349 [1] = &clk_sclk_hdmi27m,
350};
351
352static struct clksrc_sources clkset_vpllsrc = {
353 .sources = clkset_vpllsrc_list,
354 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
355};
356
357static struct clksrc_clk clk_vpllsrc = {
358 .clk = {
359 .name = "vpll_src",
360 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900361 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900362 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900363 },
364 .sources = &clkset_vpllsrc,
365 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
366};
367
368static struct clk *clkset_sclk_vpll_list[] = {
369 [0] = &clk_vpllsrc.clk,
370 [1] = &clk_fout_vpll,
371};
372
373static struct clksrc_sources clkset_sclk_vpll = {
374 .sources = clkset_sclk_vpll_list,
375 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
376};
377
378static struct clksrc_clk clk_sclk_vpll = {
379 .clk = {
380 .name = "sclk_vpll",
381 .id = -1,
382 },
383 .sources = &clkset_sclk_vpll,
384 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
385};
386
Kukjin Kim957c4612011-01-04 17:58:22 +0900387static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900388 {
389 .name = "timers",
390 .id = -1,
391 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900392 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900393 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900394 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900395 .name = "csis",
396 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900397 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900398 .ctrlbit = (1 << 4),
399 }, {
400 .name = "csis",
401 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900402 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900403 .ctrlbit = (1 << 5),
404 }, {
405 .name = "fimc",
406 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900407 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900408 .ctrlbit = (1 << 0),
409 }, {
410 .name = "fimc",
411 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900412 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900413 .ctrlbit = (1 << 1),
414 }, {
415 .name = "fimc",
416 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900417 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900418 .ctrlbit = (1 << 2),
419 }, {
420 .name = "fimc",
421 .id = 3,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900422 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900423 .ctrlbit = (1 << 3),
424 }, {
425 .name = "fimd",
426 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900427 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900428 .ctrlbit = (1 << 0),
429 }, {
430 .name = "fimd",
431 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900432 .enable = exynos4_clk_ip_lcd1_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900433 .ctrlbit = (1 << 0),
434 }, {
Abhilash Kesavan40360212011-03-15 18:35:24 +0900435 .name = "sataphy",
436 .id = -1,
437 .parent = &clk_aclk_133.clk,
438 .enable = exynos4_clk_ip_fsys_ctrl,
439 .ctrlbit = (1 << 3),
440 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900441 .name = "hsmmc",
442 .id = 0,
443 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900444 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900445 .ctrlbit = (1 << 5),
446 }, {
447 .name = "hsmmc",
448 .id = 1,
449 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900450 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900451 .ctrlbit = (1 << 6),
452 }, {
453 .name = "hsmmc",
454 .id = 2,
455 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900456 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900457 .ctrlbit = (1 << 7),
458 }, {
459 .name = "hsmmc",
460 .id = 3,
461 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900462 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900463 .ctrlbit = (1 << 8),
464 }, {
465 .name = "hsmmc",
466 .id = 4,
467 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900468 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900469 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900470 }, {
471 .name = "sata",
472 .id = -1,
Abhilash Kesavan40360212011-03-15 18:35:24 +0900473 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900474 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900475 .ctrlbit = (1 << 10),
476 }, {
Jassi Brar3055c6d2010-12-21 09:54:35 +0900477 .name = "pdma",
478 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900479 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900480 .ctrlbit = (1 << 0),
481 }, {
482 .name = "pdma",
483 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900484 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900485 .ctrlbit = (1 << 1),
486 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .name = "adc",
488 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900489 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900490 .ctrlbit = (1 << 15),
491 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900492 .name = "rtc",
493 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900494 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900495 .ctrlbit = (1 << 15),
496 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900497 .name = "watchdog",
498 .id = -1,
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900499 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900500 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900501 .ctrlbit = (1 << 14),
502 }, {
503 .name = "usbhost",
504 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900505 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900506 .ctrlbit = (1 << 12),
507 }, {
508 .name = "otg",
509 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900510 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900511 .ctrlbit = (1 << 13),
512 }, {
513 .name = "spi",
514 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900515 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900516 .ctrlbit = (1 << 16),
517 }, {
518 .name = "spi",
519 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900520 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900521 .ctrlbit = (1 << 17),
522 }, {
523 .name = "spi",
524 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900525 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900526 .ctrlbit = (1 << 18),
527 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900528 .name = "iis",
529 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900530 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900531 .ctrlbit = (1 << 19),
532 }, {
533 .name = "iis",
534 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900535 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900536 .ctrlbit = (1 << 20),
537 }, {
538 .name = "iis",
539 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900540 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900541 .ctrlbit = (1 << 21),
542 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900543 .name = "ac97",
544 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900545 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900546 .ctrlbit = (1 << 27),
547 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900548 .name = "fimg2d",
549 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900550 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900551 .ctrlbit = (1 << 0),
552 }, {
553 .name = "i2c",
554 .id = 0,
555 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900556 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900557 .ctrlbit = (1 << 6),
558 }, {
559 .name = "i2c",
560 .id = 1,
561 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900562 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900563 .ctrlbit = (1 << 7),
564 }, {
565 .name = "i2c",
566 .id = 2,
567 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900568 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900569 .ctrlbit = (1 << 8),
570 }, {
571 .name = "i2c",
572 .id = 3,
573 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900574 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900575 .ctrlbit = (1 << 9),
576 }, {
577 .name = "i2c",
578 .id = 4,
579 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900580 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900581 .ctrlbit = (1 << 10),
582 }, {
583 .name = "i2c",
584 .id = 5,
585 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900586 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900587 .ctrlbit = (1 << 11),
588 }, {
589 .name = "i2c",
590 .id = 6,
591 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900592 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900593 .ctrlbit = (1 << 12),
594 }, {
595 .name = "i2c",
596 .id = 7,
597 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900598 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900599 .ctrlbit = (1 << 13),
600 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900601};
602
603static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900604 {
605 .name = "uart",
606 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900607 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900608 .ctrlbit = (1 << 0),
609 }, {
610 .name = "uart",
611 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900612 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900613 .ctrlbit = (1 << 1),
614 }, {
615 .name = "uart",
616 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900617 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900618 .ctrlbit = (1 << 2),
619 }, {
620 .name = "uart",
621 .id = 3,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900622 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900623 .ctrlbit = (1 << 3),
624 }, {
625 .name = "uart",
626 .id = 4,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900627 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900628 .ctrlbit = (1 << 4),
629 }, {
630 .name = "uart",
631 .id = 5,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900632 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900633 .ctrlbit = (1 << 5),
634 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900635};
636
637static struct clk *clkset_group_list[] = {
638 [0] = &clk_ext_xtal_mux,
639 [1] = &clk_xusbxti,
640 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900641 [3] = &clk_sclk_usbphy0,
642 [4] = &clk_sclk_usbphy1,
643 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900644 [6] = &clk_mout_mpll.clk,
645 [7] = &clk_mout_epll.clk,
646 [8] = &clk_sclk_vpll.clk,
647};
648
649static struct clksrc_sources clkset_group = {
650 .sources = clkset_group_list,
651 .nr_sources = ARRAY_SIZE(clkset_group_list),
652};
653
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900654static struct clk *clkset_mout_g2d0_list[] = {
655 [0] = &clk_mout_mpll.clk,
656 [1] = &clk_sclk_apll.clk,
657};
658
659static struct clksrc_sources clkset_mout_g2d0 = {
660 .sources = clkset_mout_g2d0_list,
661 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
662};
663
664static struct clksrc_clk clk_mout_g2d0 = {
665 .clk = {
666 .name = "mout_g2d0",
667 .id = -1,
668 },
669 .sources = &clkset_mout_g2d0,
670 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
671};
672
673static struct clk *clkset_mout_g2d1_list[] = {
674 [0] = &clk_mout_epll.clk,
675 [1] = &clk_sclk_vpll.clk,
676};
677
678static struct clksrc_sources clkset_mout_g2d1 = {
679 .sources = clkset_mout_g2d1_list,
680 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
681};
682
683static struct clksrc_clk clk_mout_g2d1 = {
684 .clk = {
685 .name = "mout_g2d1",
686 .id = -1,
687 },
688 .sources = &clkset_mout_g2d1,
689 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
690};
691
692static struct clk *clkset_mout_g2d_list[] = {
693 [0] = &clk_mout_g2d0.clk,
694 [1] = &clk_mout_g2d1.clk,
695};
696
697static struct clksrc_sources clkset_mout_g2d = {
698 .sources = clkset_mout_g2d_list,
699 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
700};
701
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900702static struct clksrc_clk clk_dout_mmc0 = {
703 .clk = {
704 .name = "dout_mmc0",
705 .id = -1,
706 },
707 .sources = &clkset_group,
708 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
709 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
710};
711
712static struct clksrc_clk clk_dout_mmc1 = {
713 .clk = {
714 .name = "dout_mmc1",
715 .id = -1,
716 },
717 .sources = &clkset_group,
718 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
719 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
720};
721
722static struct clksrc_clk clk_dout_mmc2 = {
723 .clk = {
724 .name = "dout_mmc2",
725 .id = -1,
726 },
727 .sources = &clkset_group,
728 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
729 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
730};
731
732static struct clksrc_clk clk_dout_mmc3 = {
733 .clk = {
734 .name = "dout_mmc3",
735 .id = -1,
736 },
737 .sources = &clkset_group,
738 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
739 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
740};
741
742static struct clksrc_clk clk_dout_mmc4 = {
743 .clk = {
744 .name = "dout_mmc4",
745 .id = -1,
746 },
747 .sources = &clkset_group,
748 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
749 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
750};
751
Changhwan Younc8bef142010-07-27 17:52:39 +0900752static struct clksrc_clk clksrcs[] = {
753 {
754 .clk = {
755 .name = "uclk1",
756 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900757 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900758 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900759 },
760 .sources = &clkset_group,
761 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
762 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
763 }, {
764 .clk = {
765 .name = "uclk1",
766 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900767 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900768 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900769 },
770 .sources = &clkset_group,
771 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
772 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
773 }, {
774 .clk = {
775 .name = "uclk1",
776 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900777 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900778 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900779 },
780 .sources = &clkset_group,
781 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
782 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
783 }, {
784 .clk = {
785 .name = "uclk1",
786 .id = 3,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900787 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900788 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900789 },
790 .sources = &clkset_group,
791 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
792 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
793 }, {
794 .clk = {
795 .name = "sclk_pwm",
796 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900797 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900798 .ctrlbit = (1 << 24),
799 },
800 .sources = &clkset_group,
801 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
802 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900803 }, {
804 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +0900805 .name = "sclk_csis",
806 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900807 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900808 .ctrlbit = (1 << 24),
809 },
810 .sources = &clkset_group,
811 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
812 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
813 }, {
814 .clk = {
815 .name = "sclk_csis",
816 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900817 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900818 .ctrlbit = (1 << 28),
819 },
820 .sources = &clkset_group,
821 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
822 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
823 }, {
824 .clk = {
825 .name = "sclk_cam",
826 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900827 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900828 .ctrlbit = (1 << 16),
829 },
830 .sources = &clkset_group,
831 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
832 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
833 }, {
834 .clk = {
835 .name = "sclk_cam",
836 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900837 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900838 .ctrlbit = (1 << 20),
839 },
840 .sources = &clkset_group,
841 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
842 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
843 }, {
844 .clk = {
845 .name = "sclk_fimc",
846 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900847 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900848 .ctrlbit = (1 << 0),
849 },
850 .sources = &clkset_group,
851 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
852 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
853 }, {
854 .clk = {
855 .name = "sclk_fimc",
856 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900857 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900858 .ctrlbit = (1 << 4),
859 },
860 .sources = &clkset_group,
861 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
862 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
863 }, {
864 .clk = {
865 .name = "sclk_fimc",
866 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900867 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900868 .ctrlbit = (1 << 8),
869 },
870 .sources = &clkset_group,
871 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
872 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
873 }, {
874 .clk = {
875 .name = "sclk_fimc",
876 .id = 3,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900877 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900878 .ctrlbit = (1 << 12),
879 },
880 .sources = &clkset_group,
881 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
882 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
883 }, {
884 .clk = {
885 .name = "sclk_fimd",
886 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900887 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900888 .ctrlbit = (1 << 0),
889 },
890 .sources = &clkset_group,
891 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
892 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
893 }, {
894 .clk = {
895 .name = "sclk_fimd",
896 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900897 .enable = exynos4_clksrc_mask_lcd1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900898 .ctrlbit = (1 << 0),
899 },
900 .sources = &clkset_group,
901 .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
902 .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
903 }, {
904 .clk = {
905 .name = "sclk_sata",
906 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900907 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900908 .ctrlbit = (1 << 24),
909 },
910 .sources = &clkset_mout_corebus,
911 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
912 .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
913 }, {
914 .clk = {
915 .name = "sclk_spi",
916 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900917 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900918 .ctrlbit = (1 << 16),
919 },
920 .sources = &clkset_group,
921 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
922 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
923 }, {
924 .clk = {
925 .name = "sclk_spi",
926 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900927 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900928 .ctrlbit = (1 << 20),
929 },
930 .sources = &clkset_group,
931 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
932 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
933 }, {
934 .clk = {
935 .name = "sclk_spi",
936 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900937 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900938 .ctrlbit = (1 << 24),
939 },
940 .sources = &clkset_group,
941 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
942 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
943 }, {
944 .clk = {
945 .name = "sclk_fimg2d",
946 .id = -1,
947 },
948 .sources = &clkset_mout_g2d,
949 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
950 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
951 }, {
952 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900953 .name = "sclk_mmc",
954 .id = 0,
955 .parent = &clk_dout_mmc0.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900956 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900957 .ctrlbit = (1 << 0),
958 },
959 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
960 }, {
961 .clk = {
962 .name = "sclk_mmc",
963 .id = 1,
964 .parent = &clk_dout_mmc1.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900965 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900966 .ctrlbit = (1 << 4),
967 },
968 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
969 }, {
970 .clk = {
971 .name = "sclk_mmc",
972 .id = 2,
973 .parent = &clk_dout_mmc2.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900974 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900975 .ctrlbit = (1 << 8),
976 },
977 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
978 }, {
979 .clk = {
980 .name = "sclk_mmc",
981 .id = 3,
982 .parent = &clk_dout_mmc3.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900983 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900984 .ctrlbit = (1 << 12),
985 },
986 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
987 }, {
988 .clk = {
989 .name = "sclk_mmc",
990 .id = 4,
991 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900992 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900993 .ctrlbit = (1 << 16),
994 },
995 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
996 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900997};
998
999/* Clock initialization code */
1000static struct clksrc_clk *sysclks[] = {
1001 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001002 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001003 &clk_mout_epll,
1004 &clk_mout_mpll,
1005 &clk_moutcore,
1006 &clk_coreclk,
1007 &clk_armclk,
1008 &clk_aclk_corem0,
1009 &clk_aclk_cores,
1010 &clk_aclk_corem1,
1011 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001012 &clk_mout_corebus,
1013 &clk_sclk_dmc,
1014 &clk_aclk_cored,
1015 &clk_aclk_corep,
1016 &clk_aclk_acp,
1017 &clk_pclk_acp,
1018 &clk_vpllsrc,
1019 &clk_sclk_vpll,
1020 &clk_aclk_200,
1021 &clk_aclk_100,
1022 &clk_aclk_160,
1023 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001024 &clk_dout_mmc0,
1025 &clk_dout_mmc1,
1026 &clk_dout_mmc2,
1027 &clk_dout_mmc3,
1028 &clk_dout_mmc4,
Changhwan Younc8bef142010-07-27 17:52:39 +09001029};
1030
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001031static int xtal_rate;
1032
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001033static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001034{
1035 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
1036}
1037
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001038static struct clk_ops exynos4_fout_apll_ops = {
1039 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001040};
1041
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001042void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001043{
1044 struct clk *xtal_clk;
1045 unsigned long apll;
1046 unsigned long mpll;
1047 unsigned long epll;
1048 unsigned long vpll;
1049 unsigned long vpllsrc;
1050 unsigned long xtal;
1051 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001052 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001053 unsigned long aclk_200;
1054 unsigned long aclk_100;
1055 unsigned long aclk_160;
1056 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001057 unsigned int ptr;
1058
1059 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1060
1061 xtal_clk = clk_get(NULL, "xtal");
1062 BUG_ON(IS_ERR(xtal_clk));
1063
1064 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001065
1066 xtal_rate = xtal;
1067
Changhwan Younc8bef142010-07-27 17:52:39 +09001068 clk_put(xtal_clk);
1069
1070 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1071
1072 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
1073 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
1074 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +09001075 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001076
1077 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1078 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +09001079 __raw_readl(S5P_VPLL_CON1), pll_4650);
Changhwan Younc8bef142010-07-27 17:52:39 +09001080
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001081 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001082 clk_fout_mpll.rate = mpll;
1083 clk_fout_epll.rate = epll;
1084 clk_fout_vpll.rate = vpll;
1085
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001086 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001087 apll, mpll, epll, vpll);
1088
1089 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001090 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001091
Jongpill Lee228ef982010-08-18 22:24:53 +09001092 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1093 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1094 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1095 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1096
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001097 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001098 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1099 armclk, sclk_dmc, aclk_200,
1100 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001101
1102 clk_f.rate = armclk;
1103 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001104 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001105
1106 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1107 s3c_set_clksrc(&clksrcs[ptr], true);
1108}
1109
1110static struct clk *clks[] __initdata = {
1111 /* Nothing here yet */
1112};
1113
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001114void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001115{
Changhwan Younc8bef142010-07-27 17:52:39 +09001116 int ptr;
1117
Kukjin Kim957c4612011-01-04 17:58:22 +09001118 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001119
1120 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1121 s3c_register_clksrc(sysclks[ptr], 1);
1122
1123 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1124 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1125
Kukjin Kim957c4612011-01-04 17:58:22 +09001126 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1127 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Changhwan Younc8bef142010-07-27 17:52:39 +09001128
1129 s3c_pwmclk_init();
1130}