blob: d615e6fbe50253e4a746ed33417ad3daac227314 [file] [log] [blame]
Lennert Buytenhek48388b22006-09-18 23:18:16 +01001/*
2 * arch/arm/plat-iop/time.c
3 *
4 * Timer code for IOP32x and IOP33x based systems
5 *
6 * Author: Deepak Saxena <dsaxena@mvista.com>
7 *
8 * Copyright 2002-2003 MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15
16#include <linux/kernel.h>
17#include <linux/interrupt.h>
18#include <linux/time.h>
19#include <linux/init.h>
20#include <linux/timex.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Mikael Petterssona91549a2009-10-29 11:46:54 -070022#include <linux/clocksource.h>
Mikael Pettersson469d30442009-10-29 11:46:54 -070023#include <linux/clockchips.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/hardware.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010025#include <asm/irq.h>
26#include <asm/uaccess.h>
27#include <asm/mach/irq.h>
28#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/time.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010030
Mikael Petterssona91549a2009-10-29 11:46:54 -070031/*
Linus Walleij7d633972010-06-02 09:08:55 +010032 * Minimum clocksource/clockevent timer range in seconds
33 */
34#define IOP_MIN_RANGE 4
35
36/*
Mikael Petterssona91549a2009-10-29 11:46:54 -070037 * IOP clocksource (free-running timer 1).
38 */
39static cycle_t iop_clocksource_read(struct clocksource *unused)
40{
41 return 0xffffffffu - read_tcr1();
42}
43
44static struct clocksource iop_clocksource = {
45 .name = "iop_timer1",
46 .rating = 300,
47 .read = iop_clocksource_read,
48 .mask = CLOCKSOURCE_MASK(32),
49 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
50};
51
Mikael Pettersson469d30442009-10-29 11:46:54 -070052/*
Mikael Pettersson345a3222009-10-29 11:46:56 -070053 * IOP sched_clock() implementation via its clocksource.
54 */
55unsigned long long sched_clock(void)
56{
57 cycle_t cyc = iop_clocksource_read(NULL);
58 struct clocksource *cs = &iop_clocksource;
59
60 return clocksource_cyc2ns(cyc, cs->mult, cs->shift);
61}
62
63/*
Mikael Pettersson469d30442009-10-29 11:46:54 -070064 * IOP clockevents (interrupting timer 0).
65 */
66static int iop_set_next_event(unsigned long delta,
67 struct clock_event_device *unused)
68{
69 u32 tmr = IOP_TMR_PRIVILEGED | IOP_TMR_RATIO_1_1;
70
71 BUG_ON(delta == 0);
72 write_tmr0(tmr & ~(IOP_TMR_EN | IOP_TMR_RELOAD));
73 write_tcr0(delta);
74 write_tmr0((tmr & ~IOP_TMR_RELOAD) | IOP_TMR_EN);
75
76 return 0;
77}
78
Lennert Buytenhek48388b22006-09-18 23:18:16 +010079static unsigned long ticks_per_jiffy;
Mikael Pettersson469d30442009-10-29 11:46:54 -070080
81static void iop_set_mode(enum clock_event_mode mode,
82 struct clock_event_device *unused)
83{
84 u32 tmr = read_tmr0();
85
86 switch (mode) {
87 case CLOCK_EVT_MODE_PERIODIC:
88 write_tmr0(tmr & ~IOP_TMR_EN);
89 write_tcr0(ticks_per_jiffy - 1);
Russell King40cc5242010-12-19 15:43:34 +000090 write_trr0(ticks_per_jiffy - 1);
Mikael Pettersson469d30442009-10-29 11:46:54 -070091 tmr |= (IOP_TMR_RELOAD | IOP_TMR_EN);
92 break;
93 case CLOCK_EVT_MODE_ONESHOT:
94 /* ->set_next_event sets period and enables timer */
95 tmr &= ~(IOP_TMR_RELOAD | IOP_TMR_EN);
96 break;
97 case CLOCK_EVT_MODE_RESUME:
98 tmr |= IOP_TMR_EN;
99 break;
100 case CLOCK_EVT_MODE_SHUTDOWN:
101 case CLOCK_EVT_MODE_UNUSED:
102 default:
103 tmr &= ~IOP_TMR_EN;
104 break;
105 }
106
107 write_tmr0(tmr);
108}
109
110static struct clock_event_device iop_clockevent = {
111 .name = "iop_timer0",
112 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
113 .rating = 300,
114 .set_next_event = iop_set_next_event,
115 .set_mode = iop_set_mode,
116};
117
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100118static irqreturn_t
Dan Williams3668b452007-02-13 17:13:34 +0100119iop_timer_interrupt(int irq, void *dev_id)
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100120{
Mikael Pettersson469d30442009-10-29 11:46:54 -0700121 struct clock_event_device *evt = dev_id;
122
Dan Williams3668b452007-02-13 17:13:34 +0100123 write_tisr(1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700124 evt->event_handler(evt);
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100125 return IRQ_HANDLED;
126}
127
Dan Williams3668b452007-02-13 17:13:34 +0100128static struct irqaction iop_timer_irq = {
129 .name = "IOP Timer Tick",
130 .handler = iop_timer_interrupt,
Bernhard Walleb30faba2007-05-08 00:35:39 -0700131 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Mikael Pettersson469d30442009-10-29 11:46:54 -0700132 .dev_id = &iop_clockevent,
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100133};
134
Dan Williams70c14ff2007-07-20 02:07:26 +0100135static unsigned long iop_tick_rate;
136unsigned long get_iop_tick_rate(void)
137{
138 return iop_tick_rate;
139}
140EXPORT_SYMBOL(get_iop_tick_rate);
141
Dan Williams3668b452007-02-13 17:13:34 +0100142void __init iop_init_time(unsigned long tick_rate)
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100143{
144 u32 timer_ctl;
145
Julia Lawalla6928382009-08-02 10:46:45 +0200146 ticks_per_jiffy = DIV_ROUND_CLOSEST(tick_rate, HZ);
Dan Williams70c14ff2007-07-20 02:07:26 +0100147 iop_tick_rate = tick_rate;
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100148
Dan Williams3668b452007-02-13 17:13:34 +0100149 timer_ctl = IOP_TMR_EN | IOP_TMR_PRIVILEGED |
150 IOP_TMR_RELOAD | IOP_TMR_RATIO_1_1;
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100151
152 /*
Mikael Pettersson469d30442009-10-29 11:46:54 -0700153 * Set up interrupting clockevent timer 0.
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100154 */
Mikael Pettersson469d30442009-10-29 11:46:54 -0700155 write_tmr0(timer_ctl & ~IOP_TMR_EN);
Russell King40cc5242010-12-19 15:43:34 +0000156 write_tisr(1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700157 setup_irq(IRQ_IOP_TIMER0, &iop_timer_irq);
Linus Walleij7d633972010-06-02 09:08:55 +0100158 clockevents_calc_mult_shift(&iop_clockevent,
159 tick_rate, IOP_MIN_RANGE);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700160 iop_clockevent.max_delta_ns =
161 clockevent_delta2ns(0xfffffffe, &iop_clockevent);
162 iop_clockevent.min_delta_ns =
163 clockevent_delta2ns(0xf, &iop_clockevent);
164 iop_clockevent.cpumask = cpumask_of(0);
165 clockevents_register_device(&iop_clockevent);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700166
167 /*
168 * Set up free-running clocksource timer 1.
169 */
Dan Williams3668b452007-02-13 17:13:34 +0100170 write_trr1(0xffffffff);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700171 write_tcr1(0xffffffff);
Dan Williams3668b452007-02-13 17:13:34 +0100172 write_tmr1(timer_ctl);
Linus Walleij7d633972010-06-02 09:08:55 +0100173 clocksource_calc_mult_shift(&iop_clocksource, tick_rate,
174 IOP_MIN_RANGE);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700175 clocksource_register(&iop_clocksource);
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100176}