blob: 7b78d137259fdca7a14ea2789b4e034a026a58fb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010012 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010014#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010015#include <linux/compiler.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/init.h>
17#include <linux/mm.h>
18#include <linux/module.h>
19#include <linux/sched.h>
20#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/spinlock.h>
22#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000023#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/bootinfo.h>
27#include <asm/branch.h>
28#include <asm/break.h>
29#include <asm/cpu.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000030#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/fpu.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000032#include <asm/mipsregs.h>
33#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/module.h>
35#include <asm/pgtable.h>
36#include <asm/ptrace.h>
37#include <asm/sections.h>
38#include <asm/system.h>
39#include <asm/tlbdebug.h>
40#include <asm/traps.h>
41#include <asm/uaccess.h>
42#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090044#include <asm/stacktrace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010046extern asmlinkage void handle_int(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047extern asmlinkage void handle_tlbm(void);
48extern asmlinkage void handle_tlbl(void);
49extern asmlinkage void handle_tlbs(void);
50extern asmlinkage void handle_adel(void);
51extern asmlinkage void handle_ades(void);
52extern asmlinkage void handle_ibe(void);
53extern asmlinkage void handle_dbe(void);
54extern asmlinkage void handle_sys(void);
55extern asmlinkage void handle_bp(void);
56extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090057extern asmlinkage void handle_ri_rdhwr_vivt(void);
58extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059extern asmlinkage void handle_cpu(void);
60extern asmlinkage void handle_ov(void);
61extern asmlinkage void handle_tr(void);
62extern asmlinkage void handle_fpe(void);
63extern asmlinkage void handle_mdmx(void);
64extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000065extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000066extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067extern asmlinkage void handle_mcheck(void);
68extern asmlinkage void handle_reserved(void);
69
Ralf Baechle12616ed2005-10-18 10:26:46 +010070extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
Atsushi Nemotoe04582b2006-10-09 00:10:01 +090071 struct mips_fpu_struct *ctx, int has_fpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Marc St-Jean9267a302007-06-14 15:55:31 -060073void (*board_watchpoint_handler)(struct pt_regs *regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074void (*board_be_init)(void);
75int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000076void (*board_nmi_handler_setup)(void);
77void (*board_ejtag_handler_setup)(void);
78void (*board_bind_eic_interrupt)(int irq, int regset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020081static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +090082{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020083 unsigned long *sp = (unsigned long *)reg29;
Atsushi Nemotoe889d782006-07-25 23:51:36 +090084 unsigned long addr;
85
86 printk("Call Trace:");
87#ifdef CONFIG_KALLSYMS
88 printk("\n");
89#endif
Franck Bui-Huu87151ae2006-08-03 09:29:17 +020090 while (!kstack_end(sp)) {
91 addr = *sp++;
92 if (__kernel_text_address(addr))
93 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +090094 }
95 printk("\n");
96}
97
Atsushi Nemotof66686f2006-07-29 23:27:20 +090098#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090099int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900100static int __init set_raw_show_trace(char *str)
101{
102 raw_show_trace = 1;
103 return 1;
104}
105__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900106#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200107
Ralf Baechleeae23f22007-10-14 23:27:21 +0100108static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900109{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200110 unsigned long sp = regs->regs[29];
111 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900112 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900113
114 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200115 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900116 return;
117 }
118 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200119 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200120 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900121 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200122 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900123 printk("\n");
124}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/*
127 * This routine abuses get_user()/put_user() to reference pointers
128 * with at least a bit of error checking ...
129 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100130static void show_stacktrace(struct task_struct *task,
131 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132{
133 const int field = 2 * sizeof(unsigned long);
134 long stackdata;
135 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900136 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138 printk("Stack :");
139 i = 0;
140 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
141 if (i && ((i % (64 / field)) == 0))
142 printk("\n ");
143 if (i > 39) {
144 printk(" ...");
145 break;
146 }
147
148 if (__get_user(stackdata, sp++)) {
149 printk(" (Bad stack address)");
150 break;
151 }
152
153 printk(" %0*lx", field, stackdata);
154 i++;
155 }
156 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200157 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900158}
159
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900160void show_stack(struct task_struct *task, unsigned long *sp)
161{
162 struct pt_regs regs;
163 if (sp) {
164 regs.regs[29] = (unsigned long)sp;
165 regs.regs[31] = 0;
166 regs.cp0_epc = 0;
167 } else {
168 if (task && task != current) {
169 regs.regs[29] = task->thread.reg29;
170 regs.regs[31] = 0;
171 regs.cp0_epc = task->thread.reg31;
172 } else {
173 prepare_frametrace(&regs);
174 }
175 }
176 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177}
178
179/*
180 * The architecture-independent dump_stack generator
181 */
182void dump_stack(void)
183{
Franck Bui-Huu1666a6f2006-08-03 09:29:19 +0200184 struct pt_regs regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Franck Bui-Huu1666a6f2006-08-03 09:29:19 +0200186 prepare_frametrace(&regs);
187 show_backtrace(current, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188}
189
190EXPORT_SYMBOL(dump_stack);
191
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900192static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193{
194 long i;
195
196 printk("\nCode:");
197
198 for(i = -3 ; i < 6 ; i++) {
199 unsigned int insn;
200 if (__get_user(insn, pc + i)) {
201 printk(" (Bad address in epc)\n");
202 break;
203 }
204 printk("%c%08x%c", (i?' ':'<'), insn, (i?' ':'>'));
205 }
206}
207
Ralf Baechleeae23f22007-10-14 23:27:21 +0100208static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209{
210 const int field = 2 * sizeof(unsigned long);
211 unsigned int cause = regs->cp0_cause;
212 int i;
213
214 printk("Cpu %d\n", smp_processor_id());
215
216 /*
217 * Saved main processor registers
218 */
219 for (i = 0; i < 32; ) {
220 if ((i % 4) == 0)
221 printk("$%2d :", i);
222 if (i == 0)
223 printk(" %0*lx", field, 0UL);
224 else if (i == 26 || i == 27)
225 printk(" %*s", field, "");
226 else
227 printk(" %0*lx", field, regs->regs[i]);
228
229 i++;
230 if ((i % 4) == 0)
231 printk("\n");
232 }
233
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100234#ifdef CONFIG_CPU_HAS_SMARTMIPS
235 printk("Acx : %0*lx\n", field, regs->acx);
236#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 printk("Hi : %0*lx\n", field, regs->hi);
238 printk("Lo : %0*lx\n", field, regs->lo);
239
240 /*
241 * Saved cp0 registers
242 */
243 printk("epc : %0*lx ", field, regs->cp0_epc);
244 print_symbol("%s ", regs->cp0_epc);
245 printk(" %s\n", print_tainted());
246 printk("ra : %0*lx ", field, regs->regs[31]);
247 print_symbol("%s\n", regs->regs[31]);
248
249 printk("Status: %08x ", (uint32_t) regs->cp0_status);
250
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000251 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
252 if (regs->cp0_status & ST0_KUO)
253 printk("KUo ");
254 if (regs->cp0_status & ST0_IEO)
255 printk("IEo ");
256 if (regs->cp0_status & ST0_KUP)
257 printk("KUp ");
258 if (regs->cp0_status & ST0_IEP)
259 printk("IEp ");
260 if (regs->cp0_status & ST0_KUC)
261 printk("KUc ");
262 if (regs->cp0_status & ST0_IEC)
263 printk("IEc ");
264 } else {
265 if (regs->cp0_status & ST0_KX)
266 printk("KX ");
267 if (regs->cp0_status & ST0_SX)
268 printk("SX ");
269 if (regs->cp0_status & ST0_UX)
270 printk("UX ");
271 switch (regs->cp0_status & ST0_KSU) {
272 case KSU_USER:
273 printk("USER ");
274 break;
275 case KSU_SUPERVISOR:
276 printk("SUPERVISOR ");
277 break;
278 case KSU_KERNEL:
279 printk("KERNEL ");
280 break;
281 default:
282 printk("BAD_MODE ");
283 break;
284 }
285 if (regs->cp0_status & ST0_ERL)
286 printk("ERL ");
287 if (regs->cp0_status & ST0_EXL)
288 printk("EXL ");
289 if (regs->cp0_status & ST0_IE)
290 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 printk("\n");
293
294 printk("Cause : %08x\n", cause);
295
296 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
297 if (1 <= cause && cause <= 5)
298 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
299
Ralf Baechle9966db252007-10-11 23:46:17 +0100300 printk("PrId : %08x (%s)\n", read_c0_prid(),
301 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302}
303
Ralf Baechleeae23f22007-10-14 23:27:21 +0100304/*
305 * FIXME: really the generic show_regs should take a const pointer argument.
306 */
307void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100309 __show_regs((struct pt_regs *)regs);
310}
311
312void show_registers(const struct pt_regs *regs)
313{
314 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 print_modules();
316 printk("Process %s (pid: %d, threadinfo=%p, task=%p)\n",
317 current->comm, current->pid, current_thread_info(), current);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900318 show_stacktrace(current, regs);
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900319 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 printk("\n");
321}
322
323static DEFINE_SPINLOCK(die_lock);
324
Ralf Baechleeae23f22007-10-14 23:27:21 +0100325void __noreturn die(const char * str, const struct pt_regs * regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326{
327 static int die_counter;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100328#ifdef CONFIG_MIPS_MT_SMTC
329 unsigned long dvpret = dvpe();
330#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
332 console_verbose();
333 spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100334 bust_spinlocks(1);
335#ifdef CONFIG_MIPS_MT_SMTC
336 mips_mt_regdump(dvpret);
337#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle178086c2005-10-13 17:07:54 +0100338 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 show_registers(regs);
Pavel Emelianovbcdcd8e2007-07-17 04:03:42 -0700340 add_taint(TAINT_DIE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200342
343 if (in_interrupt())
344 panic("Fatal exception in interrupt");
345
346 if (panic_on_oops) {
347 printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
348 ssleep(5);
349 panic("Fatal exception");
350 }
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 do_exit(SIGSEGV);
353}
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355extern const struct exception_table_entry __start___dbe_table[];
356extern const struct exception_table_entry __stop___dbe_table[];
357
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000358__asm__(
359" .section __dbe_table, \"a\"\n"
360" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362/* Given an address, look for it in the exception tables. */
363static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
364{
365 const struct exception_table_entry *e;
366
367 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
368 if (!e)
369 e = search_module_dbetables(addr);
370 return e;
371}
372
373asmlinkage void do_be(struct pt_regs *regs)
374{
375 const int field = 2 * sizeof(unsigned long);
376 const struct exception_table_entry *fixup = NULL;
377 int data = regs->cp0_cause & 4;
378 int action = MIPS_BE_FATAL;
379
380 /* XXX For now. Fixme, this searches the wrong table ... */
381 if (data && !user_mode(regs))
382 fixup = search_dbe_tables(exception_epc(regs));
383
384 if (fixup)
385 action = MIPS_BE_FIXUP;
386
387 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900388 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390 switch (action) {
391 case MIPS_BE_DISCARD:
392 return;
393 case MIPS_BE_FIXUP:
394 if (fixup) {
395 regs->cp0_epc = fixup->nextinsn;
396 return;
397 }
398 break;
399 default:
400 break;
401 }
402
403 /*
404 * Assume it would be too dangerous to continue ...
405 */
406 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
407 data ? "Data" : "Instruction",
408 field, regs->cp0_epc, field, regs->regs[31]);
409 die_if_kernel("Oops", regs);
410 force_sig(SIGBUS, current);
411}
412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100414 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 */
416
417#define OPCODE 0xfc000000
418#define BASE 0x03e00000
419#define RT 0x001f0000
420#define OFFSET 0x0000ffff
421#define LL 0xc0000000
422#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100423#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000424#define SPEC3 0x7c000000
425#define RD 0x0000f800
426#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100427#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000428#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430/*
431 * The ll_bit is cleared by r*_switch.S
432 */
433
434unsigned long ll_bit;
435
436static struct task_struct *ll_task = NULL;
437
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100438static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000440 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443 /*
444 * analyse the ll instruction that just caused a ri exception
445 * and put the referenced address to addr.
446 */
447
448 /* sign extend offset */
449 offset = opcode & OFFSET;
450 offset <<= 16;
451 offset >>= 16;
452
Ralf Baechlefe00f942005-03-01 19:22:29 +0000453 vaddr = (unsigned long __user *)
454 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100456 if ((unsigned long)vaddr & 3)
457 return SIGBUS;
458 if (get_user(value, vaddr))
459 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
461 preempt_disable();
462
463 if (ll_task == NULL || ll_task == current) {
464 ll_bit = 1;
465 } else {
466 ll_bit = 0;
467 }
468 ll_task = current;
469
470 preempt_enable();
471
472 regs->regs[(opcode & RT) >> 16] = value;
473
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100474 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475}
476
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100477static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000479 unsigned long __user *vaddr;
480 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483 /*
484 * analyse the sc instruction that just caused a ri exception
485 * and put the referenced address to addr.
486 */
487
488 /* sign extend offset */
489 offset = opcode & OFFSET;
490 offset <<= 16;
491 offset >>= 16;
492
Ralf Baechlefe00f942005-03-01 19:22:29 +0000493 vaddr = (unsigned long __user *)
494 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 reg = (opcode & RT) >> 16;
496
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100497 if ((unsigned long)vaddr & 3)
498 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 preempt_disable();
501
502 if (ll_bit == 0 || ll_task != current) {
503 regs->regs[reg] = 0;
504 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100505 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 }
507
508 preempt_enable();
509
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100510 if (put_user(regs->regs[reg], vaddr))
511 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
513 regs->regs[reg] = 1;
514
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100515 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
518/*
519 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
520 * opcodes are supposed to result in coprocessor unusable exceptions if
521 * executed on ll/sc-less processors. That's the theory. In practice a
522 * few processors such as NEC's VR4100 throw reserved instruction exceptions
523 * instead, so we're doing the emulation thing in both exception handlers.
524 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100525static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100527 if ((opcode & OPCODE) == LL)
528 return simulate_ll(regs, opcode);
529 if ((opcode & OPCODE) == SC)
530 return simulate_sc(regs, opcode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100532 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533}
534
Ralf Baechle3c370262005-04-13 17:43:59 +0000535/*
536 * Simulate trapping 'rdhwr' instructions to provide user accessible
537 * registers not implemented in hardware. The only current use of this
538 * is the thread area pointer.
539 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100540static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
Ralf Baechle3c370262005-04-13 17:43:59 +0000541{
Al Virodc8f6022006-01-12 01:06:07 -0800542 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000543
544 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
545 int rd = (opcode & RD) >> 11;
546 int rt = (opcode & RT) >> 16;
547 switch (rd) {
548 case 29:
549 regs->regs[rt] = ti->tp_value;
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500550 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000551 default:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100552 return -1;
Ralf Baechle3c370262005-04-13 17:43:59 +0000553 }
554 }
555
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500556 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100557 return -1;
558}
Ralf Baechlee5679882006-11-30 01:14:47 +0000559
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100560static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
561{
562 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC)
563 return 0;
564
565 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000566}
567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568asmlinkage void do_ov(struct pt_regs *regs)
569{
570 siginfo_t info;
571
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000572 die_if_kernel("Integer overflow", regs);
573
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 info.si_code = FPE_INTOVF;
575 info.si_signo = SIGFPE;
576 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000577 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 force_sig_info(SIGFPE, &info, current);
579}
580
581/*
582 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
583 */
584asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
585{
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100586 siginfo_t info;
587
Chris Dearman57725f92006-06-30 23:35:28 +0100588 die_if_kernel("FP exception in kernel code", regs);
589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 if (fcr31 & FPU_CSR_UNI_X) {
591 int sig;
592
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000594 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 * software emulator on-board, let's use it...
596 *
597 * Force FPU to dump state into task/thread context. We're
598 * moving a lot of data here for what is probably a single
599 * instruction, but the alternative is to pre-decode the FP
600 * register operands before invoking the emulator, which seems
601 * a bit extreme for what should be an infrequent event.
602 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000603 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900604 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605
606 /* Run the emulator */
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100607 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
609 /*
610 * We can't allow the emulated instruction to leave any of
611 * the cause bit set in $fcr31.
612 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900613 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615 /* Restore the hardware register state */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900616 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
618 /* If something went wrong, signal */
619 if (sig)
620 force_sig(sig, current);
621
622 return;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100623 } else if (fcr31 & FPU_CSR_INV_X)
624 info.si_code = FPE_FLTINV;
625 else if (fcr31 & FPU_CSR_DIV_X)
626 info.si_code = FPE_FLTDIV;
627 else if (fcr31 & FPU_CSR_OVF_X)
628 info.si_code = FPE_FLTOVF;
629 else if (fcr31 & FPU_CSR_UDF_X)
630 info.si_code = FPE_FLTUND;
631 else if (fcr31 & FPU_CSR_INE_X)
632 info.si_code = FPE_FLTRES;
633 else
634 info.si_code = __SI_FAULT;
635 info.si_signo = SIGFPE;
636 info.si_errno = 0;
637 info.si_addr = (void __user *) regs->cp0_epc;
638 force_sig_info(SIGFPE, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
641asmlinkage void do_bp(struct pt_regs *regs)
642{
643 unsigned int opcode, bcode;
644 siginfo_t info;
645
Atsushi Nemotoba755f82007-04-12 20:02:54 +0900646 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
Ralf Baechlee5679882006-11-30 01:14:47 +0000647 goto out_sigsegv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649 /*
650 * There is the ancient bug in the MIPS assemblers that the break
651 * code starts left to bit 16 instead to bit 6 in the opcode.
652 * Gas is bug-compatible, but not always, grrr...
653 * We handle both cases with a simple heuristics. --macro
654 */
655 bcode = ((opcode >> 6) & ((1 << 20) - 1));
656 if (bcode < (1 << 10))
657 bcode <<= 10;
658
659 /*
660 * (A short test says that IRIX 5.3 sends SIGTRAP for all break
661 * insns, even for break codes that indicate arithmetic failures.
662 * Weird ...)
663 * But should we continue the brokenness??? --macro
664 */
665 switch (bcode) {
666 case BRK_OVERFLOW << 10:
667 case BRK_DIVZERO << 10:
Ralf Baechle63dc68a2006-10-16 01:38:50 +0100668 die_if_kernel("Break instruction in kernel code", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 if (bcode == (BRK_DIVZERO << 10))
670 info.si_code = FPE_INTDIV;
671 else
672 info.si_code = FPE_INTOVF;
673 info.si_signo = SIGFPE;
674 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000675 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 force_sig_info(SIGFPE, &info, current);
677 break;
Ralf Baechle63dc68a2006-10-16 01:38:50 +0100678 case BRK_BUG:
679 die("Kernel bug detected", regs);
680 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 default:
Ralf Baechle63dc68a2006-10-16 01:38:50 +0100682 die_if_kernel("Break instruction in kernel code", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 force_sig(SIGTRAP, current);
684 }
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900685 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000686
687out_sigsegv:
688 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689}
690
691asmlinkage void do_tr(struct pt_regs *regs)
692{
693 unsigned int opcode, tcode = 0;
694 siginfo_t info;
695
Atsushi Nemotoba755f82007-04-12 20:02:54 +0900696 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
Ralf Baechlee5679882006-11-30 01:14:47 +0000697 goto out_sigsegv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 /* Immediate versions don't provide a code. */
700 if (!(opcode & OPCODE))
701 tcode = ((opcode >> 6) & ((1 << 10) - 1));
702
703 /*
704 * (A short test says that IRIX 5.3 sends SIGTRAP for all trap
705 * insns, even for trap codes that indicate arithmetic failures.
706 * Weird ...)
707 * But should we continue the brokenness??? --macro
708 */
709 switch (tcode) {
710 case BRK_OVERFLOW:
711 case BRK_DIVZERO:
Ralf Baechle63dc68a2006-10-16 01:38:50 +0100712 die_if_kernel("Trap instruction in kernel code", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 if (tcode == BRK_DIVZERO)
714 info.si_code = FPE_INTDIV;
715 else
716 info.si_code = FPE_INTOVF;
717 info.si_signo = SIGFPE;
718 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000719 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 force_sig_info(SIGFPE, &info, current);
721 break;
Ralf Baechle63dc68a2006-10-16 01:38:50 +0100722 case BRK_BUG:
723 die("Kernel bug detected", regs);
724 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 default:
Ralf Baechle63dc68a2006-10-16 01:38:50 +0100726 die_if_kernel("Trap instruction in kernel code", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 force_sig(SIGTRAP, current);
728 }
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900729 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000730
731out_sigsegv:
732 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733}
734
735asmlinkage void do_ri(struct pt_regs *regs)
736{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100737 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
738 unsigned long old_epc = regs->cp0_epc;
739 unsigned int opcode = 0;
740 int status = -1;
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 die_if_kernel("Reserved instruction in kernel code", regs);
743
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100744 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechle3c370262005-04-13 17:43:59 +0000745 return;
746
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100747 if (unlikely(get_user(opcode, epc) < 0))
748 status = SIGSEGV;
749
750 if (!cpu_has_llsc && status < 0)
751 status = simulate_llsc(regs, opcode);
752
753 if (status < 0)
754 status = simulate_rdhwr(regs, opcode);
755
756 if (status < 0)
757 status = simulate_sync(regs, opcode);
758
759 if (status < 0)
760 status = SIGILL;
761
762 if (unlikely(status > 0)) {
763 regs->cp0_epc = old_epc; /* Undo skip-over. */
764 force_sig(status, current);
765 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766}
767
Ralf Baechled223a862007-07-10 17:33:02 +0100768/*
769 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
770 * emulated more than some threshold number of instructions, force migration to
771 * a "CPU" that has FP support.
772 */
773static void mt_ase_fp_affinity(void)
774{
775#ifdef CONFIG_MIPS_MT_FPAFF
776 if (mt_fpemul_threshold > 0 &&
777 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
778 /*
779 * If there's no FPU present, or if the application has already
780 * restricted the allowed set to exclude any CPUs with FPUs,
781 * we'll skip the procedure.
782 */
783 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
784 cpumask_t tmask;
785
786 cpus_and(tmask, current->thread.user_cpus_allowed,
787 mt_fpu_cpumask);
788 set_cpus_allowed(current, tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +0100789 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +0100790 }
791 }
792#endif /* CONFIG_MIPS_MT_FPAFF */
793}
794
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795asmlinkage void do_cpu(struct pt_regs *regs)
796{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100797 unsigned int __user *epc;
798 unsigned long old_epc;
799 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 unsigned int cpid;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100801 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Atsushi Nemoto53231802007-04-14 02:37:26 +0900803 die_if_kernel("do_cpu invoked from kernel context!", regs);
804
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
806
807 switch (cpid) {
808 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100809 epc = (unsigned int __user *)exception_epc(regs);
810 old_epc = regs->cp0_epc;
811 opcode = 0;
812 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100814 if (unlikely(compute_return_epc(regs) < 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 return;
Ralf Baechle3c370262005-04-13 17:43:59 +0000816
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100817 if (unlikely(get_user(opcode, epc) < 0))
818 status = SIGSEGV;
819
820 if (!cpu_has_llsc && status < 0)
821 status = simulate_llsc(regs, opcode);
822
823 if (status < 0)
824 status = simulate_rdhwr(regs, opcode);
825
826 if (status < 0)
827 status = SIGILL;
828
829 if (unlikely(status > 0)) {
830 regs->cp0_epc = old_epc; /* Undo skip-over. */
831 force_sig(status, current);
832 }
833
834 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 case 1:
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900837 if (used_math()) /* Using the FPU again. */
838 own_fpu(1);
839 else { /* First time FPU user. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 init_fpu();
841 set_used_math();
842 }
843
Atsushi Nemoto53231802007-04-14 02:37:26 +0900844 if (!raw_cpu_has_fpu) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900845 int sig;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900846 sig = fpu_emulator_cop1Handler(regs,
847 &current->thread.fpu, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 if (sig)
849 force_sig(sig, current);
Ralf Baechled223a862007-07-10 17:33:02 +0100850 else
851 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 }
853
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 return;
855
856 case 2:
857 case 3:
858 break;
859 }
860
861 force_sig(SIGILL, current);
862}
863
864asmlinkage void do_mdmx(struct pt_regs *regs)
865{
866 force_sig(SIGILL, current);
867}
868
869asmlinkage void do_watch(struct pt_regs *regs)
870{
Marc St-Jean9267a302007-06-14 15:55:31 -0600871 if (board_watchpoint_handler) {
872 (*board_watchpoint_handler)(regs);
873 return;
874 }
875
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 /*
877 * We use the watch exception where available to detect stack
878 * overflows.
879 */
880 dump_tlb_all();
881 show_regs(regs);
882 panic("Caught WATCH exception - probably caused by stack overflow.");
883}
884
885asmlinkage void do_mcheck(struct pt_regs *regs)
886{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +0100887 const int field = 2 * sizeof(unsigned long);
888 int multi_match = regs->cp0_status & ST0_TS;
889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +0100891
892 if (multi_match) {
893 printk("Index : %0x\n", read_c0_index());
894 printk("Pagemask: %0x\n", read_c0_pagemask());
895 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
896 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
897 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
898 printk("\n");
899 dump_tlb_all();
900 }
901
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900902 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +0100903
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 /*
905 * Some chips may have other causes of machine check (e.g. SB1
906 * graduation timer)
907 */
908 panic("Caught Machine Check exception - %scaused by multiple "
909 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +0100910 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911}
912
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000913asmlinkage void do_mt(struct pt_regs *regs)
914{
Ralf Baechle41c594a2006-04-05 09:45:45 +0100915 int subcode;
916
Ralf Baechle41c594a2006-04-05 09:45:45 +0100917 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
918 >> VPECONTROL_EXCPT_SHIFT;
919 switch (subcode) {
920 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100921 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100922 break;
923 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100924 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100925 break;
926 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100927 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100928 break;
929 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100930 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100931 break;
932 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100933 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100934 break;
935 case 5:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100936 printk(KERN_DEBUG "Gating Storage Schedulier Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +0100937 break;
938 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +0100939 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +0100940 subcode);
941 break;
942 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000943 die_if_kernel("MIPS MT Thread exception in kernel", regs);
944
945 force_sig(SIGILL, current);
946}
947
948
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000949asmlinkage void do_dsp(struct pt_regs *regs)
950{
951 if (cpu_has_dsp)
952 panic("Unexpected DSP exception\n");
953
954 force_sig(SIGILL, current);
955}
956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957asmlinkage void do_reserved(struct pt_regs *regs)
958{
959 /*
960 * Game over - no way to handle this if it ever occurs. Most probably
961 * caused by a new unknown cpu type or after another deadly
962 * hard/software error.
963 */
964 show_regs(regs);
965 panic("Caught reserved exception %ld - should not happen.",
966 (regs->cp0_cause & 0x7f) >> 2);
967}
968
969/*
970 * Some MIPS CPUs can enable/disable for cache parity detection, but do
971 * it different ways.
972 */
973static inline void parity_protection_init(void)
974{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100975 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +0100977 case CPU_34K:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 case CPU_5KC:
Ralf Baechle14f18b72005-03-01 18:15:08 +0000979 write_c0_ecc(0x80000000);
980 back_to_back_c0_hazard();
981 /* Set the PE bit (bit 31) in the c0_errctl register. */
982 printk(KERN_INFO "Cache parity protection %sabled\n",
983 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 break;
985 case CPU_20KC:
986 case CPU_25KF:
987 /* Clear the DE bit (bit 16) in the c0_status register. */
988 printk(KERN_INFO "Enable cache parity protection for "
989 "MIPS 20KC/25KF CPUs.\n");
990 clear_c0_status(ST0_DE);
991 break;
992 default:
993 break;
994 }
995}
996
997asmlinkage void cache_parity_error(void)
998{
999 const int field = 2 * sizeof(unsigned long);
1000 unsigned int reg_val;
1001
1002 /* For the moment, report the problem and hang. */
1003 printk("Cache error exception:\n");
1004 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1005 reg_val = read_c0_cacheerr();
1006 printk("c0_cacheerr == %08x\n", reg_val);
1007
1008 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1009 reg_val & (1<<30) ? "secondary" : "primary",
1010 reg_val & (1<<31) ? "data" : "insn");
1011 printk("Error bits: %s%s%s%s%s%s%s\n",
1012 reg_val & (1<<29) ? "ED " : "",
1013 reg_val & (1<<28) ? "ET " : "",
1014 reg_val & (1<<26) ? "EE " : "",
1015 reg_val & (1<<25) ? "EB " : "",
1016 reg_val & (1<<24) ? "EI " : "",
1017 reg_val & (1<<23) ? "E1 " : "",
1018 reg_val & (1<<22) ? "E0 " : "");
1019 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1020
Ralf Baechleec917c22005-10-07 16:58:15 +01001021#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 if (reg_val & (1<<22))
1023 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1024
1025 if (reg_val & (1<<23))
1026 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1027#endif
1028
1029 panic("Can't handle the cache error!");
1030}
1031
1032/*
1033 * SDBBP EJTAG debug exception handler.
1034 * We skip the instruction and return to the next instruction.
1035 */
1036void ejtag_exception_handler(struct pt_regs *regs)
1037{
1038 const int field = 2 * sizeof(unsigned long);
1039 unsigned long depc, old_epc;
1040 unsigned int debug;
1041
Chris Dearman70ae6122006-06-30 12:32:37 +01001042 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 depc = read_c0_depc();
1044 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001045 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 if (debug & 0x80000000) {
1047 /*
1048 * In branch delay slot.
1049 * We cheat a little bit here and use EPC to calculate the
1050 * debug return address (DEPC). EPC is restored after the
1051 * calculation.
1052 */
1053 old_epc = regs->cp0_epc;
1054 regs->cp0_epc = depc;
1055 __compute_return_epc(regs);
1056 depc = regs->cp0_epc;
1057 regs->cp0_epc = old_epc;
1058 } else
1059 depc += 4;
1060 write_c0_depc(depc);
1061
1062#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001063 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 write_c0_debug(debug | 0x100);
1065#endif
1066}
1067
1068/*
1069 * NMI exception handler.
1070 */
Thiemo Seufer34412c72007-08-20 23:43:49 +01001071NORET_TYPE void ATTRIB_NORET nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001073 bust_spinlocks(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 printk("NMI taken!!!!\n");
1075 die("NMI", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076}
1077
Ralf Baechlee01402b2005-07-14 15:57:16 +00001078#define VECTORSPACING 0x100 /* for EI/VI mode */
1079
1080unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001082unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
1084/*
1085 * As a side effect of the way this is implemented we're limited
1086 * to interrupt handlers in the address range from
1087 * KSEG0 <= x < KSEG0 + 256mb on the Nevada. Oh well ...
1088 */
1089void *set_except_vector(int n, void *addr)
1090{
1091 unsigned long handler = (unsigned long) addr;
1092 unsigned long old_handler = exception_handlers[n];
1093
1094 exception_handlers[n] = handler;
1095 if (n == 0 && cpu_has_divec) {
Ralf Baechleec70f652007-10-11 23:46:03 +01001096 *(u32 *)(ebase + 0x200) = 0x08000000 |
1097 (0x03ffffff & (handler >> 2));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001098 flush_icache_range(ebase + 0x200, ebase + 0x204);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 }
1100 return (void *)old_handler;
1101}
1102
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001103#ifdef CONFIG_CPU_MIPSR2_SRS
Ralf Baechlee01402b2005-07-14 15:57:16 +00001104/*
Ralf Baechle193dd2c2006-04-04 15:09:06 +01001105 * MIPSR2 shadow register set allocation
Ralf Baechlee01402b2005-07-14 15:57:16 +00001106 * FIXME: SMP...
1107 */
1108
Ralf Baechle193dd2c2006-04-04 15:09:06 +01001109static struct shadow_registers {
1110 /*
1111 * Number of shadow register sets supported
1112 */
1113 unsigned long sr_supported;
1114 /*
1115 * Bitmap of allocated shadow registers
1116 */
1117 unsigned long sr_allocated;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001118} shadow_registers;
1119
Ralf Baechlebb12d612006-04-05 09:45:49 +01001120static void mips_srs_init(void)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001121{
Ralf Baechlee01402b2005-07-14 15:57:16 +00001122 shadow_registers.sr_supported = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Yoichi Yuasa3ab0f402006-10-31 13:44:38 +09001123 printk(KERN_INFO "%ld MIPSR2 register sets available\n",
Ralf Baechle7acb7832006-03-29 14:11:22 +01001124 shadow_registers.sr_supported);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001125 shadow_registers.sr_allocated = 1; /* Set 0 used by kernel */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001126}
1127
1128int mips_srs_max(void)
1129{
1130 return shadow_registers.sr_supported;
1131}
1132
Ralf Baechleff3eab22006-03-29 14:12:58 +01001133int mips_srs_alloc(void)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001134{
1135 struct shadow_registers *sr = &shadow_registers;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001136 int set;
1137
Ralf Baechle193dd2c2006-04-04 15:09:06 +01001138again:
1139 set = find_first_zero_bit(&sr->sr_allocated, sr->sr_supported);
1140 if (set >= sr->sr_supported)
1141 return -1;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001142
Ralf Baechle193dd2c2006-04-04 15:09:06 +01001143 if (test_and_set_bit(set, &sr->sr_allocated))
1144 goto again;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001145
Ralf Baechle193dd2c2006-04-04 15:09:06 +01001146 return set;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001147}
1148
Ralf Baechle41c594a2006-04-05 09:45:45 +01001149void mips_srs_free(int set)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001150{
1151 struct shadow_registers *sr = &shadow_registers;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001152
Ralf Baechle193dd2c2006-04-04 15:09:06 +01001153 clear_bit(set, &sr->sr_allocated);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001154}
1155
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001156static asmlinkage void do_default_vi(void)
1157{
1158 show_regs(get_irq_regs());
1159 panic("Caught unexpected vectored interrupt.");
1160}
1161
Ralf Baechleef300e42007-05-06 18:31:18 +01001162static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001163{
1164 unsigned long handler;
1165 unsigned long old_handler = vi_handlers[n];
1166 u32 *w;
1167 unsigned char *b;
1168
1169 if (!cpu_has_veic && !cpu_has_vint)
1170 BUG();
1171
1172 if (addr == NULL) {
1173 handler = (unsigned long) do_default_vi;
1174 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001175 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001176 handler = (unsigned long) addr;
1177 vi_handlers[n] = (unsigned long) addr;
1178
1179 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1180
1181 if (srs >= mips_srs_max())
1182 panic("Shadow register set %d not supported", srs);
1183
1184 if (cpu_has_veic) {
1185 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001186 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001187 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001188 /* SRSMap is only defined if shadow sets are implemented */
1189 if (mips_srs_max() > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001190 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001191 }
1192
1193 if (srs == 0) {
1194 /*
1195 * If no shadow set is selected then use the default handler
1196 * that does normal register saving and a standard interrupt exit
1197 */
1198
1199 extern char except_vec_vi, except_vec_vi_lui;
1200 extern char except_vec_vi_ori, except_vec_vi_end;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001201#ifdef CONFIG_MIPS_MT_SMTC
1202 /*
1203 * We need to provide the SMTC vectored interrupt handler
1204 * not only with the address of the handler, but with the
1205 * Status.IM bit to be masked before going there.
1206 */
1207 extern char except_vec_vi_mori;
1208 const int mori_offset = &except_vec_vi_mori - &except_vec_vi;
1209#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001210 const int handler_len = &except_vec_vi_end - &except_vec_vi;
1211 const int lui_offset = &except_vec_vi_lui - &except_vec_vi;
1212 const int ori_offset = &except_vec_vi_ori - &except_vec_vi;
1213
1214 if (handler_len > VECTORSPACING) {
1215 /*
1216 * Sigh... panicing won't help as the console
1217 * is probably not configured :(
1218 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001219 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001220 }
1221
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001222 memcpy(b, &except_vec_vi, handler_len);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001223#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001224 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1225
Ralf Baechle41c594a2006-04-05 09:45:45 +01001226 w = (u32 *)(b + mori_offset);
1227 *w = (*w & 0xffff0000) | (0x100 << n);
1228#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001229 w = (u32 *)(b + lui_offset);
1230 *w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
1231 w = (u32 *)(b + ori_offset);
1232 *w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
1233 flush_icache_range((unsigned long)b, (unsigned long)(b+handler_len));
1234 }
1235 else {
1236 /*
1237 * In other cases jump directly to the interrupt handler
1238 *
1239 * It is the handlers responsibility to save registers if required
1240 * (eg hi/lo) and return from the exception using "eret"
1241 */
1242 w = (u32 *)b;
1243 *w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
1244 *w = 0;
1245 flush_icache_range((unsigned long)b, (unsigned long)(b+8));
1246 }
1247
1248 return (void *)old_handler;
1249}
1250
Ralf Baechleef300e42007-05-06 18:31:18 +01001251void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001252{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001253 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001254}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001255
1256#else
1257
1258static inline void mips_srs_init(void)
1259{
1260}
1261
1262#endif /* CONFIG_CPU_MIPSR2_SRS */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001263
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264/*
1265 * This is used by native signal handling
1266 */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001267asmlinkage int (*save_fp_context)(struct sigcontext __user *sc);
1268asmlinkage int (*restore_fp_context)(struct sigcontext __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001270extern asmlinkage int _save_fp_context(struct sigcontext __user *sc);
1271extern asmlinkage int _restore_fp_context(struct sigcontext __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001273extern asmlinkage int fpu_emulator_save_context(struct sigcontext __user *sc);
1274extern asmlinkage int fpu_emulator_restore_context(struct sigcontext __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
Ralf Baechle41c594a2006-04-05 09:45:45 +01001276#ifdef CONFIG_SMP
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001277static int smp_save_fp_context(struct sigcontext __user *sc)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001278{
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001279 return raw_cpu_has_fpu
Ralf Baechle41c594a2006-04-05 09:45:45 +01001280 ? _save_fp_context(sc)
1281 : fpu_emulator_save_context(sc);
1282}
1283
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001284static int smp_restore_fp_context(struct sigcontext __user *sc)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001285{
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001286 return raw_cpu_has_fpu
Ralf Baechle41c594a2006-04-05 09:45:45 +01001287 ? _restore_fp_context(sc)
1288 : fpu_emulator_restore_context(sc);
1289}
1290#endif
1291
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292static inline void signal_init(void)
1293{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001294#ifdef CONFIG_SMP
1295 /* For now just do the cpu_has_fpu check when the functions are invoked */
1296 save_fp_context = smp_save_fp_context;
1297 restore_fp_context = smp_restore_fp_context;
1298#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 if (cpu_has_fpu) {
1300 save_fp_context = _save_fp_context;
1301 restore_fp_context = _restore_fp_context;
1302 } else {
1303 save_fp_context = fpu_emulator_save_context;
1304 restore_fp_context = fpu_emulator_restore_context;
1305 }
Ralf Baechle41c594a2006-04-05 09:45:45 +01001306#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307}
1308
1309#ifdef CONFIG_MIPS32_COMPAT
1310
1311/*
1312 * This is used by 32-bit signal stuff on the 64-bit kernel
1313 */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001314asmlinkage int (*save_fp_context32)(struct sigcontext32 __user *sc);
1315asmlinkage int (*restore_fp_context32)(struct sigcontext32 __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001317extern asmlinkage int _save_fp_context32(struct sigcontext32 __user *sc);
1318extern asmlinkage int _restore_fp_context32(struct sigcontext32 __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001320extern asmlinkage int fpu_emulator_save_context32(struct sigcontext32 __user *sc);
1321extern asmlinkage int fpu_emulator_restore_context32(struct sigcontext32 __user *sc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
1323static inline void signal32_init(void)
1324{
1325 if (cpu_has_fpu) {
1326 save_fp_context32 = _save_fp_context32;
1327 restore_fp_context32 = _restore_fp_context32;
1328 } else {
1329 save_fp_context32 = fpu_emulator_save_context32;
1330 restore_fp_context32 = fpu_emulator_restore_context32;
1331 }
1332}
1333#endif
1334
1335extern void cpu_cache_init(void);
1336extern void tlb_init(void);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001337extern void flush_tlb_handlers(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338
Ralf Baechle42f77542007-10-18 17:48:11 +01001339/*
1340 * Timer interrupt
1341 */
1342int cp0_compare_irq;
1343
1344/*
1345 * Performance counter IRQ or -1 if shared with timer
1346 */
1347int cp0_perfcount_irq;
1348EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1349
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350void __init per_cpu_trap_init(void)
1351{
1352 unsigned int cpu = smp_processor_id();
1353 unsigned int status_set = ST0_CU0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001354#ifdef CONFIG_MIPS_MT_SMTC
1355 int secondaryTC = 0;
1356 int bootTC = (cpu == 0);
1357
1358 /*
1359 * Only do per_cpu_trap_init() for first TC of Each VPE.
1360 * Note that this hack assumes that the SMTC init code
1361 * assigns TCs consecutively and in ascending order.
1362 */
1363
1364 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1365 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1366 secondaryTC = 1;
1367#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368
1369 /*
1370 * Disable coprocessors and select 32-bit or 64-bit addressing
1371 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1372 * flag that some firmware may have left set and the TS bit (for
1373 * IP27). Set XX for ISA IV code to work.
1374 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001375#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1377#endif
1378 if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
1379 status_set |= ST0_XX;
Ralf Baechleb38c7392006-02-07 01:20:43 +00001380 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 status_set);
1382
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001383 if (cpu_has_dsp)
1384 set_c0_status(ST0_MX);
1385
Ralf Baechlee01402b2005-07-14 15:57:16 +00001386#ifdef CONFIG_CPU_MIPSR2
Ralf Baechlea3692022007-07-10 17:33:02 +01001387 if (cpu_has_mips_r2) {
1388 unsigned int enable = 0x0000000f;
1389
1390 if (cpu_has_userlocal)
1391 enable |= (1 << 29);
1392
1393 write_c0_hwrena(enable);
1394 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001395#endif
1396
Ralf Baechle41c594a2006-04-05 09:45:45 +01001397#ifdef CONFIG_MIPS_MT_SMTC
1398 if (!secondaryTC) {
1399#endif /* CONFIG_MIPS_MT_SMTC */
1400
Ralf Baechlee01402b2005-07-14 15:57:16 +00001401 if (cpu_has_veic || cpu_has_vint) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001402 write_c0_ebase(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001403 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001404 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001405 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001406 if (cpu_has_divec) {
1407 if (cpu_has_mipsmt) {
1408 unsigned int vpflags = dvpe();
1409 set_c0_cause(CAUSEF_IV);
1410 evpe(vpflags);
1411 } else
1412 set_c0_cause(CAUSEF_IV);
1413 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001414
1415 /*
1416 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1417 *
1418 * o read IntCtl.IPTI to determine the timer interrupt
1419 * o read IntCtl.IPPCI to determine the performance counter interrupt
1420 */
1421 if (cpu_has_mips_r2) {
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001422 cp0_compare_irq = (read_c0_intctl() >> 29) & 7;
1423 cp0_perfcount_irq = (read_c0_intctl() >> 26) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001424 if (cp0_perfcount_irq == cp0_compare_irq)
1425 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001426 } else {
1427 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001428 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001429 }
1430
Ralf Baechle41c594a2006-04-05 09:45:45 +01001431#ifdef CONFIG_MIPS_MT_SMTC
1432 }
1433#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
1435 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1436 TLBMISS_HANDLER_SETUP();
1437
1438 atomic_inc(&init_mm.mm_count);
1439 current->active_mm = &init_mm;
1440 BUG_ON(current->mm);
1441 enter_lazy_tlb(&init_mm, current);
1442
Ralf Baechle41c594a2006-04-05 09:45:45 +01001443#ifdef CONFIG_MIPS_MT_SMTC
1444 if (bootTC) {
1445#endif /* CONFIG_MIPS_MT_SMTC */
1446 cpu_cache_init();
1447 tlb_init();
1448#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001449 } else if (!secondaryTC) {
1450 /*
1451 * First TC in non-boot VPE must do subset of tlb_init()
1452 * for MMU countrol registers.
1453 */
1454 write_c0_pagemask(PM_DEFAULT_MASK);
1455 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001456 }
1457#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458}
1459
Ralf Baechlee01402b2005-07-14 15:57:16 +00001460/* Install CPU exception handler */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001461void __init set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001462{
1463 memcpy((void *)(ebase + offset), addr, size);
1464 flush_icache_range(ebase + offset, ebase + offset + size);
1465}
1466
Ralf Baechle641e97f2007-10-11 23:46:05 +01001467static char panic_null_cerr[] __initdata =
1468 "Trying to set NULL cache error exception handler";
1469
Ralf Baechlee01402b2005-07-14 15:57:16 +00001470/* Install uncached CPU exception handler */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001471void __init set_uncached_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001472{
1473#ifdef CONFIG_32BIT
1474 unsigned long uncached_ebase = KSEG1ADDR(ebase);
1475#endif
1476#ifdef CONFIG_64BIT
1477 unsigned long uncached_ebase = TO_UNCAC(ebase);
1478#endif
1479
Ralf Baechle641e97f2007-10-11 23:46:05 +01001480 if (!addr)
1481 panic(panic_null_cerr);
1482
Ralf Baechlee01402b2005-07-14 15:57:16 +00001483 memcpy((void *)(uncached_ebase + offset), addr, size);
1484}
1485
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001486static int __initdata rdhwr_noopt;
1487static int __init set_rdhwr_noopt(char *str)
1488{
1489 rdhwr_noopt = 1;
1490 return 1;
1491}
1492
1493__setup("rdhwr_noopt", set_rdhwr_noopt);
1494
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495void __init trap_init(void)
1496{
1497 extern char except_vec3_generic, except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 extern char except_vec4;
1499 unsigned long i;
1500
Ralf Baechlee01402b2005-07-14 15:57:16 +00001501 if (cpu_has_veic || cpu_has_vint)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001502 ebase = (unsigned long) alloc_bootmem_low_pages(0x200 + VECTORSPACING*64);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001503 else
1504 ebase = CAC_BASE;
1505
Ralf Baechlee01402b2005-07-14 15:57:16 +00001506 mips_srs_init();
Ralf Baechlee01402b2005-07-14 15:57:16 +00001507
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 per_cpu_trap_init();
1509
1510 /*
1511 * Copy the generic exception handlers to their final destination.
1512 * This will be overriden later as suitable for a particular
1513 * configuration.
1514 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001515 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
1517 /*
1518 * Setup default vectors
1519 */
1520 for (i = 0; i <= 31; i++)
1521 set_except_vector(i, handle_reserved);
1522
1523 /*
1524 * Copy the EJTAG debug exception vector handler code to it's final
1525 * destination.
1526 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001527 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001528 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
1530 /*
1531 * Only some CPUs have the watch exceptions.
1532 */
1533 if (cpu_has_watch)
1534 set_except_vector(23, handle_watch);
1535
1536 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00001537 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001539 if (cpu_has_veic || cpu_has_vint) {
1540 int nvec = cpu_has_veic ? 64 : 8;
1541 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01001542 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001543 }
1544 else if (cpu_has_divec)
1545 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
1547 /*
1548 * Some CPUs can enable/disable for cache parity detection, but does
1549 * it different ways.
1550 */
1551 parity_protection_init();
1552
1553 /*
1554 * The Data Bus Errors / Instruction Bus Errors are signaled
1555 * by external hardware. Therefore these two exceptions
1556 * may have board specific handlers.
1557 */
1558 if (board_be_init)
1559 board_be_init();
1560
Ralf Baechlee4ac58a2006-04-03 17:56:36 +01001561 set_except_vector(0, handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 set_except_vector(1, handle_tlbm);
1563 set_except_vector(2, handle_tlbl);
1564 set_except_vector(3, handle_tlbs);
1565
1566 set_except_vector(4, handle_adel);
1567 set_except_vector(5, handle_ades);
1568
1569 set_except_vector(6, handle_ibe);
1570 set_except_vector(7, handle_dbe);
1571
1572 set_except_vector(8, handle_sys);
1573 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001574 set_except_vector(10, rdhwr_noopt ? handle_ri :
1575 (cpu_has_vtag_icache ?
1576 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 set_except_vector(11, handle_cpu);
1578 set_except_vector(12, handle_ov);
1579 set_except_vector(13, handle_tr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
Ralf Baechle10cc3522007-10-11 23:46:15 +01001581 if (current_cpu_type() == CPU_R6000 ||
1582 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 /*
1584 * The R6000 is the only R-series CPU that features a machine
1585 * check exception (similar to the R4000 cache error) and
1586 * unaligned ldc1/sdc1 exception. The handlers have not been
1587 * written yet. Well, anyway there is no R6000 machine on the
1588 * current list of targets for Linux/MIPS.
1589 * (Duh, crap, there is someone with a triple R6k machine)
1590 */
1591 //set_except_vector(14, handle_mc);
1592 //set_except_vector(15, handle_ndc);
1593 }
1594
Ralf Baechlee01402b2005-07-14 15:57:16 +00001595
1596 if (board_nmi_handler_setup)
1597 board_nmi_handler_setup();
1598
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001599 if (cpu_has_fpu && !cpu_has_nofpuex)
1600 set_except_vector(15, handle_fpe);
1601
1602 set_except_vector(22, handle_mdmx);
1603
1604 if (cpu_has_mcheck)
1605 set_except_vector(24, handle_mcheck);
1606
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001607 if (cpu_has_mipsmt)
1608 set_except_vector(25, handle_mt);
1609
Chris Dearmanacaec422007-05-24 22:30:18 +01001610 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001611
1612 if (cpu_has_vce)
1613 /* Special exception: R4[04]00 uses also the divec space. */
1614 memcpy((void *)(CAC_BASE + 0x180), &except_vec3_r4000, 0x100);
1615 else if (cpu_has_4kex)
1616 memcpy((void *)(CAC_BASE + 0x180), &except_vec3_generic, 0x80);
1617 else
1618 memcpy((void *)(CAC_BASE + 0x080), &except_vec3_generic, 0x80);
1619
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 signal_init();
1621#ifdef CONFIG_MIPS32_COMPAT
1622 signal32_init();
1623#endif
1624
Ralf Baechlee01402b2005-07-14 15:57:16 +00001625 flush_icache_range(ebase, ebase + 0x400);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001626 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627}