blob: cf1ce7c316a9c7f7226d13a9b812ae9928ef29b5 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
2 * x86_emulate.c
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
12 *
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
20 */
21
22#ifndef __KERNEL__
23#include <stdio.h>
24#include <stdint.h>
25#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040026#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#else
Avi Kivityedf88412007-12-16 11:02:48 +020028#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080029#define DPRINTF(x...) do {} while (0)
30#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#include <linux/module.h>
Avi Kivityedf88412007-12-16 11:02:48 +020032#include <asm/kvm_x86_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080033
34/*
35 * Opcode effective-address decode tables.
36 * Note that we only emulate instructions that have at least one memory
37 * operand (excluding implicit stack references). We assume that stack
38 * references and instruction fetches will never occur in special memory
39 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
40 * not be handled.
41 */
42
43/* Operand sizes: 8-bit operands or specified/overridden size. */
44#define ByteOp (1<<0) /* 8-bit operands. */
45/* Destination operand type. */
46#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
47#define DstReg (2<<1) /* Register operand. */
48#define DstMem (3<<1) /* Memory operand. */
49#define DstMask (3<<1)
50/* Source operand type. */
51#define SrcNone (0<<3) /* No source operand. */
52#define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
53#define SrcReg (1<<3) /* Register operand. */
54#define SrcMem (2<<3) /* Memory operand. */
55#define SrcMem16 (3<<3) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<3) /* Memory operand (32-bit). */
57#define SrcImm (5<<3) /* Immediate operand. */
58#define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
59#define SrcMask (7<<3)
60/* Generic ModRM decode. */
61#define ModRM (1<<6)
62/* Destination is only written; never read. */
63#define Mov (1<<7)
Avi Kivity038e51d2007-01-22 20:40:40 -080064#define BitOp (1<<8)
Avi Kivityc7e75a32007-10-28 16:34:25 +020065#define MemAbs (1<<9) /* Memory operand is absolute displacement */
Avi Kivityb9fa9d62007-11-27 19:05:37 +020066#define String (1<<10) /* String instruction (rep capable) */
Avi Kivity6e3d5df2007-12-06 18:14:14 +020067#define Stack (1<<11) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020068#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
69#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
70#define GroupMask 0xff /* Group number stored in bits 0:7 */
Avi Kivity6aa8b732006-12-10 02:21:36 -080071
Avi Kivity43bb19c2008-01-18 12:46:50 +020072enum {
73 Group1A,
74};
75
Avi Kivityc7e75a32007-10-28 16:34:25 +020076static u16 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080077 /* 0x00 - 0x07 */
78 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
79 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
80 0, 0, 0, 0,
81 /* 0x08 - 0x0F */
82 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
83 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
84 0, 0, 0, 0,
85 /* 0x10 - 0x17 */
86 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
87 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
88 0, 0, 0, 0,
89 /* 0x18 - 0x1F */
90 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
91 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
92 0, 0, 0, 0,
93 /* 0x20 - 0x27 */
94 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
95 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Nitin A Kamble19eb9382007-08-17 15:17:41 +030096 SrcImmByte, SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080097 /* 0x28 - 0x2F */
98 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
99 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
100 0, 0, 0, 0,
101 /* 0x30 - 0x37 */
102 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
103 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
104 0, 0, 0, 0,
105 /* 0x38 - 0x3F */
106 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
107 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
108 0, 0, 0, 0,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700109 /* 0x40 - 0x47 */
Avi Kivity33615aa2007-10-31 11:15:56 +0200110 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700111 /* 0x48 - 0x4F */
Avi Kivity33615aa2007-10-31 11:15:56 +0200112 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300113 /* 0x50 - 0x57 */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200114 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
115 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300116 /* 0x58 - 0x5F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200117 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
118 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700119 /* 0x60 - 0x67 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800120 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700121 0, 0, 0, 0,
122 /* 0x68 - 0x6F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200123 0, 0, ImplicitOps | Mov | Stack, 0,
Laurent Viviere70669a2007-08-05 10:36:40 +0300124 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
125 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300126 /* 0x70 - 0x77 */
127 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
128 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
129 /* 0x78 - 0x7F */
130 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
131 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800132 /* 0x80 - 0x87 */
133 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
134 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
135 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
136 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
137 /* 0x88 - 0x8F */
138 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
139 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200140 0, ModRM | DstReg, 0, Group | Group1A,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800141 /* 0x90 - 0x9F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200142 0, 0, 0, 0, 0, 0, 0, 0,
143 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144 /* 0xA0 - 0xA7 */
Avi Kivityc7e75a32007-10-28 16:34:25 +0200145 ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
146 ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
Avi Kivityb9fa9d62007-11-27 19:05:37 +0200147 ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
148 ByteOp | ImplicitOps | String, ImplicitOps | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800149 /* 0xA8 - 0xAF */
Avi Kivityb9fa9d62007-11-27 19:05:37 +0200150 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
151 ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
152 ByteOp | ImplicitOps | String, ImplicitOps | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800153 /* 0xB0 - 0xBF */
154 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
155 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300156 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200157 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300158 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800159 /* 0xC8 - 0xCF */
160 0, 0, 0, 0, 0, 0, 0, 0,
161 /* 0xD0 - 0xD7 */
162 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
163 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
164 0, 0, 0, 0,
165 /* 0xD8 - 0xDF */
166 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300167 /* 0xE0 - 0xE7 */
168 0, 0, 0, 0, 0, 0, 0, 0,
169 /* 0xE8 - 0xEF */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200170 ImplicitOps | Stack, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps,
171 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800172 /* 0xF0 - 0xF7 */
173 0, 0, 0, 0,
Nitin A Kambleb284be52007-10-16 18:23:27 -0700174 ImplicitOps, ImplicitOps,
Avi Kivity72d6e5a2007-06-05 16:15:51 +0300175 ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800176 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700177 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800178 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
179};
180
Avi Kivity038e51d2007-01-22 20:40:40 -0800181static u16 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800182 /* 0x00 - 0x0F */
183 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
Avi Kivity651a3e22007-10-28 16:09:18 +0200184 ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800185 /* 0x10 - 0x1F */
186 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
187 /* 0x20 - 0x2F */
188 ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
189 0, 0, 0, 0, 0, 0, 0, 0,
190 /* 0x30 - 0x3F */
Avi Kivity35f3f282007-07-17 14:20:30 +0300191 ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800192 /* 0x40 - 0x47 */
193 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
194 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
195 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
196 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
197 /* 0x48 - 0x4F */
198 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
199 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
200 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
201 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
202 /* 0x50 - 0x5F */
203 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
204 /* 0x60 - 0x6F */
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
206 /* 0x70 - 0x7F */
207 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
208 /* 0x80 - 0x8F */
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300209 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
210 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
211 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
212 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800213 /* 0x90 - 0x9F */
214 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
215 /* 0xA0 - 0xA7 */
Avi Kivity038e51d2007-01-22 20:40:40 -0800216 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217 /* 0xA8 - 0xAF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800218 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800219 /* 0xB0 - 0xB7 */
220 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
Avi Kivity038e51d2007-01-22 20:40:40 -0800221 DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800222 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
223 DstReg | SrcMem16 | ModRM | Mov,
224 /* 0xB8 - 0xBF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800225 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800226 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
227 DstReg | SrcMem16 | ModRM | Mov,
228 /* 0xC0 - 0xCF */
Sheng Yanga012e652007-10-15 14:24:20 +0800229 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
230 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800231 /* 0xD0 - 0xDF */
232 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
233 /* 0xE0 - 0xEF */
234 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
235 /* 0xF0 - 0xFF */
236 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
237};
238
Avi Kivitye09d0822008-01-18 12:38:59 +0200239static u16 group_table[] = {
Avi Kivity43bb19c2008-01-18 12:46:50 +0200240 [Group1A*8] =
241 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200242};
243
244static u16 group2_table[] = {
245};
246
Avi Kivity6aa8b732006-12-10 02:21:36 -0800247/* EFLAGS bit definitions. */
248#define EFLG_OF (1<<11)
249#define EFLG_DF (1<<10)
250#define EFLG_SF (1<<7)
251#define EFLG_ZF (1<<6)
252#define EFLG_AF (1<<4)
253#define EFLG_PF (1<<2)
254#define EFLG_CF (1<<0)
255
256/*
257 * Instruction emulation:
258 * Most instructions are emulated directly via a fragment of inline assembly
259 * code. This allows us to save/restore EFLAGS and thus very easily pick up
260 * any modified flags.
261 */
262
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800263#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800264#define _LO32 "k" /* force 32-bit operand */
265#define _STK "%%rsp" /* stack pointer */
266#elif defined(__i386__)
267#define _LO32 "" /* force 32-bit operand */
268#define _STK "%%esp" /* stack pointer */
269#endif
270
271/*
272 * These EFLAGS bits are restored from saved value during emulation, and
273 * any changes are written back to the saved value after emulation.
274 */
275#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
276
277/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200278#define _PRE_EFLAGS(_sav, _msk, _tmp) \
279 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
280 "movl %"_sav",%"_LO32 _tmp"; " \
281 "push %"_tmp"; " \
282 "push %"_tmp"; " \
283 "movl %"_msk",%"_LO32 _tmp"; " \
284 "andl %"_LO32 _tmp",("_STK"); " \
285 "pushf; " \
286 "notl %"_LO32 _tmp"; " \
287 "andl %"_LO32 _tmp",("_STK"); " \
288 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
289 "pop %"_tmp"; " \
290 "orl %"_LO32 _tmp",("_STK"); " \
291 "popf; " \
292 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800293
294/* After executing instruction: write-back necessary bits in EFLAGS. */
295#define _POST_EFLAGS(_sav, _msk, _tmp) \
296 /* _sav |= EFLAGS & _msk; */ \
297 "pushf; " \
298 "pop %"_tmp"; " \
299 "andl %"_msk",%"_LO32 _tmp"; " \
300 "orl %"_LO32 _tmp",%"_sav"; "
301
302/* Raw emulation: instruction has two explicit operands. */
303#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
304 do { \
305 unsigned long _tmp; \
306 \
307 switch ((_dst).bytes) { \
308 case 2: \
309 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400310 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800311 _op"w %"_wx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400312 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800313 : "=m" (_eflags), "=m" ((_dst).val), \
314 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400315 : _wy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800316 break; \
317 case 4: \
318 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400319 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800320 _op"l %"_lx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400321 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800322 : "=m" (_eflags), "=m" ((_dst).val), \
323 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400324 : _ly ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800325 break; \
326 case 8: \
327 __emulate_2op_8byte(_op, _src, _dst, \
328 _eflags, _qx, _qy); \
329 break; \
330 } \
331 } while (0)
332
333#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
334 do { \
335 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400336 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800337 case 1: \
338 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400339 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800340 _op"b %"_bx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400341 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800342 : "=m" (_eflags), "=m" ((_dst).val), \
343 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400344 : _by ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800345 break; \
346 default: \
347 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
348 _wx, _wy, _lx, _ly, _qx, _qy); \
349 break; \
350 } \
351 } while (0)
352
353/* Source operand is byte-sized and may be restricted to just %cl. */
354#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
355 __emulate_2op(_op, _src, _dst, _eflags, \
356 "b", "c", "b", "c", "b", "c", "b", "c")
357
358/* Source operand is byte, word, long or quad sized. */
359#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
360 __emulate_2op(_op, _src, _dst, _eflags, \
361 "b", "q", "w", "r", _LO32, "r", "", "r")
362
363/* Source operand is word, long or quad sized. */
364#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
365 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
366 "w", "r", _LO32, "r", "", "r")
367
368/* Instruction has only one explicit operand (no source operand). */
369#define emulate_1op(_op, _dst, _eflags) \
370 do { \
371 unsigned long _tmp; \
372 \
Mike Dayd77c26f2007-10-08 09:02:08 -0400373 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800374 case 1: \
375 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400376 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800377 _op"b %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400378 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800379 : "=m" (_eflags), "=m" ((_dst).val), \
380 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400381 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800382 break; \
383 case 2: \
384 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400385 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800386 _op"w %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400387 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800388 : "=m" (_eflags), "=m" ((_dst).val), \
389 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400390 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800391 break; \
392 case 4: \
393 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400394 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800395 _op"l %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400396 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800397 : "=m" (_eflags), "=m" ((_dst).val), \
398 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400399 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400 break; \
401 case 8: \
402 __emulate_1op_8byte(_op, _dst, _eflags); \
403 break; \
404 } \
405 } while (0)
406
407/* Emulate an instruction with quadword operands (x86/64 only). */
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800408#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800409#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
410 do { \
411 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400412 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800413 _op"q %"_qx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400414 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800415 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400416 : _qy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800417 } while (0)
418
419#define __emulate_1op_8byte(_op, _dst, _eflags) \
420 do { \
421 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400422 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423 _op"q %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400424 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800425 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400426 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800427 } while (0)
428
429#elif defined(__i386__)
430#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
431#define __emulate_1op_8byte(_op, _dst, _eflags)
432#endif /* __i386__ */
433
434/* Fetch next part of the instruction being emulated. */
435#define insn_fetch(_type, _size, _eip) \
436({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200437 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Mike Dayd77c26f2007-10-08 09:02:08 -0400438 if (rc != 0) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800439 goto done; \
440 (_eip) += (_size); \
441 (_type)_x; \
442})
443
444/* Access/update address held in a register, based on addressing mode. */
Laurent Viviere70669a2007-08-05 10:36:40 +0300445#define address_mask(reg) \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200446 ((c->ad_bytes == sizeof(unsigned long)) ? \
447 (reg) : ((reg) & ((1UL << (c->ad_bytes << 3)) - 1)))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800448#define register_address(base, reg) \
Laurent Viviere70669a2007-08-05 10:36:40 +0300449 ((base) + address_mask(reg))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800450#define register_address_increment(reg, inc) \
451 do { \
452 /* signed type ensures sign extension to long */ \
453 int _inc = (inc); \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200454 if (c->ad_bytes == sizeof(unsigned long)) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800455 (reg) += _inc; \
456 else \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200457 (reg) = ((reg) & \
458 ~((1UL << (c->ad_bytes << 3)) - 1)) | \
459 (((reg) + _inc) & \
460 ((1UL << (c->ad_bytes << 3)) - 1)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800461 } while (0)
462
Nitin A Kamble098c9372007-08-19 11:00:36 +0300463#define JMP_REL(rel) \
464 do { \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200465 register_address_increment(c->eip, rel); \
Nitin A Kamble098c9372007-08-19 11:00:36 +0300466 } while (0)
467
Avi Kivity62266862007-11-20 13:15:52 +0200468static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
469 struct x86_emulate_ops *ops,
470 unsigned long linear, u8 *dest)
471{
472 struct fetch_cache *fc = &ctxt->decode.fetch;
473 int rc;
474 int size;
475
476 if (linear < fc->start || linear >= fc->end) {
477 size = min(15UL, PAGE_SIZE - offset_in_page(linear));
478 rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
479 if (rc)
480 return rc;
481 fc->start = linear;
482 fc->end = linear + size;
483 }
484 *dest = fc->data[linear - fc->start];
485 return 0;
486}
487
488static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
489 struct x86_emulate_ops *ops,
490 unsigned long eip, void *dest, unsigned size)
491{
492 int rc = 0;
493
494 eip += ctxt->cs_base;
495 while (size--) {
496 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
497 if (rc)
498 return rc;
499 }
500 return 0;
501}
502
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000503/*
504 * Given the 'reg' portion of a ModRM byte, and a register block, return a
505 * pointer into the block that addresses the relevant register.
506 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
507 */
508static void *decode_register(u8 modrm_reg, unsigned long *regs,
509 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800510{
511 void *p;
512
513 p = &regs[modrm_reg];
514 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
515 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
516 return p;
517}
518
519static int read_descriptor(struct x86_emulate_ctxt *ctxt,
520 struct x86_emulate_ops *ops,
521 void *ptr,
522 u16 *size, unsigned long *address, int op_bytes)
523{
524 int rc;
525
526 if (op_bytes == 2)
527 op_bytes = 3;
528 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300529 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
530 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800531 if (rc)
532 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300533 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
534 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800535 return rc;
536}
537
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300538static int test_cc(unsigned int condition, unsigned int flags)
539{
540 int rc = 0;
541
542 switch ((condition & 15) >> 1) {
543 case 0: /* o */
544 rc |= (flags & EFLG_OF);
545 break;
546 case 1: /* b/c/nae */
547 rc |= (flags & EFLG_CF);
548 break;
549 case 2: /* z/e */
550 rc |= (flags & EFLG_ZF);
551 break;
552 case 3: /* be/na */
553 rc |= (flags & (EFLG_CF|EFLG_ZF));
554 break;
555 case 4: /* s */
556 rc |= (flags & EFLG_SF);
557 break;
558 case 5: /* p/pe */
559 rc |= (flags & EFLG_PF);
560 break;
561 case 7: /* le/ng */
562 rc |= (flags & EFLG_ZF);
563 /* fall through */
564 case 6: /* l/nge */
565 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
566 break;
567 }
568
569 /* Odd condition identifiers (lsb == 1) have inverted sense. */
570 return (!!rc ^ (condition & 1));
571}
572
Avi Kivity3c118e22007-10-31 10:27:04 +0200573static void decode_register_operand(struct operand *op,
574 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200575 int inhibit_bytereg)
576{
Avi Kivity33615aa2007-10-31 11:15:56 +0200577 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200578 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200579
580 if (!(c->d & ModRM))
581 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200582 op->type = OP_REG;
583 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200584 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200585 op->val = *(u8 *)op->ptr;
586 op->bytes = 1;
587 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200588 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200589 op->bytes = c->op_bytes;
590 switch (op->bytes) {
591 case 2:
592 op->val = *(u16 *)op->ptr;
593 break;
594 case 4:
595 op->val = *(u32 *)op->ptr;
596 break;
597 case 8:
598 op->val = *(u64 *) op->ptr;
599 break;
600 }
601 }
602 op->orig_val = op->val;
603}
604
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200605static int decode_modrm(struct x86_emulate_ctxt *ctxt,
606 struct x86_emulate_ops *ops)
607{
608 struct decode_cache *c = &ctxt->decode;
609 u8 sib;
610 int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
611 int rc = 0;
612
613 if (c->rex_prefix) {
614 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
615 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
616 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
617 }
618
619 c->modrm = insn_fetch(u8, 1, c->eip);
620 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
621 c->modrm_reg |= (c->modrm & 0x38) >> 3;
622 c->modrm_rm |= (c->modrm & 0x07);
623 c->modrm_ea = 0;
624 c->use_modrm_ea = 1;
625
626 if (c->modrm_mod == 3) {
627 c->modrm_val = *(unsigned long *)
628 decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
629 return rc;
630 }
631
632 if (c->ad_bytes == 2) {
633 unsigned bx = c->regs[VCPU_REGS_RBX];
634 unsigned bp = c->regs[VCPU_REGS_RBP];
635 unsigned si = c->regs[VCPU_REGS_RSI];
636 unsigned di = c->regs[VCPU_REGS_RDI];
637
638 /* 16-bit ModR/M decode. */
639 switch (c->modrm_mod) {
640 case 0:
641 if (c->modrm_rm == 6)
642 c->modrm_ea += insn_fetch(u16, 2, c->eip);
643 break;
644 case 1:
645 c->modrm_ea += insn_fetch(s8, 1, c->eip);
646 break;
647 case 2:
648 c->modrm_ea += insn_fetch(u16, 2, c->eip);
649 break;
650 }
651 switch (c->modrm_rm) {
652 case 0:
653 c->modrm_ea += bx + si;
654 break;
655 case 1:
656 c->modrm_ea += bx + di;
657 break;
658 case 2:
659 c->modrm_ea += bp + si;
660 break;
661 case 3:
662 c->modrm_ea += bp + di;
663 break;
664 case 4:
665 c->modrm_ea += si;
666 break;
667 case 5:
668 c->modrm_ea += di;
669 break;
670 case 6:
671 if (c->modrm_mod != 0)
672 c->modrm_ea += bp;
673 break;
674 case 7:
675 c->modrm_ea += bx;
676 break;
677 }
678 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
679 (c->modrm_rm == 6 && c->modrm_mod != 0))
680 if (!c->override_base)
681 c->override_base = &ctxt->ss_base;
682 c->modrm_ea = (u16)c->modrm_ea;
683 } else {
684 /* 32/64-bit ModR/M decode. */
685 switch (c->modrm_rm) {
686 case 4:
687 case 12:
688 sib = insn_fetch(u8, 1, c->eip);
689 index_reg |= (sib >> 3) & 7;
690 base_reg |= sib & 7;
691 scale = sib >> 6;
692
693 switch (base_reg) {
694 case 5:
695 if (c->modrm_mod != 0)
696 c->modrm_ea += c->regs[base_reg];
697 else
698 c->modrm_ea +=
699 insn_fetch(s32, 4, c->eip);
700 break;
701 default:
702 c->modrm_ea += c->regs[base_reg];
703 }
704 switch (index_reg) {
705 case 4:
706 break;
707 default:
708 c->modrm_ea += c->regs[index_reg] << scale;
709 }
710 break;
711 case 5:
712 if (c->modrm_mod != 0)
713 c->modrm_ea += c->regs[c->modrm_rm];
714 else if (ctxt->mode == X86EMUL_MODE_PROT64)
715 rip_relative = 1;
716 break;
717 default:
718 c->modrm_ea += c->regs[c->modrm_rm];
719 break;
720 }
721 switch (c->modrm_mod) {
722 case 0:
723 if (c->modrm_rm == 5)
724 c->modrm_ea += insn_fetch(s32, 4, c->eip);
725 break;
726 case 1:
727 c->modrm_ea += insn_fetch(s8, 1, c->eip);
728 break;
729 case 2:
730 c->modrm_ea += insn_fetch(s32, 4, c->eip);
731 break;
732 }
733 }
734 if (rip_relative) {
735 c->modrm_ea += c->eip;
736 switch (c->d & SrcMask) {
737 case SrcImmByte:
738 c->modrm_ea += 1;
739 break;
740 case SrcImm:
741 if (c->d & ByteOp)
742 c->modrm_ea += 1;
743 else
744 if (c->op_bytes == 8)
745 c->modrm_ea += 4;
746 else
747 c->modrm_ea += c->op_bytes;
748 }
749 }
750done:
751 return rc;
752}
753
754static int decode_abs(struct x86_emulate_ctxt *ctxt,
755 struct x86_emulate_ops *ops)
756{
757 struct decode_cache *c = &ctxt->decode;
758 int rc = 0;
759
760 switch (c->ad_bytes) {
761 case 2:
762 c->modrm_ea = insn_fetch(u16, 2, c->eip);
763 break;
764 case 4:
765 c->modrm_ea = insn_fetch(u32, 4, c->eip);
766 break;
767 case 8:
768 c->modrm_ea = insn_fetch(u64, 8, c->eip);
769 break;
770 }
771done:
772 return rc;
773}
774
Avi Kivity6aa8b732006-12-10 02:21:36 -0800775int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200776x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800777{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200778 struct decode_cache *c = &ctxt->decode;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800779 int rc = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800780 int mode = ctxt->mode;
Avi Kivitye09d0822008-01-18 12:38:59 +0200781 int def_op_bytes, def_ad_bytes, group;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800782
783 /* Shadow copy of register state. Committed on successful emulation. */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800784
Laurent Viviere4e03de2007-09-18 11:52:50 +0200785 memset(c, 0, sizeof(struct decode_cache));
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800786 c->eip = ctxt->vcpu->arch.rip;
787 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800788
789 switch (mode) {
790 case X86EMUL_MODE_REAL:
791 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200792 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800793 break;
794 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200795 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800796 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800797#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800798 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200799 def_op_bytes = 4;
800 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800801 break;
802#endif
803 default:
804 return -1;
805 }
806
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200807 c->op_bytes = def_op_bytes;
808 c->ad_bytes = def_ad_bytes;
809
Avi Kivity6aa8b732006-12-10 02:21:36 -0800810 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200811 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200812 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800813 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200814 /* switch between 2/4 bytes */
815 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800816 break;
817 case 0x67: /* address-size override */
818 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200819 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200820 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800821 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200822 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200823 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800824 break;
825 case 0x2e: /* CS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200826 c->override_base = &ctxt->cs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800827 break;
828 case 0x3e: /* DS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200829 c->override_base = &ctxt->ds_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800830 break;
831 case 0x26: /* ES override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200832 c->override_base = &ctxt->es_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800833 break;
834 case 0x64: /* FS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200835 c->override_base = &ctxt->fs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800836 break;
837 case 0x65: /* GS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200838 c->override_base = &ctxt->gs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800839 break;
840 case 0x36: /* SS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200841 c->override_base = &ctxt->ss_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800842 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200843 case 0x40 ... 0x4f: /* REX */
844 if (mode != X86EMUL_MODE_PROT64)
845 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +0200846 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200847 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800848 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200849 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800850 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +0200851 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100852 c->rep_prefix = REPNE_PREFIX;
853 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800854 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100855 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800856 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800857 default:
858 goto done_prefixes;
859 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200860
861 /* Any legacy prefix after a REX prefix nullifies its effect. */
862
Avi Kivity33615aa2007-10-31 11:15:56 +0200863 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800864 }
865
866done_prefixes:
867
868 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200869 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +0200870 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200871 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800872
873 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200874 c->d = opcode_table[c->b];
875 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800876 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200877 if (c->b == 0x0f) {
878 c->twobyte = 1;
879 c->b = insn_fetch(u8, 1, c->eip);
880 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800881 }
Avi Kivitye09d0822008-01-18 12:38:59 +0200882 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800883
Avi Kivitye09d0822008-01-18 12:38:59 +0200884 if (c->d & Group) {
885 group = c->d & GroupMask;
886 c->modrm = insn_fetch(u8, 1, c->eip);
887 --c->eip;
888
889 group = (group << 3) + ((c->modrm >> 3) & 7);
890 if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
891 c->d = group2_table[group];
892 else
893 c->d = group_table[group];
894 }
895
896 /* Unrecognised? */
897 if (c->d == 0) {
898 DPRINTF("Cannot emulate %02x\n", c->b);
899 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800900 }
901
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200902 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
903 c->op_bytes = 8;
904
Avi Kivity6aa8b732006-12-10 02:21:36 -0800905 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200906 if (c->d & ModRM)
907 rc = decode_modrm(ctxt, ops);
908 else if (c->d & MemAbs)
909 rc = decode_abs(ctxt, ops);
910 if (rc)
911 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800912
Avi Kivityc7e75a32007-10-28 16:34:25 +0200913 if (!c->override_base)
914 c->override_base = &ctxt->ds_base;
915 if (mode == X86EMUL_MODE_PROT64 &&
916 c->override_base != &ctxt->fs_base &&
917 c->override_base != &ctxt->gs_base)
918 c->override_base = NULL;
919
920 if (c->override_base)
921 c->modrm_ea += *c->override_base;
922
923 if (c->ad_bytes != 8)
924 c->modrm_ea = (u32)c->modrm_ea;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800925 /*
926 * Decode and fetch the source operand: register, memory
927 * or immediate.
928 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200929 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800930 case SrcNone:
931 break;
932 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200933 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800934 break;
935 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200936 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800937 goto srcmem_common;
938 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200939 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800940 goto srcmem_common;
941 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200942 c->src.bytes = (c->d & ByteOp) ? 1 :
943 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300944 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -0400945 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300946 break;
Mike Dayd77c26f2007-10-08 09:02:08 -0400947 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +0200948 /*
949 * For instructions with a ModR/M byte, switch to register
950 * access if Mod = 3.
951 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200952 if ((c->d & ModRM) && c->modrm_mod == 3) {
953 c->src.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +0200954 break;
955 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200956 c->src.type = OP_MEM;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800957 break;
958 case SrcImm:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200959 c->src.type = OP_IMM;
960 c->src.ptr = (unsigned long *)c->eip;
961 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
962 if (c->src.bytes == 8)
963 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200965 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800966 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200967 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800968 break;
969 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200970 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800971 break;
972 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200973 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800974 break;
975 }
976 break;
977 case SrcImmByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200978 c->src.type = OP_IMM;
979 c->src.ptr = (unsigned long *)c->eip;
980 c->src.bytes = 1;
981 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800982 break;
983 }
984
Avi Kivity038e51d2007-01-22 20:40:40 -0800985 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200986 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -0800987 case ImplicitOps:
988 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200989 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -0800990 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200991 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200992 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -0800993 break;
994 case DstMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200995 if ((c->d & ModRM) && c->modrm_mod == 3) {
996 c->dst.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +0200997 break;
998 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200999 c->dst.type = OP_MEM;
1000 break;
1001 }
1002
1003done:
1004 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1005}
1006
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001007static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
1008{
1009 struct decode_cache *c = &ctxt->decode;
1010
1011 c->dst.type = OP_MEM;
1012 c->dst.bytes = c->op_bytes;
1013 c->dst.val = c->src.val;
1014 register_address_increment(c->regs[VCPU_REGS_RSP], -c->op_bytes);
1015 c->dst.ptr = (void *) register_address(ctxt->ss_base,
1016 c->regs[VCPU_REGS_RSP]);
1017}
1018
1019static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1020 struct x86_emulate_ops *ops)
1021{
1022 struct decode_cache *c = &ctxt->decode;
1023 int rc;
1024
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001025 rc = ops->read_std(register_address(ctxt->ss_base,
1026 c->regs[VCPU_REGS_RSP]),
1027 &c->dst.val, c->dst.bytes, ctxt->vcpu);
1028 if (rc != 0)
1029 return rc;
1030
1031 register_address_increment(c->regs[VCPU_REGS_RSP], c->dst.bytes);
1032
1033 return 0;
1034}
1035
Laurent Vivier05f086f2007-09-24 11:10:55 +02001036static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001037{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001038 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001039 switch (c->modrm_reg) {
1040 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001041 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001042 break;
1043 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001044 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001045 break;
1046 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001047 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001048 break;
1049 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001050 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001051 break;
1052 case 4: /* sal/shl */
1053 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001054 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001055 break;
1056 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001057 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001058 break;
1059 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001060 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001061 break;
1062 }
1063}
1064
1065static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001066 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001067{
1068 struct decode_cache *c = &ctxt->decode;
1069 int rc = 0;
1070
1071 switch (c->modrm_reg) {
1072 case 0 ... 1: /* test */
1073 /*
1074 * Special case in Grp3: test has an immediate
1075 * source operand.
1076 */
1077 c->src.type = OP_IMM;
1078 c->src.ptr = (unsigned long *)c->eip;
1079 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1080 if (c->src.bytes == 8)
1081 c->src.bytes = 4;
1082 switch (c->src.bytes) {
1083 case 1:
1084 c->src.val = insn_fetch(s8, 1, c->eip);
1085 break;
1086 case 2:
1087 c->src.val = insn_fetch(s16, 2, c->eip);
1088 break;
1089 case 4:
1090 c->src.val = insn_fetch(s32, 4, c->eip);
1091 break;
1092 }
Laurent Vivier05f086f2007-09-24 11:10:55 +02001093 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001094 break;
1095 case 2: /* not */
1096 c->dst.val = ~c->dst.val;
1097 break;
1098 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001099 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001100 break;
1101 default:
1102 DPRINTF("Cannot emulate %02x\n", c->b);
1103 rc = X86EMUL_UNHANDLEABLE;
1104 break;
1105 }
1106done:
1107 return rc;
1108}
1109
1110static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001111 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001112{
1113 struct decode_cache *c = &ctxt->decode;
1114 int rc;
1115
1116 switch (c->modrm_reg) {
1117 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001118 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001119 break;
1120 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001121 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001122 break;
1123 case 4: /* jmp abs */
1124 if (c->b == 0xff)
1125 c->eip = c->dst.val;
1126 else {
1127 DPRINTF("Cannot emulate %02x\n", c->b);
1128 return X86EMUL_UNHANDLEABLE;
1129 }
1130 break;
1131 case 6: /* push */
1132
1133 /* 64-bit mode: PUSH always pushes a 64-bit operand. */
1134
1135 if (ctxt->mode == X86EMUL_MODE_PROT64) {
1136 c->dst.bytes = 8;
1137 rc = ops->read_std((unsigned long)c->dst.ptr,
1138 &c->dst.val, 8, ctxt->vcpu);
1139 if (rc != 0)
1140 return rc;
1141 }
1142 register_address_increment(c->regs[VCPU_REGS_RSP],
1143 -c->dst.bytes);
1144 rc = ops->write_emulated(register_address(ctxt->ss_base,
1145 c->regs[VCPU_REGS_RSP]), &c->dst.val,
1146 c->dst.bytes, ctxt->vcpu);
1147 if (rc != 0)
1148 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001149 c->dst.type = OP_NONE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001150 break;
1151 default:
1152 DPRINTF("Cannot emulate %02x\n", c->b);
1153 return X86EMUL_UNHANDLEABLE;
1154 }
1155 return 0;
1156}
1157
1158static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1159 struct x86_emulate_ops *ops,
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001160 unsigned long memop)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001161{
1162 struct decode_cache *c = &ctxt->decode;
1163 u64 old, new;
1164 int rc;
1165
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001166 rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001167 if (rc != 0)
1168 return rc;
1169
1170 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1171 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
1172
1173 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1174 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001175 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001176
1177 } else {
1178 new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1179 (u32) c->regs[VCPU_REGS_RBX];
1180
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001181 rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001182 if (rc != 0)
1183 return rc;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001184 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001185 }
1186 return 0;
1187}
1188
1189static inline int writeback(struct x86_emulate_ctxt *ctxt,
1190 struct x86_emulate_ops *ops)
1191{
1192 int rc;
1193 struct decode_cache *c = &ctxt->decode;
1194
1195 switch (c->dst.type) {
1196 case OP_REG:
1197 /* The 4-byte case *is* correct:
1198 * in 64-bit mode we zero-extend.
1199 */
1200 switch (c->dst.bytes) {
1201 case 1:
1202 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1203 break;
1204 case 2:
1205 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1206 break;
1207 case 4:
1208 *c->dst.ptr = (u32)c->dst.val;
1209 break; /* 64b: zero-ext */
1210 case 8:
1211 *c->dst.ptr = c->dst.val;
1212 break;
1213 }
1214 break;
1215 case OP_MEM:
1216 if (c->lock_prefix)
1217 rc = ops->cmpxchg_emulated(
1218 (unsigned long)c->dst.ptr,
1219 &c->dst.orig_val,
1220 &c->dst.val,
1221 c->dst.bytes,
1222 ctxt->vcpu);
1223 else
1224 rc = ops->write_emulated(
1225 (unsigned long)c->dst.ptr,
1226 &c->dst.val,
1227 c->dst.bytes,
1228 ctxt->vcpu);
1229 if (rc != 0)
1230 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001231 break;
1232 case OP_NONE:
1233 /* no writeback */
1234 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001235 default:
1236 break;
1237 }
1238 return 0;
1239}
1240
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001241int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001242x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001243{
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001244 unsigned long memop = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001245 u64 msr_data;
Laurent Vivier34273182007-09-18 11:27:37 +02001246 unsigned long saved_eip = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001247 struct decode_cache *c = &ctxt->decode;
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001248 int rc = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001249
Laurent Vivier34273182007-09-18 11:27:37 +02001250 /* Shadow copy of register state. Committed on successful emulation.
1251 * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
1252 * modify them.
1253 */
1254
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001255 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Laurent Vivier34273182007-09-18 11:27:37 +02001256 saved_eip = c->eip;
1257
Avi Kivityc7e75a32007-10-28 16:34:25 +02001258 if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001259 memop = c->modrm_ea;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001260
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001261 if (c->rep_prefix && (c->d & String)) {
1262 /* All REP prefixes have the same first termination condition */
1263 if (c->regs[VCPU_REGS_RCX] == 0) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001264 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001265 goto done;
1266 }
1267 /* The second termination condition only applies for REPE
1268 * and REPNE. Test if the repeat string operation prefix is
1269 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
1270 * corresponding termination condition according to:
1271 * - if REPE/REPZ and ZF = 0 then done
1272 * - if REPNE/REPNZ and ZF = 1 then done
1273 */
1274 if ((c->b == 0xa6) || (c->b == 0xa7) ||
1275 (c->b == 0xae) || (c->b == 0xaf)) {
1276 if ((c->rep_prefix == REPE_PREFIX) &&
1277 ((ctxt->eflags & EFLG_ZF) == 0)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001278 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001279 goto done;
1280 }
1281 if ((c->rep_prefix == REPNE_PREFIX) &&
1282 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001283 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001284 goto done;
1285 }
1286 }
1287 c->regs[VCPU_REGS_RCX]--;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001288 c->eip = ctxt->vcpu->arch.rip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001289 }
1290
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001291 if (c->src.type == OP_MEM) {
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001292 c->src.ptr = (unsigned long *)memop;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001293 c->src.val = 0;
Mike Dayd77c26f2007-10-08 09:02:08 -04001294 rc = ops->read_emulated((unsigned long)c->src.ptr,
1295 &c->src.val,
1296 c->src.bytes,
1297 ctxt->vcpu);
1298 if (rc != 0)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001299 goto done;
1300 c->src.orig_val = c->src.val;
1301 }
1302
1303 if ((c->d & DstMask) == ImplicitOps)
1304 goto special_insn;
1305
1306
1307 if (c->dst.type == OP_MEM) {
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001308 c->dst.ptr = (unsigned long *)memop;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001309 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1310 c->dst.val = 0;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001311 if (c->d & BitOp) {
1312 unsigned long mask = ~(c->dst.bytes * 8 - 1);
Avi Kivitydf513e22007-03-28 20:04:16 +02001313
Laurent Viviere4e03de2007-09-18 11:52:50 +02001314 c->dst.ptr = (void *)c->dst.ptr +
1315 (c->src.val & mask) / 8;
Avi Kivity038e51d2007-01-22 20:40:40 -08001316 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001317 if (!(c->d & Mov) &&
1318 /* optimisation - avoid slow emulated read */
1319 ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1320 &c->dst.val,
1321 c->dst.bytes, ctxt->vcpu)) != 0))
Avi Kivity038e51d2007-01-22 20:40:40 -08001322 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08001323 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001324 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08001325
Avi Kivity018a98d2007-11-27 19:30:56 +02001326special_insn:
1327
Laurent Viviere4e03de2007-09-18 11:52:50 +02001328 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001329 goto twobyte_insn;
1330
Laurent Viviere4e03de2007-09-18 11:52:50 +02001331 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001332 case 0x00 ... 0x05:
1333 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001334 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335 break;
1336 case 0x08 ... 0x0d:
1337 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001338 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339 break;
1340 case 0x10 ... 0x15:
1341 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001342 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001343 break;
1344 case 0x18 ... 0x1d:
1345 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001346 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001347 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001348 case 0x20 ... 0x23:
Avi Kivity6aa8b732006-12-10 02:21:36 -08001349 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001350 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001351 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001352 case 0x24: /* and al imm8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001353 c->dst.type = OP_REG;
1354 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1355 c->dst.val = *(u8 *)c->dst.ptr;
1356 c->dst.bytes = 1;
1357 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001358 goto and;
1359 case 0x25: /* and ax imm16, or eax imm32 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001360 c->dst.type = OP_REG;
1361 c->dst.bytes = c->op_bytes;
1362 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1363 if (c->op_bytes == 2)
1364 c->dst.val = *(u16 *)c->dst.ptr;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001365 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001366 c->dst.val = *(u32 *)c->dst.ptr;
1367 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001368 goto and;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001369 case 0x28 ... 0x2d:
1370 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001371 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001372 break;
1373 case 0x30 ... 0x35:
1374 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001375 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001376 break;
1377 case 0x38 ... 0x3d:
1378 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001379 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001380 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02001381 case 0x40 ... 0x47: /* inc r16/r32 */
1382 emulate_1op("inc", c->dst, ctxt->eflags);
1383 break;
1384 case 0x48 ... 0x4f: /* dec r16/r32 */
1385 emulate_1op("dec", c->dst, ctxt->eflags);
1386 break;
1387 case 0x50 ... 0x57: /* push reg */
1388 c->dst.type = OP_MEM;
1389 c->dst.bytes = c->op_bytes;
1390 c->dst.val = c->src.val;
1391 register_address_increment(c->regs[VCPU_REGS_RSP],
1392 -c->op_bytes);
1393 c->dst.ptr = (void *) register_address(
1394 ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
1395 break;
1396 case 0x58 ... 0x5f: /* pop reg */
1397 pop_instruction:
1398 if ((rc = ops->read_std(register_address(ctxt->ss_base,
1399 c->regs[VCPU_REGS_RSP]), c->dst.ptr,
1400 c->op_bytes, ctxt->vcpu)) != 0)
1401 goto done;
1402
1403 register_address_increment(c->regs[VCPU_REGS_RSP],
1404 c->op_bytes);
1405 c->dst.type = OP_NONE; /* Disable writeback. */
1406 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001407 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001408 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001409 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001410 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001411 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001412 case 0x6a: /* push imm8 */
1413 c->src.val = 0L;
1414 c->src.val = insn_fetch(s8, 1, c->eip);
1415 emulate_push(ctxt);
1416 break;
1417 case 0x6c: /* insb */
1418 case 0x6d: /* insw/insd */
1419 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
1420 1,
1421 (c->d & ByteOp) ? 1 : c->op_bytes,
1422 c->rep_prefix ?
1423 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
1424 (ctxt->eflags & EFLG_DF),
1425 register_address(ctxt->es_base,
1426 c->regs[VCPU_REGS_RDI]),
1427 c->rep_prefix,
1428 c->regs[VCPU_REGS_RDX]) == 0) {
1429 c->eip = saved_eip;
1430 return -1;
1431 }
1432 return 0;
1433 case 0x6e: /* outsb */
1434 case 0x6f: /* outsw/outsd */
1435 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
1436 0,
1437 (c->d & ByteOp) ? 1 : c->op_bytes,
1438 c->rep_prefix ?
1439 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
1440 (ctxt->eflags & EFLG_DF),
1441 register_address(c->override_base ?
1442 *c->override_base :
1443 ctxt->ds_base,
1444 c->regs[VCPU_REGS_RSI]),
1445 c->rep_prefix,
1446 c->regs[VCPU_REGS_RDX]) == 0) {
1447 c->eip = saved_eip;
1448 return -1;
1449 }
1450 return 0;
1451 case 0x70 ... 0x7f: /* jcc (short) */ {
1452 int rel = insn_fetch(s8, 1, c->eip);
1453
1454 if (test_cc(c->b, ctxt->eflags))
1455 JMP_REL(rel);
1456 break;
1457 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001458 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001459 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001460 case 0:
1461 goto add;
1462 case 1:
1463 goto or;
1464 case 2:
1465 goto adc;
1466 case 3:
1467 goto sbb;
1468 case 4:
1469 goto and;
1470 case 5:
1471 goto sub;
1472 case 6:
1473 goto xor;
1474 case 7:
1475 goto cmp;
1476 }
1477 break;
1478 case 0x84 ... 0x85:
Laurent Vivier05f086f2007-09-24 11:10:55 +02001479 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001480 break;
1481 case 0x86 ... 0x87: /* xchg */
1482 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001483 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001485 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001486 break;
1487 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001488 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001489 break;
1490 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001491 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001492 break; /* 64b reg: zero-extend */
1493 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001494 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001495 break;
1496 }
1497 /*
1498 * Write back the memory destination with implicit LOCK
1499 * prefix.
1500 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001501 c->dst.val = c->src.val;
1502 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001503 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001504 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03001505 goto mov;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001506 case 0x8d: /* lea r16/r32, m */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001507 c->dst.val = c->modrm_val;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001508 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001509 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001510 rc = emulate_grp1a(ctxt, ops);
1511 if (rc != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001512 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001513 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07001514 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001515 c->src.val = (unsigned long) ctxt->eflags;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001516 emulate_push(ctxt);
1517 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001518 case 0x9d: /* popf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001519 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001520 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02001521 case 0xa0 ... 0xa1: /* mov */
1522 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
1523 c->dst.val = c->src.val;
1524 break;
1525 case 0xa2 ... 0xa3: /* mov */
1526 c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
1527 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001528 case 0xa4 ... 0xa5: /* movs */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001529 c->dst.type = OP_MEM;
1530 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1531 c->dst.ptr = (unsigned long *)register_address(
1532 ctxt->es_base,
1533 c->regs[VCPU_REGS_RDI]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001534 if ((rc = ops->read_emulated(register_address(
Laurent Viviere4e03de2007-09-18 11:52:50 +02001535 c->override_base ? *c->override_base :
1536 ctxt->ds_base,
1537 c->regs[VCPU_REGS_RSI]),
1538 &c->dst.val,
1539 c->dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001540 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001541 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001542 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001543 : c->dst.bytes);
1544 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001545 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001546 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001547 break;
1548 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01001549 c->src.type = OP_NONE; /* Disable writeback. */
1550 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1551 c->src.ptr = (unsigned long *)register_address(
1552 c->override_base ? *c->override_base :
1553 ctxt->ds_base,
1554 c->regs[VCPU_REGS_RSI]);
1555 if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
1556 &c->src.val,
1557 c->src.bytes,
1558 ctxt->vcpu)) != 0)
1559 goto done;
1560
1561 c->dst.type = OP_NONE; /* Disable writeback. */
1562 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1563 c->dst.ptr = (unsigned long *)register_address(
1564 ctxt->es_base,
1565 c->regs[VCPU_REGS_RDI]);
1566 if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1567 &c->dst.val,
1568 c->dst.bytes,
1569 ctxt->vcpu)) != 0)
1570 goto done;
1571
1572 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
1573
1574 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1575
1576 register_address_increment(c->regs[VCPU_REGS_RSI],
1577 (ctxt->eflags & EFLG_DF) ? -c->src.bytes
1578 : c->src.bytes);
1579 register_address_increment(c->regs[VCPU_REGS_RDI],
1580 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
1581 : c->dst.bytes);
1582
1583 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001584 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001585 c->dst.type = OP_MEM;
1586 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Sheng Yanga7e6c882007-11-15 14:52:28 +08001587 c->dst.ptr = (unsigned long *)register_address(
1588 ctxt->es_base,
1589 c->regs[VCPU_REGS_RDI]);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001590 c->dst.val = c->regs[VCPU_REGS_RAX];
1591 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001592 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001593 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001594 break;
1595 case 0xac ... 0xad: /* lods */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001596 c->dst.type = OP_REG;
1597 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1598 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Sheng Yanga7e6c882007-11-15 14:52:28 +08001599 if ((rc = ops->read_emulated(register_address(
1600 c->override_base ? *c->override_base :
1601 ctxt->ds_base,
1602 c->regs[VCPU_REGS_RSI]),
1603 &c->dst.val,
1604 c->dst.bytes,
1605 ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001607 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001608 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001609 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001610 break;
1611 case 0xae ... 0xaf: /* scas */
1612 DPRINTF("Urk! I don't handle SCAS.\n");
1613 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02001614 case 0xc0 ... 0xc1:
1615 emulate_grp2(ctxt);
1616 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001617 case 0xc3: /* ret */
1618 c->dst.ptr = &c->eip;
1619 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02001620 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
1621 mov:
1622 c->dst.val = c->src.val;
1623 break;
1624 case 0xd0 ... 0xd1: /* Grp2 */
1625 c->src.val = 1;
1626 emulate_grp2(ctxt);
1627 break;
1628 case 0xd2 ... 0xd3: /* Grp2 */
1629 c->src.val = c->regs[VCPU_REGS_RCX];
1630 emulate_grp2(ctxt);
1631 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001632 case 0xe8: /* call (near) */ {
1633 long int rel;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001634 switch (c->op_bytes) {
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001635 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001636 rel = insn_fetch(s16, 2, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001637 break;
1638 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001639 rel = insn_fetch(s32, 4, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001640 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001641 default:
1642 DPRINTF("Call: Invalid op_bytes\n");
1643 goto cannot_emulate;
1644 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001645 c->src.val = (unsigned long) c->eip;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001646 JMP_REL(rel);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001647 c->op_bytes = c->ad_bytes;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001648 emulate_push(ctxt);
1649 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001650 }
1651 case 0xe9: /* jmp rel */
1652 case 0xeb: /* jmp rel short */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001653 JMP_REL(c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001654 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001655 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001656 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001657 ctxt->vcpu->arch.halt_request = 1;
Avi Kivity111de5d2007-11-27 19:14:21 +02001658 goto done;
1659 case 0xf5: /* cmc */
1660 /* complement carry flag from eflags reg */
1661 ctxt->eflags ^= EFLG_CF;
1662 c->dst.type = OP_NONE; /* Disable writeback. */
1663 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001664 case 0xf6 ... 0xf7: /* Grp3 */
1665 rc = emulate_grp3(ctxt, ops);
1666 if (rc != 0)
1667 goto done;
1668 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001669 case 0xf8: /* clc */
1670 ctxt->eflags &= ~EFLG_CF;
1671 c->dst.type = OP_NONE; /* Disable writeback. */
1672 break;
1673 case 0xfa: /* cli */
1674 ctxt->eflags &= ~X86_EFLAGS_IF;
1675 c->dst.type = OP_NONE; /* Disable writeback. */
1676 break;
1677 case 0xfb: /* sti */
1678 ctxt->eflags |= X86_EFLAGS_IF;
1679 c->dst.type = OP_NONE; /* Disable writeback. */
1680 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001681 case 0xfe ... 0xff: /* Grp4/Grp5 */
1682 rc = emulate_grp45(ctxt, ops);
1683 if (rc != 0)
1684 goto done;
1685 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001686 }
Avi Kivity018a98d2007-11-27 19:30:56 +02001687
1688writeback:
1689 rc = writeback(ctxt, ops);
1690 if (rc != 0)
1691 goto done;
1692
1693 /* Commit shadow register state. */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001694 memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
1695 ctxt->vcpu->arch.rip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001696
1697done:
1698 if (rc == X86EMUL_UNHANDLEABLE) {
1699 c->eip = saved_eip;
1700 return -1;
1701 }
1702 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703
1704twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001705 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001707 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708 u16 size;
1709 unsigned long address;
1710
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001711 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001712 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001713 goto cannot_emulate;
1714
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001715 rc = kvm_fix_hypercall(ctxt->vcpu);
1716 if (rc)
1717 goto done;
1718
1719 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001720 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001721 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001722 rc = read_descriptor(ctxt, ops, c->src.ptr,
1723 &size, &address, c->op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001724 if (rc)
1725 goto done;
1726 realmode_lgdt(ctxt->vcpu, size, address);
1727 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001728 case 3: /* lidt/vmmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001729 if (c->modrm_mod == 3 && c->modrm_rm == 1) {
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001730 rc = kvm_fix_hypercall(ctxt->vcpu);
1731 if (rc)
1732 goto done;
1733 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001734 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001735 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001736 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001737 c->op_bytes);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001738 if (rc)
1739 goto done;
1740 realmode_lidt(ctxt->vcpu, size, address);
1741 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001742 break;
1743 case 4: /* smsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001744 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001745 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001746 *(u16 *)&c->regs[c->modrm_rm]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001747 = realmode_get_cr(ctxt->vcpu, 0);
1748 break;
1749 case 6: /* lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001750 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001751 goto cannot_emulate;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001752 realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
1753 &ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001754 break;
1755 case 7: /* invlpg*/
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001756 emulate_invlpg(ctxt->vcpu, memop);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001757 break;
1758 default:
1759 goto cannot_emulate;
1760 }
Laurent Viviera01af5e2007-09-24 11:10:56 +02001761 /* Disable writeback. */
1762 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001763 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001764 case 0x06:
1765 emulate_clts(ctxt->vcpu);
1766 c->dst.type = OP_NONE;
1767 break;
1768 case 0x08: /* invd */
1769 case 0x09: /* wbinvd */
1770 case 0x0d: /* GrpP (prefetch) */
1771 case 0x18: /* Grp16 (prefetch/nop) */
1772 c->dst.type = OP_NONE;
1773 break;
1774 case 0x20: /* mov cr, reg */
1775 if (c->modrm_mod != 3)
1776 goto cannot_emulate;
1777 c->regs[c->modrm_rm] =
1778 realmode_get_cr(ctxt->vcpu, c->modrm_reg);
1779 c->dst.type = OP_NONE; /* no writeback */
1780 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001781 case 0x21: /* mov from dr to reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001782 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001783 goto cannot_emulate;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001784 rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001785 if (rc)
1786 goto cannot_emulate;
1787 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001788 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001789 case 0x22: /* mov reg, cr */
1790 if (c->modrm_mod != 3)
1791 goto cannot_emulate;
1792 realmode_set_cr(ctxt->vcpu,
1793 c->modrm_reg, c->modrm_val, &ctxt->eflags);
1794 c->dst.type = OP_NONE;
1795 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001796 case 0x23: /* mov from reg to dr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001797 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001798 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001799 rc = emulator_set_dr(ctxt, c->modrm_reg,
1800 c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001801 if (rc)
1802 goto cannot_emulate;
1803 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001804 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001805 case 0x30:
1806 /* wrmsr */
1807 msr_data = (u32)c->regs[VCPU_REGS_RAX]
1808 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
1809 rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
1810 if (rc) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02001811 kvm_inject_gp(ctxt->vcpu, 0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001812 c->eip = ctxt->vcpu->arch.rip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001813 }
1814 rc = X86EMUL_CONTINUE;
1815 c->dst.type = OP_NONE;
1816 break;
1817 case 0x32:
1818 /* rdmsr */
1819 rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
1820 if (rc) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02001821 kvm_inject_gp(ctxt->vcpu, 0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001822 c->eip = ctxt->vcpu->arch.rip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001823 } else {
1824 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
1825 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
1826 }
1827 rc = X86EMUL_CONTINUE;
1828 c->dst.type = OP_NONE;
1829 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001830 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001831 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001832 if (!test_cc(c->b, ctxt->eflags))
1833 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001834 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001835 case 0x80 ... 0x8f: /* jnz rel, etc*/ {
1836 long int rel;
1837
1838 switch (c->op_bytes) {
1839 case 2:
1840 rel = insn_fetch(s16, 2, c->eip);
1841 break;
1842 case 4:
1843 rel = insn_fetch(s32, 4, c->eip);
1844 break;
1845 case 8:
1846 rel = insn_fetch(s64, 8, c->eip);
1847 break;
1848 default:
1849 DPRINTF("jnz: Invalid op_bytes\n");
1850 goto cannot_emulate;
1851 }
1852 if (test_cc(c->b, ctxt->eflags))
1853 JMP_REL(rel);
1854 c->dst.type = OP_NONE;
1855 break;
1856 }
Nitin A Kamble7de75242007-09-15 10:13:07 +03001857 case 0xa3:
1858 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08001859 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001860 /* only subword offset */
1861 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001862 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001863 break;
1864 case 0xab:
1865 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001866 /* only subword offset */
1867 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001868 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001869 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001870 case 0xb0 ... 0xb1: /* cmpxchg */
1871 /*
1872 * Save real source value, then compare EAX against
1873 * destination.
1874 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001875 c->src.orig_val = c->src.val;
1876 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02001877 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1878 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001879 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001880 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001881 } else {
1882 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001883 c->dst.type = OP_REG;
1884 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001885 }
1886 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001887 case 0xb3:
1888 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001889 /* only subword offset */
1890 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001891 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001892 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001893 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001894 c->dst.bytes = c->op_bytes;
1895 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
1896 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001897 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001898 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001899 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001900 case 0:
1901 goto bt;
1902 case 1:
1903 goto bts;
1904 case 2:
1905 goto btr;
1906 case 3:
1907 goto btc;
1908 }
1909 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001910 case 0xbb:
1911 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001912 /* only subword offset */
1913 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001914 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001915 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001916 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001917 c->dst.bytes = c->op_bytes;
1918 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
1919 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001920 break;
Sheng Yanga012e652007-10-15 14:24:20 +08001921 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001922 c->dst.bytes = c->op_bytes;
1923 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
1924 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08001925 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001926 case 0xc7: /* Grp9 (cmpxchg8b) */
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001927 rc = emulate_grp9(ctxt, ops, memop);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001928 if (rc != 0)
1929 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02001930 c->dst.type = OP_NONE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001931 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001932 }
1933 goto writeback;
1934
1935cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001936 DPRINTF("Cannot emulate %02x\n", c->b);
Laurent Vivier34273182007-09-18 11:27:37 +02001937 c->eip = saved_eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001938 return -1;
1939}