blob: 7b3586a3bf302f22289ab5cf6cbe2e874edeed09 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Common pmac/prep/chrp pci routines. -- Cort
3 */
4
5#include <linux/config.h>
6#include <linux/kernel.h>
7#include <linux/pci.h>
8#include <linux/delay.h>
9#include <linux/string.h>
10#include <linux/init.h>
11#include <linux/capability.h>
12#include <linux/sched.h>
13#include <linux/errno.h>
14#include <linux/bootmem.h>
15
16#include <asm/processor.h>
17#include <asm/io.h>
18#include <asm/prom.h>
19#include <asm/sections.h>
20#include <asm/pci-bridge.h>
21#include <asm/byteorder.h>
22#include <asm/irq.h>
23#include <asm/uaccess.h>
24
25#undef DEBUG
26
27#ifdef DEBUG
28#define DBG(x...) printk(x)
29#else
30#define DBG(x...)
31#endif
32
33unsigned long isa_io_base = 0;
34unsigned long isa_mem_base = 0;
35unsigned long pci_dram_offset = 0;
36int pcibios_assign_bus_offset = 1;
37
38void pcibios_make_OF_bus_map(void);
39
40static int pci_relocate_bridge_resource(struct pci_bus *bus, int i);
41static int probe_resource(struct pci_bus *parent, struct resource *pr,
42 struct resource *res, struct resource **conflict);
43static void update_bridge_base(struct pci_bus *bus, int i);
44static void pcibios_fixup_resources(struct pci_dev* dev);
45static void fixup_broken_pcnet32(struct pci_dev* dev);
46static int reparent_resources(struct resource *parent, struct resource *res);
47static void fixup_rev1_53c810(struct pci_dev* dev);
48static void fixup_cpc710_pci64(struct pci_dev* dev);
49#ifdef CONFIG_PPC_OF
50static u8* pci_to_OF_bus_map;
51#endif
52
53/* By default, we don't re-assign bus numbers. We do this only on
54 * some pmacs
55 */
56int pci_assign_all_busses;
57
58struct pci_controller* hose_head;
59struct pci_controller** hose_tail = &hose_head;
60
61static int pci_bus_count;
62
63static void
64fixup_rev1_53c810(struct pci_dev* dev)
65{
66 /* rev 1 ncr53c810 chips don't set the class at all which means
67 * they don't get their resources remapped. Fix that here.
68 */
69
70 if ((dev->class == PCI_CLASS_NOT_DEFINED)) {
71 printk("NCR 53c810 rev 1 detected, setting PCI class.\n");
72 dev->class = PCI_CLASS_STORAGE_SCSI;
73 }
74}
75DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
76
77static void
78fixup_broken_pcnet32(struct pci_dev* dev)
79{
80 if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
81 dev->vendor = PCI_VENDOR_ID_AMD;
82 pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
83 pci_name_device(dev);
84 }
85}
86DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
87
88static void
89fixup_cpc710_pci64(struct pci_dev* dev)
90{
91 /* Hide the PCI64 BARs from the kernel as their content doesn't
92 * fit well in the resource management
93 */
94 dev->resource[0].start = dev->resource[0].end = 0;
95 dev->resource[0].flags = 0;
96 dev->resource[1].start = dev->resource[1].end = 0;
97 dev->resource[1].flags = 0;
98}
99DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CPC710_PCI64, fixup_cpc710_pci64);
100
101static void
102pcibios_fixup_resources(struct pci_dev *dev)
103{
104 struct pci_controller* hose = (struct pci_controller *)dev->sysdata;
105 int i;
106 unsigned long offset;
107
108 if (!hose) {
109 printk(KERN_ERR "No hose for PCI dev %s!\n", pci_name(dev));
110 return;
111 }
112 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
113 struct resource *res = dev->resource + i;
114 if (!res->flags)
115 continue;
116 if (res->end == 0xffffffff) {
117 DBG("PCI:%s Resource %d [%08lx-%08lx] is unassigned\n",
118 pci_name(dev), i, res->start, res->end);
119 res->end -= res->start;
120 res->start = 0;
121 res->flags |= IORESOURCE_UNSET;
122 continue;
123 }
124 offset = 0;
125 if (res->flags & IORESOURCE_MEM) {
126 offset = hose->pci_mem_offset;
127 } else if (res->flags & IORESOURCE_IO) {
128 offset = (unsigned long) hose->io_base_virt
129 - isa_io_base;
130 }
131 if (offset != 0) {
132 res->start += offset;
133 res->end += offset;
134#ifdef DEBUG
135 printk("Fixup res %d (%lx) of dev %s: %lx -> %lx\n",
136 i, res->flags, pci_name(dev),
137 res->start - offset, res->start);
138#endif
139 }
140 }
141
142 /* Call machine specific resource fixup */
143 if (ppc_md.pcibios_fixup_resources)
144 ppc_md.pcibios_fixup_resources(dev);
145}
146DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
147
148void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
149 struct resource *res)
150{
151 unsigned long offset = 0;
152 struct pci_controller *hose = dev->sysdata;
153
154 if (hose && res->flags & IORESOURCE_IO)
155 offset = (unsigned long)hose->io_base_virt - isa_io_base;
156 else if (hose && res->flags & IORESOURCE_MEM)
157 offset = hose->pci_mem_offset;
158 region->start = res->start - offset;
159 region->end = res->end - offset;
160}
161EXPORT_SYMBOL(pcibios_resource_to_bus);
162
Dominik Brodowski43c34732005-08-04 18:06:21 -0700163void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
164 struct pci_bus_region *region)
165{
166 unsigned long offset = 0;
167 struct pci_controller *hose = dev->sysdata;
168
169 if (hose && res->flags & IORESOURCE_IO)
170 offset = (unsigned long)hose->io_base_virt - isa_io_base;
171 else if (hose && res->flags & IORESOURCE_MEM)
172 offset = hose->pci_mem_offset;
173 res->start = region->start + offset;
174 res->end = region->end + offset;
175}
176EXPORT_SYMBOL(pcibios_bus_to_resource);
177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178/*
179 * We need to avoid collisions with `mirrored' VGA ports
180 * and other strange ISA hardware, so we always want the
181 * addresses to be allocated in the 0x000-0x0ff region
182 * modulo 0x400.
183 *
184 * Why? Because some silly external IO cards only decode
185 * the low 10 bits of the IO address. The 0x00-0xff region
186 * is reserved for motherboard devices that decode all 16
187 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
188 * but we want to try to avoid allocating at 0x2900-0x2bff
189 * which might have be mirrored at 0x0100-0x03ff..
190 */
191void pcibios_align_resource(void *data, struct resource *res, unsigned long size,
192 unsigned long align)
193{
194 struct pci_dev *dev = data;
195
196 if (res->flags & IORESOURCE_IO) {
197 unsigned long start = res->start;
198
199 if (size > 0x100) {
200 printk(KERN_ERR "PCI: I/O Region %s/%d too large"
201 " (%ld bytes)\n", pci_name(dev),
202 dev->resource - res, size);
203 }
204
205 if (start & 0x300) {
206 start = (start + 0x3ff) & ~0x3ff;
207 res->start = start;
208 }
209 }
210}
211EXPORT_SYMBOL(pcibios_align_resource);
212
213/*
214 * Handle resources of PCI devices. If the world were perfect, we could
215 * just allocate all the resource regions and do nothing more. It isn't.
216 * On the other hand, we cannot just re-allocate all devices, as it would
217 * require us to know lots of host bridge internals. So we attempt to
218 * keep as much of the original configuration as possible, but tweak it
219 * when it's found to be wrong.
220 *
221 * Known BIOS problems we have to work around:
222 * - I/O or memory regions not configured
223 * - regions configured, but not enabled in the command register
224 * - bogus I/O addresses above 64K used
225 * - expansion ROMs left enabled (this may sound harmless, but given
226 * the fact the PCI specs explicitly allow address decoders to be
227 * shared between expansion ROMs and other resource regions, it's
228 * at least dangerous)
229 *
230 * Our solution:
231 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
232 * This gives us fixed barriers on where we can allocate.
233 * (2) Allocate resources for all enabled devices. If there is
234 * a collision, just mark the resource as unallocated. Also
235 * disable expansion ROMs during this step.
236 * (3) Try to allocate resources for disabled devices. If the
237 * resources were assigned correctly, everything goes well,
238 * if they weren't, they won't disturb allocation of other
239 * resources.
240 * (4) Assign new addresses to resources which were either
241 * not configured at all or misconfigured. If explicitly
242 * requested by the user, configure expansion ROM address
243 * as well.
244 */
245
246static void __init
247pcibios_allocate_bus_resources(struct list_head *bus_list)
248{
249 struct pci_bus *bus;
250 int i;
251 struct resource *res, *pr;
252
253 /* Depth-First Search on bus tree */
254 list_for_each_entry(bus, bus_list, node) {
255 for (i = 0; i < 4; ++i) {
256 if ((res = bus->resource[i]) == NULL || !res->flags
257 || res->start > res->end)
258 continue;
259 if (bus->parent == NULL)
260 pr = (res->flags & IORESOURCE_IO)?
261 &ioport_resource: &iomem_resource;
262 else {
263 pr = pci_find_parent_resource(bus->self, res);
264 if (pr == res) {
265 /* this happens when the generic PCI
266 * code (wrongly) decides that this
267 * bridge is transparent -- paulus
268 */
269 continue;
270 }
271 }
272
273 DBG("PCI: bridge rsrc %lx..%lx (%lx), parent %p\n",
274 res->start, res->end, res->flags, pr);
275 if (pr) {
276 if (request_resource(pr, res) == 0)
277 continue;
278 /*
279 * Must be a conflict with an existing entry.
280 * Move that entry (or entries) under the
281 * bridge resource and try again.
282 */
283 if (reparent_resources(pr, res) == 0)
284 continue;
285 }
286 printk(KERN_ERR "PCI: Cannot allocate resource region "
287 "%d of PCI bridge %d\n", i, bus->number);
288 if (pci_relocate_bridge_resource(bus, i))
289 bus->resource[i] = NULL;
290 }
291 pcibios_allocate_bus_resources(&bus->children);
292 }
293}
294
295/*
296 * Reparent resource children of pr that conflict with res
297 * under res, and make res replace those children.
298 */
299static int __init
300reparent_resources(struct resource *parent, struct resource *res)
301{
302 struct resource *p, **pp;
303 struct resource **firstpp = NULL;
304
305 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
306 if (p->end < res->start)
307 continue;
308 if (res->end < p->start)
309 break;
310 if (p->start < res->start || p->end > res->end)
311 return -1; /* not completely contained */
312 if (firstpp == NULL)
313 firstpp = pp;
314 }
315 if (firstpp == NULL)
316 return -1; /* didn't find any conflicting entries? */
317 res->parent = parent;
318 res->child = *firstpp;
319 res->sibling = *pp;
320 *firstpp = res;
321 *pp = NULL;
322 for (p = res->child; p != NULL; p = p->sibling) {
323 p->parent = res;
324 DBG(KERN_INFO "PCI: reparented %s [%lx..%lx] under %s\n",
325 p->name, p->start, p->end, res->name);
326 }
327 return 0;
328}
329
330/*
331 * A bridge has been allocated a range which is outside the range
332 * of its parent bridge, so it needs to be moved.
333 */
334static int __init
335pci_relocate_bridge_resource(struct pci_bus *bus, int i)
336{
337 struct resource *res, *pr, *conflict;
338 unsigned long try, size;
339 int j;
340 struct pci_bus *parent = bus->parent;
341
342 if (parent == NULL) {
343 /* shouldn't ever happen */
344 printk(KERN_ERR "PCI: can't move host bridge resource\n");
345 return -1;
346 }
347 res = bus->resource[i];
348 if (res == NULL)
349 return -1;
350 pr = NULL;
351 for (j = 0; j < 4; j++) {
352 struct resource *r = parent->resource[j];
353 if (!r)
354 continue;
355 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
356 continue;
357 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH)) {
358 pr = r;
359 break;
360 }
361 if (res->flags & IORESOURCE_PREFETCH)
362 pr = r;
363 }
364 if (pr == NULL)
365 return -1;
366 size = res->end - res->start;
367 if (pr->start > pr->end || size > pr->end - pr->start)
368 return -1;
369 try = pr->end;
370 for (;;) {
371 res->start = try - size;
372 res->end = try;
373 if (probe_resource(bus->parent, pr, res, &conflict) == 0)
374 break;
375 if (conflict->start <= pr->start + size)
376 return -1;
377 try = conflict->start - 1;
378 }
379 if (request_resource(pr, res)) {
380 DBG(KERN_ERR "PCI: huh? couldn't move to %lx..%lx\n",
381 res->start, res->end);
382 return -1; /* "can't happen" */
383 }
384 update_bridge_base(bus, i);
385 printk(KERN_INFO "PCI: bridge %d resource %d moved to %lx..%lx\n",
386 bus->number, i, res->start, res->end);
387 return 0;
388}
389
390static int __init
391probe_resource(struct pci_bus *parent, struct resource *pr,
392 struct resource *res, struct resource **conflict)
393{
394 struct pci_bus *bus;
395 struct pci_dev *dev;
396 struct resource *r;
397 int i;
398
399 for (r = pr->child; r != NULL; r = r->sibling) {
400 if (r->end >= res->start && res->end >= r->start) {
401 *conflict = r;
402 return 1;
403 }
404 }
405 list_for_each_entry(bus, &parent->children, node) {
406 for (i = 0; i < 4; ++i) {
407 if ((r = bus->resource[i]) == NULL)
408 continue;
409 if (!r->flags || r->start > r->end || r == res)
410 continue;
411 if (pci_find_parent_resource(bus->self, r) != pr)
412 continue;
413 if (r->end >= res->start && res->end >= r->start) {
414 *conflict = r;
415 return 1;
416 }
417 }
418 }
419 list_for_each_entry(dev, &parent->devices, bus_list) {
420 for (i = 0; i < 6; ++i) {
421 r = &dev->resource[i];
422 if (!r->flags || (r->flags & IORESOURCE_UNSET))
423 continue;
424 if (pci_find_parent_resource(dev, r) != pr)
425 continue;
426 if (r->end >= res->start && res->end >= r->start) {
427 *conflict = r;
428 return 1;
429 }
430 }
431 }
432 return 0;
433}
434
435static void __init
436update_bridge_base(struct pci_bus *bus, int i)
437{
438 struct resource *res = bus->resource[i];
439 u8 io_base_lo, io_limit_lo;
440 u16 mem_base, mem_limit;
441 u16 cmd;
442 unsigned long start, end, off;
443 struct pci_dev *dev = bus->self;
444 struct pci_controller *hose = dev->sysdata;
445
446 if (!hose) {
447 printk("update_bridge_base: no hose?\n");
448 return;
449 }
450 pci_read_config_word(dev, PCI_COMMAND, &cmd);
451 pci_write_config_word(dev, PCI_COMMAND,
452 cmd & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY));
453 if (res->flags & IORESOURCE_IO) {
454 off = (unsigned long) hose->io_base_virt - isa_io_base;
455 start = res->start - off;
456 end = res->end - off;
457 io_base_lo = (start >> 8) & PCI_IO_RANGE_MASK;
458 io_limit_lo = (end >> 8) & PCI_IO_RANGE_MASK;
459 if (end > 0xffff) {
460 pci_write_config_word(dev, PCI_IO_BASE_UPPER16,
461 start >> 16);
462 pci_write_config_word(dev, PCI_IO_LIMIT_UPPER16,
463 end >> 16);
464 io_base_lo |= PCI_IO_RANGE_TYPE_32;
465 } else
466 io_base_lo |= PCI_IO_RANGE_TYPE_16;
467 pci_write_config_byte(dev, PCI_IO_BASE, io_base_lo);
468 pci_write_config_byte(dev, PCI_IO_LIMIT, io_limit_lo);
469
470 } else if ((res->flags & (IORESOURCE_MEM | IORESOURCE_PREFETCH))
471 == IORESOURCE_MEM) {
472 off = hose->pci_mem_offset;
473 mem_base = ((res->start - off) >> 16) & PCI_MEMORY_RANGE_MASK;
474 mem_limit = ((res->end - off) >> 16) & PCI_MEMORY_RANGE_MASK;
475 pci_write_config_word(dev, PCI_MEMORY_BASE, mem_base);
476 pci_write_config_word(dev, PCI_MEMORY_LIMIT, mem_limit);
477
478 } else if ((res->flags & (IORESOURCE_MEM | IORESOURCE_PREFETCH))
479 == (IORESOURCE_MEM | IORESOURCE_PREFETCH)) {
480 off = hose->pci_mem_offset;
481 mem_base = ((res->start - off) >> 16) & PCI_PREF_RANGE_MASK;
482 mem_limit = ((res->end - off) >> 16) & PCI_PREF_RANGE_MASK;
483 pci_write_config_word(dev, PCI_PREF_MEMORY_BASE, mem_base);
484 pci_write_config_word(dev, PCI_PREF_MEMORY_LIMIT, mem_limit);
485
486 } else {
487 DBG(KERN_ERR "PCI: ugh, bridge %s res %d has flags=%lx\n",
488 pci_name(dev), i, res->flags);
489 }
490 pci_write_config_word(dev, PCI_COMMAND, cmd);
491}
492
493static inline void alloc_resource(struct pci_dev *dev, int idx)
494{
495 struct resource *pr, *r = &dev->resource[idx];
496
497 DBG("PCI:%s: Resource %d: %08lx-%08lx (f=%lx)\n",
498 pci_name(dev), idx, r->start, r->end, r->flags);
499 pr = pci_find_parent_resource(dev, r);
500 if (!pr || request_resource(pr, r) < 0) {
501 printk(KERN_ERR "PCI: Cannot allocate resource region %d"
502 " of device %s\n", idx, pci_name(dev));
503 if (pr)
504 DBG("PCI: parent is %p: %08lx-%08lx (f=%lx)\n",
505 pr, pr->start, pr->end, pr->flags);
506 /* We'll assign a new address later */
507 r->flags |= IORESOURCE_UNSET;
508 r->end -= r->start;
509 r->start = 0;
510 }
511}
512
513static void __init
514pcibios_allocate_resources(int pass)
515{
516 struct pci_dev *dev = NULL;
517 int idx, disabled;
518 u16 command;
519 struct resource *r;
520
521 while ((dev = pci_find_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
522 pci_read_config_word(dev, PCI_COMMAND, &command);
523 for (idx = 0; idx < 6; idx++) {
524 r = &dev->resource[idx];
525 if (r->parent) /* Already allocated */
526 continue;
527 if (!r->flags || (r->flags & IORESOURCE_UNSET))
528 continue; /* Not assigned at all */
529 if (r->flags & IORESOURCE_IO)
530 disabled = !(command & PCI_COMMAND_IO);
531 else
532 disabled = !(command & PCI_COMMAND_MEMORY);
533 if (pass == disabled)
534 alloc_resource(dev, idx);
535 }
536 if (pass)
537 continue;
538 r = &dev->resource[PCI_ROM_RESOURCE];
539 if (r->flags & IORESOURCE_ROM_ENABLE) {
540 /* Turn the ROM off, leave the resource region, but keep it unregistered. */
541 u32 reg;
542 DBG("PCI: Switching off ROM of %s\n", pci_name(dev));
543 r->flags &= ~IORESOURCE_ROM_ENABLE;
544 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
545 pci_write_config_dword(dev, dev->rom_base_reg,
546 reg & ~PCI_ROM_ADDRESS_ENABLE);
547 }
548 }
549}
550
551static void __init
552pcibios_assign_resources(void)
553{
554 struct pci_dev *dev = NULL;
555 int idx;
556 struct resource *r;
557
558 while ((dev = pci_find_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
559 int class = dev->class >> 8;
560
561 /* Don't touch classless devices and host bridges */
562 if (!class || class == PCI_CLASS_BRIDGE_HOST)
563 continue;
564
565 for (idx = 0; idx < 6; idx++) {
566 r = &dev->resource[idx];
567
568 /*
569 * We shall assign a new address to this resource,
570 * either because the BIOS (sic) forgot to do so
571 * or because we have decided the old address was
572 * unusable for some reason.
573 */
574 if ((r->flags & IORESOURCE_UNSET) && r->end &&
575 (!ppc_md.pcibios_enable_device_hook ||
576 !ppc_md.pcibios_enable_device_hook(dev, 1))) {
577 r->flags &= ~IORESOURCE_UNSET;
578 pci_assign_resource(dev, idx);
579 }
580 }
581
582#if 0 /* don't assign ROMs */
583 r = &dev->resource[PCI_ROM_RESOURCE];
584 r->end -= r->start;
585 r->start = 0;
586 if (r->end)
587 pci_assign_resource(dev, PCI_ROM_RESOURCE);
588#endif
589 }
590}
591
592
593int
594pcibios_enable_resources(struct pci_dev *dev, int mask)
595{
596 u16 cmd, old_cmd;
597 int idx;
598 struct resource *r;
599
600 pci_read_config_word(dev, PCI_COMMAND, &cmd);
601 old_cmd = cmd;
602 for (idx=0; idx<6; idx++) {
603 /* Only set up the requested stuff */
604 if (!(mask & (1<<idx)))
605 continue;
606
607 r = &dev->resource[idx];
608 if (r->flags & IORESOURCE_UNSET) {
609 printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
610 return -EINVAL;
611 }
612 if (r->flags & IORESOURCE_IO)
613 cmd |= PCI_COMMAND_IO;
614 if (r->flags & IORESOURCE_MEM)
615 cmd |= PCI_COMMAND_MEMORY;
616 }
617 if (dev->resource[PCI_ROM_RESOURCE].start)
618 cmd |= PCI_COMMAND_MEMORY;
619 if (cmd != old_cmd) {
620 printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
621 pci_write_config_word(dev, PCI_COMMAND, cmd);
622 }
623 return 0;
624}
625
626static int next_controller_index;
627
628struct pci_controller * __init
629pcibios_alloc_controller(void)
630{
631 struct pci_controller *hose;
632
633 hose = (struct pci_controller *)alloc_bootmem(sizeof(*hose));
634 memset(hose, 0, sizeof(struct pci_controller));
635
636 *hose_tail = hose;
637 hose_tail = &hose->next;
638
639 hose->index = next_controller_index++;
640
641 return hose;
642}
643
644#ifdef CONFIG_PPC_OF
645/*
646 * Functions below are used on OpenFirmware machines.
647 */
648static void __openfirmware
649make_one_node_map(struct device_node* node, u8 pci_bus)
650{
651 int *bus_range;
652 int len;
653
654 if (pci_bus >= pci_bus_count)
655 return;
656 bus_range = (int *) get_property(node, "bus-range", &len);
657 if (bus_range == NULL || len < 2 * sizeof(int)) {
658 printk(KERN_WARNING "Can't get bus-range for %s, "
659 "assuming it starts at 0\n", node->full_name);
660 pci_to_OF_bus_map[pci_bus] = 0;
661 } else
662 pci_to_OF_bus_map[pci_bus] = bus_range[0];
663
664 for (node=node->child; node != 0;node = node->sibling) {
665 struct pci_dev* dev;
666 unsigned int *class_code, *reg;
667
668 class_code = (unsigned int *) get_property(node, "class-code", NULL);
669 if (!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
670 (*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS))
671 continue;
672 reg = (unsigned int *)get_property(node, "reg", NULL);
673 if (!reg)
674 continue;
675 dev = pci_find_slot(pci_bus, ((reg[0] >> 8) & 0xff));
676 if (!dev || !dev->subordinate)
677 continue;
678 make_one_node_map(node, dev->subordinate->number);
679 }
680}
681
682void __openfirmware
683pcibios_make_OF_bus_map(void)
684{
685 int i;
686 struct pci_controller* hose;
687 u8* of_prop_map;
688
689 pci_to_OF_bus_map = (u8*)kmalloc(pci_bus_count, GFP_KERNEL);
690 if (!pci_to_OF_bus_map) {
691 printk(KERN_ERR "Can't allocate OF bus map !\n");
692 return;
693 }
694
695 /* We fill the bus map with invalid values, that helps
696 * debugging.
697 */
698 for (i=0; i<pci_bus_count; i++)
699 pci_to_OF_bus_map[i] = 0xff;
700
701 /* For each hose, we begin searching bridges */
702 for(hose=hose_head; hose; hose=hose->next) {
703 struct device_node* node;
704 node = (struct device_node *)hose->arch_data;
705 if (!node)
706 continue;
707 make_one_node_map(node, hose->first_busno);
708 }
709 of_prop_map = get_property(find_path_device("/"), "pci-OF-bus-map", NULL);
710 if (of_prop_map)
711 memcpy(of_prop_map, pci_to_OF_bus_map, pci_bus_count);
712#ifdef DEBUG
713 printk("PCI->OF bus map:\n");
714 for (i=0; i<pci_bus_count; i++) {
715 if (pci_to_OF_bus_map[i] == 0xff)
716 continue;
717 printk("%d -> %d\n", i, pci_to_OF_bus_map[i]);
718 }
719#endif
720}
721
722typedef int (*pci_OF_scan_iterator)(struct device_node* node, void* data);
723
724static struct device_node* __openfirmware
725scan_OF_pci_childs(struct device_node* node, pci_OF_scan_iterator filter, void* data)
726{
727 struct device_node* sub_node;
728
729 for (; node != 0;node = node->sibling) {
730 unsigned int *class_code;
731
732 if (filter(node, data))
733 return node;
734
735 /* For PCI<->PCI bridges or CardBus bridges, we go down
736 * Note: some OFs create a parent node "multifunc-device" as
737 * a fake root for all functions of a multi-function device,
738 * we go down them as well.
739 */
740 class_code = (unsigned int *) get_property(node, "class-code", NULL);
741 if ((!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
742 (*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS)) &&
743 strcmp(node->name, "multifunc-device"))
744 continue;
745 sub_node = scan_OF_pci_childs(node->child, filter, data);
746 if (sub_node)
747 return sub_node;
748 }
749 return NULL;
750}
751
752static int
753scan_OF_pci_childs_iterator(struct device_node* node, void* data)
754{
755 unsigned int *reg;
756 u8* fdata = (u8*)data;
757
758 reg = (unsigned int *) get_property(node, "reg", NULL);
759 if (reg && ((reg[0] >> 8) & 0xff) == fdata[1]
760 && ((reg[0] >> 16) & 0xff) == fdata[0])
761 return 1;
762 return 0;
763}
764
765static struct device_node* __openfirmware
766scan_OF_childs_for_device(struct device_node* node, u8 bus, u8 dev_fn)
767{
768 u8 filter_data[2] = {bus, dev_fn};
769
770 return scan_OF_pci_childs(node, scan_OF_pci_childs_iterator, filter_data);
771}
772
773/*
774 * Scans the OF tree for a device node matching a PCI device
775 */
776struct device_node *
777pci_busdev_to_OF_node(struct pci_bus *bus, int devfn)
778{
779 struct pci_controller *hose;
780 struct device_node *node;
781 int busnr;
782
783 if (!have_of)
784 return NULL;
785
786 /* Lookup the hose */
787 busnr = bus->number;
788 hose = pci_bus_to_hose(busnr);
789 if (!hose)
790 return NULL;
791
792 /* Check it has an OF node associated */
793 node = (struct device_node *) hose->arch_data;
794 if (!node)
795 return NULL;
796
797 /* Fixup bus number according to what OF think it is. */
798#ifdef CONFIG_PPC_PMAC
799 /* The G5 need a special case here. Basically, we don't remap all
800 * busses on it so we don't create the pci-OF-map. However, we do
801 * remap the AGP bus and so have to deal with it. A future better
802 * fix has to be done by making the remapping per-host and always
803 * filling the pci_to_OF map. --BenH
804 */
805 if (_machine == _MACH_Pmac && busnr >= 0xf0)
806 busnr -= 0xf0;
807 else
808#endif
809 if (pci_to_OF_bus_map)
810 busnr = pci_to_OF_bus_map[busnr];
811 if (busnr == 0xff)
812 return NULL;
813
814 /* Now, lookup childs of the hose */
815 return scan_OF_childs_for_device(node->child, busnr, devfn);
816}
817
818struct device_node*
819pci_device_to_OF_node(struct pci_dev *dev)
820{
821 return pci_busdev_to_OF_node(dev->bus, dev->devfn);
822}
823
824/* This routine is meant to be used early during boot, when the
825 * PCI bus numbers have not yet been assigned, and you need to
826 * issue PCI config cycles to an OF device.
827 * It could also be used to "fix" RTAS config cycles if you want
828 * to set pci_assign_all_busses to 1 and still use RTAS for PCI
829 * config cycles.
830 */
831struct pci_controller*
832pci_find_hose_for_OF_device(struct device_node* node)
833{
834 if (!have_of)
835 return NULL;
836 while(node) {
837 struct pci_controller* hose;
838 for (hose=hose_head;hose;hose=hose->next)
839 if (hose->arch_data == node)
840 return hose;
841 node=node->parent;
842 }
843 return NULL;
844}
845
846static int __openfirmware
847find_OF_pci_device_filter(struct device_node* node, void* data)
848{
849 return ((void *)node == data);
850}
851
852/*
853 * Returns the PCI device matching a given OF node
854 */
855int
856pci_device_from_OF_node(struct device_node* node, u8* bus, u8* devfn)
857{
858 unsigned int *reg;
859 struct pci_controller* hose;
860 struct pci_dev* dev = NULL;
861
862 if (!have_of)
863 return -ENODEV;
864 /* Make sure it's really a PCI device */
865 hose = pci_find_hose_for_OF_device(node);
866 if (!hose || !hose->arch_data)
867 return -ENODEV;
868 if (!scan_OF_pci_childs(((struct device_node*)hose->arch_data)->child,
869 find_OF_pci_device_filter, (void *)node))
870 return -ENODEV;
871 reg = (unsigned int *) get_property(node, "reg", NULL);
872 if (!reg)
873 return -ENODEV;
874 *bus = (reg[0] >> 16) & 0xff;
875 *devfn = ((reg[0] >> 8) & 0xff);
876
877 /* Ok, here we need some tweak. If we have already renumbered
878 * all busses, we can't rely on the OF bus number any more.
879 * the pci_to_OF_bus_map is not enough as several PCI busses
880 * may match the same OF bus number.
881 */
882 if (!pci_to_OF_bus_map)
883 return 0;
884 while ((dev = pci_find_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
885 if (pci_to_OF_bus_map[dev->bus->number] != *bus)
886 continue;
887 if (dev->devfn != *devfn)
888 continue;
889 *bus = dev->bus->number;
890 return 0;
891 }
892 return -ENODEV;
893}
894
895void __init
896pci_process_bridge_OF_ranges(struct pci_controller *hose,
897 struct device_node *dev, int primary)
898{
899 static unsigned int static_lc_ranges[256] __initdata;
900 unsigned int *dt_ranges, *lc_ranges, *ranges, *prev;
901 unsigned int size;
902 int rlen = 0, orig_rlen;
903 int memno = 0;
904 struct resource *res;
905 int np, na = prom_n_addr_cells(dev);
906 np = na + 5;
907
908 /* First we try to merge ranges to fix a problem with some pmacs
909 * that can have more than 3 ranges, fortunately using contiguous
910 * addresses -- BenH
911 */
912 dt_ranges = (unsigned int *) get_property(dev, "ranges", &rlen);
913 if (!dt_ranges)
914 return;
915 /* Sanity check, though hopefully that never happens */
916 if (rlen > sizeof(static_lc_ranges)) {
917 printk(KERN_WARNING "OF ranges property too large !\n");
918 rlen = sizeof(static_lc_ranges);
919 }
920 lc_ranges = static_lc_ranges;
921 memcpy(lc_ranges, dt_ranges, rlen);
922 orig_rlen = rlen;
923
924 /* Let's work on a copy of the "ranges" property instead of damaging
925 * the device-tree image in memory
926 */
927 ranges = lc_ranges;
928 prev = NULL;
929 while ((rlen -= np * sizeof(unsigned int)) >= 0) {
930 if (prev) {
931 if (prev[0] == ranges[0] && prev[1] == ranges[1] &&
932 (prev[2] + prev[na+4]) == ranges[2] &&
933 (prev[na+2] + prev[na+4]) == ranges[na+2]) {
934 prev[na+4] += ranges[na+4];
935 ranges[0] = 0;
936 ranges += np;
937 continue;
938 }
939 }
940 prev = ranges;
941 ranges += np;
942 }
943
944 /*
945 * The ranges property is laid out as an array of elements,
946 * each of which comprises:
947 * cells 0 - 2: a PCI address
948 * cells 3 or 3+4: a CPU physical address
949 * (size depending on dev->n_addr_cells)
950 * cells 4+5 or 5+6: the size of the range
951 */
952 ranges = lc_ranges;
953 rlen = orig_rlen;
954 while (ranges && (rlen -= np * sizeof(unsigned int)) >= 0) {
955 res = NULL;
956 size = ranges[na+4];
957 switch (ranges[0] >> 24) {
958 case 1: /* I/O space */
959 if (ranges[2] != 0)
960 break;
961 hose->io_base_phys = ranges[na+2];
962 /* limit I/O space to 16MB */
963 if (size > 0x01000000)
964 size = 0x01000000;
965 hose->io_base_virt = ioremap(ranges[na+2], size);
966 if (primary)
967 isa_io_base = (unsigned long) hose->io_base_virt;
968 res = &hose->io_resource;
969 res->flags = IORESOURCE_IO;
970 res->start = ranges[2];
971 break;
972 case 2: /* memory space */
973 memno = 0;
974 if (ranges[1] == 0 && ranges[2] == 0
975 && ranges[na+4] <= (16 << 20)) {
976 /* 1st 16MB, i.e. ISA memory area */
977 if (primary)
978 isa_mem_base = ranges[na+2];
979 memno = 1;
980 }
981 while (memno < 3 && hose->mem_resources[memno].flags)
982 ++memno;
983 if (memno == 0)
984 hose->pci_mem_offset = ranges[na+2] - ranges[2];
985 if (memno < 3) {
986 res = &hose->mem_resources[memno];
987 res->flags = IORESOURCE_MEM;
988 res->start = ranges[na+2];
989 }
990 break;
991 }
992 if (res != NULL) {
993 res->name = dev->full_name;
994 res->end = res->start + size - 1;
995 res->parent = NULL;
996 res->sibling = NULL;
997 res->child = NULL;
998 }
999 ranges += np;
1000 }
1001}
1002
1003/* We create the "pci-OF-bus-map" property now so it appears in the
1004 * /proc device tree
1005 */
1006void __init
1007pci_create_OF_bus_map(void)
1008{
1009 struct property* of_prop;
1010
1011 of_prop = (struct property*) alloc_bootmem(sizeof(struct property) + 256);
1012 if (of_prop && find_path_device("/")) {
1013 memset(of_prop, -1, sizeof(struct property) + 256);
1014 of_prop->name = "pci-OF-bus-map";
1015 of_prop->length = 256;
1016 of_prop->value = (unsigned char *)&of_prop[1];
1017 prom_add_property(find_path_device("/"), of_prop);
1018 }
1019}
1020
Yani Ioannouff381d22005-05-17 06:40:51 -04001021static ssize_t pci_show_devspec(struct device *dev, struct device_attribute *attr, char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022{
1023 struct pci_dev *pdev;
1024 struct device_node *np;
1025
1026 pdev = to_pci_dev (dev);
1027 np = pci_device_to_OF_node(pdev);
1028 if (np == NULL || np->full_name == NULL)
1029 return 0;
1030 return sprintf(buf, "%s", np->full_name);
1031}
1032static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
1033
1034#endif /* CONFIG_PPC_OF */
1035
1036/* Add sysfs properties */
1037void pcibios_add_platform_entries(struct pci_dev *pdev)
1038{
1039#ifdef CONFIG_PPC_OF
1040 device_create_file(&pdev->dev, &dev_attr_devspec);
1041#endif /* CONFIG_PPC_OF */
1042}
1043
1044
1045#ifdef CONFIG_PPC_PMAC
1046/*
1047 * This set of routines checks for PCI<->PCI bridges that have closed
1048 * IO resources and have child devices. It tries to re-open an IO
1049 * window on them.
1050 *
1051 * This is a _temporary_ fix to workaround a problem with Apple's OF
1052 * closing IO windows on P2P bridges when the OF drivers of cards
1053 * below this bridge don't claim any IO range (typically ATI or
1054 * Adaptec).
1055 *
1056 * A more complete fix would be to use drivers/pci/setup-bus.c, which
1057 * involves a working pcibios_fixup_pbus_ranges(), some more care about
1058 * ordering when creating the host bus resources, and maybe a few more
1059 * minor tweaks
1060 */
1061
1062/* Initialize bridges with base/limit values we have collected */
1063static void __init
1064do_update_p2p_io_resource(struct pci_bus *bus, int enable_vga)
1065{
1066 struct pci_dev *bridge = bus->self;
1067 struct pci_controller* hose = (struct pci_controller *)bridge->sysdata;
1068 u32 l;
1069 u16 w;
1070 struct resource res;
1071
1072 if (bus->resource[0] == NULL)
1073 return;
1074 res = *(bus->resource[0]);
1075
1076 DBG("Remapping Bus %d, bridge: %s\n", bus->number, pci_name(bridge));
1077 res.start -= ((unsigned long) hose->io_base_virt - isa_io_base);
1078 res.end -= ((unsigned long) hose->io_base_virt - isa_io_base);
1079 DBG(" IO window: %08lx-%08lx\n", res.start, res.end);
1080
1081 /* Set up the top and bottom of the PCI I/O segment for this bus. */
1082 pci_read_config_dword(bridge, PCI_IO_BASE, &l);
1083 l &= 0xffff000f;
1084 l |= (res.start >> 8) & 0x00f0;
1085 l |= res.end & 0xf000;
1086 pci_write_config_dword(bridge, PCI_IO_BASE, l);
1087
1088 if ((l & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
1089 l = (res.start >> 16) | (res.end & 0xffff0000);
1090 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, l);
1091 }
1092
1093 pci_read_config_word(bridge, PCI_COMMAND, &w);
1094 w |= PCI_COMMAND_IO;
1095 pci_write_config_word(bridge, PCI_COMMAND, w);
1096
1097#if 0 /* Enabling this causes XFree 4.2.0 to hang during PCI probe */
1098 if (enable_vga) {
1099 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL, &w);
1100 w |= PCI_BRIDGE_CTL_VGA;
1101 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, w);
1102 }
1103#endif
1104}
1105
1106/* This function is pretty basic and actually quite broken for the
1107 * general case, it's enough for us right now though. It's supposed
1108 * to tell us if we need to open an IO range at all or not and what
1109 * size.
1110 */
1111static int __init
1112check_for_io_childs(struct pci_bus *bus, struct resource* res, int *found_vga)
1113{
1114 struct pci_dev *dev;
1115 int i;
1116 int rc = 0;
1117
1118#define push_end(res, size) do { unsigned long __sz = (size) ; \
1119 res->end = ((res->end + __sz) / (__sz + 1)) * (__sz + 1) + __sz; \
1120 } while (0)
1121
1122 list_for_each_entry(dev, &bus->devices, bus_list) {
1123 u16 class = dev->class >> 8;
1124
1125 if (class == PCI_CLASS_DISPLAY_VGA ||
1126 class == PCI_CLASS_NOT_DEFINED_VGA)
1127 *found_vga = 1;
1128 if (class >> 8 == PCI_BASE_CLASS_BRIDGE && dev->subordinate)
1129 rc |= check_for_io_childs(dev->subordinate, res, found_vga);
1130 if (class == PCI_CLASS_BRIDGE_CARDBUS)
1131 push_end(res, 0xfff);
1132
1133 for (i=0; i<PCI_NUM_RESOURCES; i++) {
1134 struct resource *r;
1135 unsigned long r_size;
1136
1137 if (dev->class >> 8 == PCI_CLASS_BRIDGE_PCI
1138 && i >= PCI_BRIDGE_RESOURCES)
1139 continue;
1140 r = &dev->resource[i];
1141 r_size = r->end - r->start;
1142 if (r_size < 0xfff)
1143 r_size = 0xfff;
1144 if (r->flags & IORESOURCE_IO && (r_size) != 0) {
1145 rc = 1;
1146 push_end(res, r_size);
1147 }
1148 }
1149 }
1150
1151 return rc;
1152}
1153
1154/* Here we scan all P2P bridges of a given level that have a closed
1155 * IO window. Note that the test for the presence of a VGA card should
1156 * be improved to take into account already configured P2P bridges,
1157 * currently, we don't see them and might end up configuring 2 bridges
1158 * with VGA pass through enabled
1159 */
1160static void __init
1161do_fixup_p2p_level(struct pci_bus *bus)
1162{
1163 struct pci_bus *b;
1164 int i, parent_io;
1165 int has_vga = 0;
1166
1167 for (parent_io=0; parent_io<4; parent_io++)
1168 if (bus->resource[parent_io]
1169 && bus->resource[parent_io]->flags & IORESOURCE_IO)
1170 break;
1171 if (parent_io >= 4)
1172 return;
1173
1174 list_for_each_entry(b, &bus->children, node) {
1175 struct pci_dev *d = b->self;
1176 struct pci_controller* hose = (struct pci_controller *)d->sysdata;
1177 struct resource *res = b->resource[0];
1178 struct resource tmp_res;
1179 unsigned long max;
1180 int found_vga = 0;
1181
1182 memset(&tmp_res, 0, sizeof(tmp_res));
1183 tmp_res.start = bus->resource[parent_io]->start;
1184
1185 /* We don't let low addresses go through that closed P2P bridge, well,
1186 * that may not be necessary but I feel safer that way
1187 */
1188 if (tmp_res.start == 0)
1189 tmp_res.start = 0x1000;
1190
1191 if (!list_empty(&b->devices) && res && res->flags == 0 &&
1192 res != bus->resource[parent_io] &&
1193 (d->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
1194 check_for_io_childs(b, &tmp_res, &found_vga)) {
1195 u8 io_base_lo;
1196
1197 printk(KERN_INFO "Fixing up IO bus %s\n", b->name);
1198
1199 if (found_vga) {
1200 if (has_vga) {
1201 printk(KERN_WARNING "Skipping VGA, already active"
1202 " on bus segment\n");
1203 found_vga = 0;
1204 } else
1205 has_vga = 1;
1206 }
1207 pci_read_config_byte(d, PCI_IO_BASE, &io_base_lo);
1208
1209 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32)
1210 max = ((unsigned long) hose->io_base_virt
1211 - isa_io_base) + 0xffffffff;
1212 else
1213 max = ((unsigned long) hose->io_base_virt
1214 - isa_io_base) + 0xffff;
1215
1216 *res = tmp_res;
1217 res->flags = IORESOURCE_IO;
1218 res->name = b->name;
1219
1220 /* Find a resource in the parent where we can allocate */
1221 for (i = 0 ; i < 4; i++) {
1222 struct resource *r = bus->resource[i];
1223 if (!r)
1224 continue;
1225 if ((r->flags & IORESOURCE_IO) == 0)
1226 continue;
1227 DBG("Trying to allocate from %08lx, size %08lx from parent"
1228 " res %d: %08lx -> %08lx\n",
1229 res->start, res->end, i, r->start, r->end);
1230
1231 if (allocate_resource(r, res, res->end + 1, res->start, max,
1232 res->end + 1, NULL, NULL) < 0) {
1233 DBG("Failed !\n");
1234 continue;
1235 }
1236 do_update_p2p_io_resource(b, found_vga);
1237 break;
1238 }
1239 }
1240 do_fixup_p2p_level(b);
1241 }
1242}
1243
1244static void
1245pcibios_fixup_p2p_bridges(void)
1246{
1247 struct pci_bus *b;
1248
1249 list_for_each_entry(b, &pci_root_buses, node)
1250 do_fixup_p2p_level(b);
1251}
1252
1253#endif /* CONFIG_PPC_PMAC */
1254
1255static int __init
1256pcibios_init(void)
1257{
1258 struct pci_controller *hose;
1259 struct pci_bus *bus;
1260 int next_busno;
1261
1262 printk(KERN_INFO "PCI: Probing PCI hardware\n");
1263
1264 /* Scan all of the recorded PCI controllers. */
1265 for (next_busno = 0, hose = hose_head; hose; hose = hose->next) {
1266 if (pci_assign_all_busses)
1267 hose->first_busno = next_busno;
1268 hose->last_busno = 0xff;
1269 bus = pci_scan_bus(hose->first_busno, hose->ops, hose);
1270 hose->last_busno = bus->subordinate;
1271 if (pci_assign_all_busses || next_busno <= hose->last_busno)
1272 next_busno = hose->last_busno + pcibios_assign_bus_offset;
1273 }
1274 pci_bus_count = next_busno;
1275
1276 /* OpenFirmware based machines need a map of OF bus
1277 * numbers vs. kernel bus numbers since we may have to
1278 * remap them.
1279 */
1280 if (pci_assign_all_busses && have_of)
1281 pcibios_make_OF_bus_map();
1282
1283 /* Do machine dependent PCI interrupt routing */
1284 if (ppc_md.pci_swizzle && ppc_md.pci_map_irq)
1285 pci_fixup_irqs(ppc_md.pci_swizzle, ppc_md.pci_map_irq);
1286
1287 /* Call machine dependent fixup */
1288 if (ppc_md.pcibios_fixup)
1289 ppc_md.pcibios_fixup();
1290
1291 /* Allocate and assign resources */
1292 pcibios_allocate_bus_resources(&pci_root_buses);
1293 pcibios_allocate_resources(0);
1294 pcibios_allocate_resources(1);
1295#ifdef CONFIG_PPC_PMAC
1296 pcibios_fixup_p2p_bridges();
1297#endif /* CONFIG_PPC_PMAC */
1298 pcibios_assign_resources();
1299
1300 /* Call machine dependent post-init code */
1301 if (ppc_md.pcibios_after_init)
1302 ppc_md.pcibios_after_init();
1303
1304 return 0;
1305}
1306
1307subsys_initcall(pcibios_init);
1308
1309unsigned char __init
1310common_swizzle(struct pci_dev *dev, unsigned char *pinp)
1311{
1312 struct pci_controller *hose = dev->sysdata;
1313
1314 if (dev->bus->number != hose->first_busno) {
1315 u8 pin = *pinp;
1316 do {
1317 pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
1318 /* Move up the chain of bridges. */
1319 dev = dev->bus->self;
1320 } while (dev->bus->self);
1321 *pinp = pin;
1322
1323 /* The slot is the idsel of the last bridge. */
1324 }
1325 return PCI_SLOT(dev->devfn);
1326}
1327
1328unsigned long resource_fixup(struct pci_dev * dev, struct resource * res,
1329 unsigned long start, unsigned long size)
1330{
1331 return start;
1332}
1333
1334void __init pcibios_fixup_bus(struct pci_bus *bus)
1335{
1336 struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
1337 unsigned long io_offset;
1338 struct resource *res;
1339 int i;
1340
1341 io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
1342 if (bus->parent == NULL) {
1343 /* This is a host bridge - fill in its resources */
1344 hose->bus = bus;
1345
1346 bus->resource[0] = res = &hose->io_resource;
1347 if (!res->flags) {
1348 if (io_offset)
1349 printk(KERN_ERR "I/O resource not set for host"
1350 " bridge %d\n", hose->index);
1351 res->start = 0;
1352 res->end = IO_SPACE_LIMIT;
1353 res->flags = IORESOURCE_IO;
1354 }
1355 res->start += io_offset;
1356 res->end += io_offset;
1357
1358 for (i = 0; i < 3; ++i) {
1359 res = &hose->mem_resources[i];
1360 if (!res->flags) {
1361 if (i > 0)
1362 continue;
1363 printk(KERN_ERR "Memory resource not set for "
1364 "host bridge %d\n", hose->index);
1365 res->start = hose->pci_mem_offset;
1366 res->end = ~0U;
1367 res->flags = IORESOURCE_MEM;
1368 }
1369 bus->resource[i+1] = res;
1370 }
1371 } else {
1372 /* This is a subordinate bridge */
1373 pci_read_bridge_bases(bus);
1374
1375 for (i = 0; i < 4; ++i) {
1376 if ((res = bus->resource[i]) == NULL)
1377 continue;
1378 if (!res->flags)
1379 continue;
1380 if (io_offset && (res->flags & IORESOURCE_IO)) {
1381 res->start += io_offset;
1382 res->end += io_offset;
1383 } else if (hose->pci_mem_offset
1384 && (res->flags & IORESOURCE_MEM)) {
1385 res->start += hose->pci_mem_offset;
1386 res->end += hose->pci_mem_offset;
1387 }
1388 }
1389 }
1390
1391 if (ppc_md.pcibios_fixup_bus)
1392 ppc_md.pcibios_fixup_bus(bus);
1393}
1394
1395char __init *pcibios_setup(char *str)
1396{
1397 return str;
1398}
1399
1400/* the next one is stolen from the alpha port... */
1401void __init
1402pcibios_update_irq(struct pci_dev *dev, int irq)
1403{
1404 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
1405 /* XXX FIXME - update OF device tree node interrupt property */
1406}
1407
1408int pcibios_enable_device(struct pci_dev *dev, int mask)
1409{
1410 u16 cmd, old_cmd;
1411 int idx;
1412 struct resource *r;
1413
1414 if (ppc_md.pcibios_enable_device_hook)
1415 if (ppc_md.pcibios_enable_device_hook(dev, 0))
1416 return -EINVAL;
1417
1418 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1419 old_cmd = cmd;
1420 for (idx=0; idx<6; idx++) {
1421 r = &dev->resource[idx];
1422 if (r->flags & IORESOURCE_UNSET) {
1423 printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
1424 return -EINVAL;
1425 }
1426 if (r->flags & IORESOURCE_IO)
1427 cmd |= PCI_COMMAND_IO;
1428 if (r->flags & IORESOURCE_MEM)
1429 cmd |= PCI_COMMAND_MEMORY;
1430 }
1431 if (cmd != old_cmd) {
1432 printk("PCI: Enabling device %s (%04x -> %04x)\n",
1433 pci_name(dev), old_cmd, cmd);
1434 pci_write_config_word(dev, PCI_COMMAND, cmd);
1435 }
1436 return 0;
1437}
1438
1439struct pci_controller*
1440pci_bus_to_hose(int bus)
1441{
1442 struct pci_controller* hose = hose_head;
1443
1444 for (; hose; hose = hose->next)
1445 if (bus >= hose->first_busno && bus <= hose->last_busno)
1446 return hose;
1447 return NULL;
1448}
1449
Al Viro92a11f92005-04-25 07:55:57 -07001450void __iomem *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451pci_bus_io_base(unsigned int bus)
1452{
1453 struct pci_controller *hose;
1454
1455 hose = pci_bus_to_hose(bus);
1456 if (!hose)
1457 return NULL;
1458 return hose->io_base_virt;
1459}
1460
1461unsigned long
1462pci_bus_io_base_phys(unsigned int bus)
1463{
1464 struct pci_controller *hose;
1465
1466 hose = pci_bus_to_hose(bus);
1467 if (!hose)
1468 return 0;
1469 return hose->io_base_phys;
1470}
1471
1472unsigned long
1473pci_bus_mem_base_phys(unsigned int bus)
1474{
1475 struct pci_controller *hose;
1476
1477 hose = pci_bus_to_hose(bus);
1478 if (!hose)
1479 return 0;
1480 return hose->pci_mem_offset;
1481}
1482
1483unsigned long
1484pci_resource_to_bus(struct pci_dev *pdev, struct resource *res)
1485{
1486 /* Hack alert again ! See comments in chrp_pci.c
1487 */
1488 struct pci_controller* hose =
1489 (struct pci_controller *)pdev->sysdata;
1490 if (hose && res->flags & IORESOURCE_MEM)
1491 return res->start - hose->pci_mem_offset;
1492 /* We may want to do something with IOs here... */
1493 return res->start;
1494}
1495
1496
1497static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
1498 unsigned long *offset,
1499 enum pci_mmap_state mmap_state)
1500{
1501 struct pci_controller *hose = pci_bus_to_hose(dev->bus->number);
1502 unsigned long io_offset = 0;
1503 int i, res_bit;
1504
1505 if (hose == 0)
1506 return NULL; /* should never happen */
1507
1508 /* If memory, add on the PCI bridge address offset */
1509 if (mmap_state == pci_mmap_mem) {
1510 *offset += hose->pci_mem_offset;
1511 res_bit = IORESOURCE_MEM;
1512 } else {
Michael Ellerman2311b1f2005-05-13 17:44:10 +10001513 io_offset = hose->io_base_virt - ___IO_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 *offset += io_offset;
1515 res_bit = IORESOURCE_IO;
1516 }
1517
1518 /*
1519 * Check that the offset requested corresponds to one of the
1520 * resources of the device.
1521 */
1522 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
1523 struct resource *rp = &dev->resource[i];
1524 int flags = rp->flags;
1525
1526 /* treat ROM as memory (should be already) */
1527 if (i == PCI_ROM_RESOURCE)
1528 flags |= IORESOURCE_MEM;
1529
1530 /* Active and same type? */
1531 if ((flags & res_bit) == 0)
1532 continue;
1533
1534 /* In the range of this resource? */
1535 if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
1536 continue;
1537
1538 /* found it! construct the final physical address */
1539 if (mmap_state == pci_mmap_io)
Michael Ellerman2311b1f2005-05-13 17:44:10 +10001540 *offset += hose->io_base_phys - io_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 return rp;
1542 }
1543
1544 return NULL;
1545}
1546
1547/*
1548 * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
1549 * device mapping.
1550 */
1551static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
1552 pgprot_t protection,
1553 enum pci_mmap_state mmap_state,
1554 int write_combine)
1555{
1556 unsigned long prot = pgprot_val(protection);
1557
1558 /* Write combine is always 0 on non-memory space mappings. On
1559 * memory space, if the user didn't pass 1, we check for a
1560 * "prefetchable" resource. This is a bit hackish, but we use
1561 * this to workaround the inability of /sysfs to provide a write
1562 * combine bit
1563 */
1564 if (mmap_state != pci_mmap_mem)
1565 write_combine = 0;
1566 else if (write_combine == 0) {
1567 if (rp->flags & IORESOURCE_PREFETCH)
1568 write_combine = 1;
1569 }
1570
1571 /* XXX would be nice to have a way to ask for write-through */
1572 prot |= _PAGE_NO_CACHE;
1573 if (write_combine)
1574 prot &= ~_PAGE_GUARDED;
1575 else
1576 prot |= _PAGE_GUARDED;
1577
1578 printk("PCI map for %s:%lx, prot: %lx\n", pci_name(dev), rp->start,
1579 prot);
1580
1581 return __pgprot(prot);
1582}
1583
1584/*
1585 * This one is used by /dev/mem and fbdev who have no clue about the
1586 * PCI device, it tries to find the PCI device first and calls the
1587 * above routine
1588 */
1589pgprot_t pci_phys_mem_access_prot(struct file *file,
1590 unsigned long offset,
1591 unsigned long size,
1592 pgprot_t protection)
1593{
1594 struct pci_dev *pdev = NULL;
1595 struct resource *found = NULL;
1596 unsigned long prot = pgprot_val(protection);
1597 int i;
1598
1599 if (page_is_ram(offset >> PAGE_SHIFT))
1600 return prot;
1601
1602 prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
1603
1604 for_each_pci_dev(pdev) {
1605 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
1606 struct resource *rp = &pdev->resource[i];
1607 int flags = rp->flags;
1608
1609 /* Active and same type? */
1610 if ((flags & IORESOURCE_MEM) == 0)
1611 continue;
1612 /* In the range of this resource? */
1613 if (offset < (rp->start & PAGE_MASK) ||
1614 offset > rp->end)
1615 continue;
1616 found = rp;
1617 break;
1618 }
1619 if (found)
1620 break;
1621 }
1622 if (found) {
1623 if (found->flags & IORESOURCE_PREFETCH)
1624 prot &= ~_PAGE_GUARDED;
1625 pci_dev_put(pdev);
1626 }
1627
1628 DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
1629
1630 return __pgprot(prot);
1631}
1632
1633
1634/*
1635 * Perform the actual remap of the pages for a PCI device mapping, as
1636 * appropriate for this architecture. The region in the process to map
1637 * is described by vm_start and vm_end members of VMA, the base physical
1638 * address is found in vm_pgoff.
1639 * The pci device structure is provided so that architectures may make mapping
1640 * decisions on a per-device or per-bus basis.
1641 *
1642 * Returns a negative error code on failure, zero on success.
1643 */
1644int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
1645 enum pci_mmap_state mmap_state,
1646 int write_combine)
1647{
1648 unsigned long offset = vma->vm_pgoff << PAGE_SHIFT;
1649 struct resource *rp;
1650 int ret;
1651
1652 rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
1653 if (rp == NULL)
1654 return -EINVAL;
1655
1656 vma->vm_pgoff = offset >> PAGE_SHIFT;
1657 vma->vm_flags |= VM_SHM | VM_LOCKED | VM_IO;
1658 vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
1659 vma->vm_page_prot,
1660 mmap_state, write_combine);
1661
1662 ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
1663 vma->vm_end - vma->vm_start, vma->vm_page_prot);
1664
1665 return ret;
1666}
1667
1668/* Obsolete functions. Should be removed once the symbios driver
1669 * is fixed
1670 */
1671unsigned long
1672phys_to_bus(unsigned long pa)
1673{
1674 struct pci_controller *hose;
1675 int i;
1676
1677 for (hose = hose_head; hose; hose = hose->next) {
1678 for (i = 0; i < 3; ++i) {
1679 if (pa >= hose->mem_resources[i].start
1680 && pa <= hose->mem_resources[i].end) {
1681 /*
1682 * XXX the hose->pci_mem_offset really
1683 * only applies to mem_resources[0].
1684 * We need a way to store an offset for
1685 * the others. -- paulus
1686 */
1687 if (i == 0)
1688 pa -= hose->pci_mem_offset;
1689 return pa;
1690 }
1691 }
1692 }
1693 /* hmmm, didn't find it */
1694 return 0;
1695}
1696
1697unsigned long
1698pci_phys_to_bus(unsigned long pa, int busnr)
1699{
1700 struct pci_controller* hose = pci_bus_to_hose(busnr);
1701 if (!hose)
1702 return pa;
1703 return pa - hose->pci_mem_offset;
1704}
1705
1706unsigned long
1707pci_bus_to_phys(unsigned int ba, int busnr)
1708{
1709 struct pci_controller* hose = pci_bus_to_hose(busnr);
1710 if (!hose)
1711 return ba;
1712 return ba + hose->pci_mem_offset;
1713}
1714
1715/* Provide information on locations of various I/O regions in physical
1716 * memory. Do this on a per-card basis so that we choose the right
1717 * root bridge.
1718 * Note that the returned IO or memory base is a physical address
1719 */
1720
1721long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
1722{
1723 struct pci_controller* hose;
1724 long result = -EOPNOTSUPP;
1725
1726 /* Argh ! Please forgive me for that hack, but that's the
1727 * simplest way to get existing XFree to not lockup on some
1728 * G5 machines... So when something asks for bus 0 io base
1729 * (bus 0 is HT root), we return the AGP one instead.
1730 */
1731#ifdef CONFIG_PPC_PMAC
1732 if (_machine == _MACH_Pmac && machine_is_compatible("MacRISC4"))
1733 if (bus == 0)
1734 bus = 0xf0;
1735#endif /* CONFIG_PPC_PMAC */
1736
1737 hose = pci_bus_to_hose(bus);
1738 if (!hose)
1739 return -ENODEV;
1740
1741 switch (which) {
1742 case IOBASE_BRIDGE_NUMBER:
1743 return (long)hose->first_busno;
1744 case IOBASE_MEMORY:
1745 return (long)hose->pci_mem_offset;
1746 case IOBASE_IO:
1747 return (long)hose->io_base_phys;
1748 case IOBASE_ISA_IO:
1749 return (long)isa_io_base;
1750 case IOBASE_ISA_MEM:
1751 return (long)isa_mem_base;
1752 }
1753
1754 return result;
1755}
1756
Michael Ellerman2311b1f2005-05-13 17:44:10 +10001757void pci_resource_to_user(const struct pci_dev *dev, int bar,
1758 const struct resource *rsrc,
1759 u64 *start, u64 *end)
1760{
1761 struct pci_controller *hose = pci_bus_to_hose(dev->bus->number);
1762 unsigned long offset = 0;
1763
1764 if (hose == NULL)
1765 return;
1766
1767 if (rsrc->flags & IORESOURCE_IO)
1768 offset = ___IO_BASE - hose->io_base_virt + hose->io_base_phys;
1769
1770 *start = rsrc->start + offset;
1771 *end = rsrc->end + offset;
1772}
1773
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774void __init
1775pci_init_resource(struct resource *res, unsigned long start, unsigned long end,
1776 int flags, char *name)
1777{
1778 res->start = start;
1779 res->end = end;
1780 res->flags = flags;
1781 res->name = name;
1782 res->parent = NULL;
1783 res->sibling = NULL;
1784 res->child = NULL;
1785}
1786
1787void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max)
1788{
1789 unsigned long start = pci_resource_start(dev, bar);
1790 unsigned long len = pci_resource_len(dev, bar);
1791 unsigned long flags = pci_resource_flags(dev, bar);
1792
1793 if (!len)
1794 return NULL;
1795 if (max && len > max)
1796 len = max;
1797 if (flags & IORESOURCE_IO)
1798 return ioport_map(start, len);
1799 if (flags & IORESOURCE_MEM)
1800 /* Not checking IORESOURCE_CACHEABLE because PPC does
1801 * not currently distinguish between ioremap and
1802 * ioremap_nocache.
1803 */
1804 return ioremap(start, len);
1805 /* What? */
1806 return NULL;
1807}
1808
1809void pci_iounmap(struct pci_dev *dev, void __iomem *addr)
1810{
1811 /* Nothing to do */
1812}
1813EXPORT_SYMBOL(pci_iomap);
1814EXPORT_SYMBOL(pci_iounmap);
1815
1816
1817/*
1818 * Null PCI config access functions, for the case when we can't
1819 * find a hose.
1820 */
1821#define NULL_PCI_OP(rw, size, type) \
1822static int \
1823null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1824{ \
1825 return PCIBIOS_DEVICE_NOT_FOUND; \
1826}
1827
1828static int
1829null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1830 int len, u32 *val)
1831{
1832 return PCIBIOS_DEVICE_NOT_FOUND;
1833}
1834
1835static int
1836null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1837 int len, u32 val)
1838{
1839 return PCIBIOS_DEVICE_NOT_FOUND;
1840}
1841
1842static struct pci_ops null_pci_ops =
1843{
1844 null_read_config,
1845 null_write_config
1846};
1847
1848/*
1849 * These functions are used early on before PCI scanning is done
1850 * and all of the pci_dev and pci_bus structures have been created.
1851 */
1852static struct pci_bus *
1853fake_pci_bus(struct pci_controller *hose, int busnr)
1854{
1855 static struct pci_bus bus;
1856
1857 if (hose == 0) {
1858 hose = pci_bus_to_hose(busnr);
1859 if (hose == 0)
1860 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1861 }
1862 bus.number = busnr;
1863 bus.sysdata = hose;
1864 bus.ops = hose? hose->ops: &null_pci_ops;
1865 return &bus;
1866}
1867
1868#define EARLY_PCI_OP(rw, size, type) \
1869int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1870 int devfn, int offset, type value) \
1871{ \
1872 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1873 devfn, offset, value); \
1874}
1875
1876EARLY_PCI_OP(read, byte, u8 *)
1877EARLY_PCI_OP(read, word, u16 *)
1878EARLY_PCI_OP(read, dword, u32 *)
1879EARLY_PCI_OP(write, byte, u8)
1880EARLY_PCI_OP(write, word, u16)
1881EARLY_PCI_OP(write, dword, u32)