blob: 11eff2c3e98072a503d2e4cb1fc8e7fdab6d1220 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Mike Frysingerbe1577e2010-05-10 05:21:50 +00002 * Copyright 2004-2010 Analog Devices Inc.
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Mike Frysinger550d5532008-02-02 15:55:37 +08004 * Licensed under the GPL-2 or later.
Bryan Wu1394f032007-05-06 14:50:22 -07005 */
6
7#include <linux/delay.h>
8#include <linux/console.h>
9#include <linux/bootmem.h>
10#include <linux/seq_file.h>
11#include <linux/cpu.h>
Mike Frysinger259fea42009-01-07 23:14:39 +080012#include <linux/mm.h>
Bryan Wu1394f032007-05-06 14:50:22 -070013#include <linux/module.h>
Bryan Wu1394f032007-05-06 14:50:22 -070014#include <linux/tty.h>
Yi Li856783b2008-02-09 02:26:01 +080015#include <linux/pfn.h>
Bryan Wu1394f032007-05-06 14:50:22 -070016
Mike Frysinger79df1b62009-05-26 23:34:51 +000017#ifdef CONFIG_MTD_UCLINUX
18#include <linux/mtd/map.h>
Bryan Wu1394f032007-05-06 14:50:22 -070019#include <linux/ext2_fs.h>
20#include <linux/cramfs_fs.h>
21#include <linux/romfs_fs.h>
Mike Frysinger79df1b62009-05-26 23:34:51 +000022#endif
Bryan Wu1394f032007-05-06 14:50:22 -070023
Robin Getz3bebca22007-10-10 23:55:26 +080024#include <asm/cplb.h>
Bryan Wu1394f032007-05-06 14:50:22 -070025#include <asm/cacheflush.h>
26#include <asm/blackfin.h>
27#include <asm/cplbinit.h>
Mike Frysinger1754a5d2007-11-23 11:28:11 +080028#include <asm/div64.h>
Graf Yang8f658732008-11-18 17:48:22 +080029#include <asm/cpu.h>
Bernd Schmidt7adfb582007-06-21 11:34:16 +080030#include <asm/fixed_code.h>
Robin Getzce3afa12007-10-09 17:28:36 +080031#include <asm/early_printk.h>
Bryan Wu1394f032007-05-06 14:50:22 -070032
Mike Frysingera9c59c22007-05-21 18:09:32 +080033u16 _bfin_swrst;
Mike Frysingerd45118b2008-02-25 12:24:44 +080034EXPORT_SYMBOL(_bfin_swrst);
Mike Frysingera9c59c22007-05-21 18:09:32 +080035
Bryan Wu1394f032007-05-06 14:50:22 -070036unsigned long memory_start, memory_end, physical_mem_end;
Mike Frysinger3132b582008-04-24 05:12:09 +080037unsigned long _rambase, _ramstart, _ramend;
Bryan Wu1394f032007-05-06 14:50:22 -070038unsigned long reserved_mem_dcache_on;
39unsigned long reserved_mem_icache_on;
40EXPORT_SYMBOL(memory_start);
41EXPORT_SYMBOL(memory_end);
42EXPORT_SYMBOL(physical_mem_end);
43EXPORT_SYMBOL(_ramend);
Vitja Makarov58c35bd2008-10-13 15:23:56 +080044EXPORT_SYMBOL(reserved_mem_dcache_on);
Bryan Wu1394f032007-05-06 14:50:22 -070045
46#ifdef CONFIG_MTD_UCLINUX
Mike Frysinger79df1b62009-05-26 23:34:51 +000047extern struct map_info uclinux_ram_map;
Bryan Wu1394f032007-05-06 14:50:22 -070048unsigned long memory_mtd_end, memory_mtd_start, mtd_size;
49unsigned long _ebss;
50EXPORT_SYMBOL(memory_mtd_end);
51EXPORT_SYMBOL(memory_mtd_start);
52EXPORT_SYMBOL(mtd_size);
53#endif
54
Mike Frysinger5e10b4a2007-06-11 16:44:09 +080055char __initdata command_line[COMMAND_LINE_SIZE];
Robin Getz0c7a6b22008-10-08 16:27:12 +080056void __initdata *init_retx, *init_saved_retx, *init_saved_seqstat,
57 *init_saved_icplb_fault_addr, *init_saved_dcplb_fault_addr;
Bryan Wu1394f032007-05-06 14:50:22 -070058
Yi Li856783b2008-02-09 02:26:01 +080059/* boot memmap, for parsing "memmap=" */
60#define BFIN_MEMMAP_MAX 128 /* number of entries in bfin_memmap */
61#define BFIN_MEMMAP_RAM 1
62#define BFIN_MEMMAP_RESERVED 2
Mike Frysingeraf4c7d42009-02-04 16:49:45 +080063static struct bfin_memmap {
Yi Li856783b2008-02-09 02:26:01 +080064 int nr_map;
65 struct bfin_memmap_entry {
66 unsigned long long addr; /* start of memory segment */
67 unsigned long long size;
68 unsigned long type;
69 } map[BFIN_MEMMAP_MAX];
70} bfin_memmap __initdata;
71
72/* for memmap sanitization */
73struct change_member {
74 struct bfin_memmap_entry *pentry; /* pointer to original entry */
75 unsigned long long addr; /* address for this change point */
76};
77static struct change_member change_point_list[2*BFIN_MEMMAP_MAX] __initdata;
78static struct change_member *change_point[2*BFIN_MEMMAP_MAX] __initdata;
79static struct bfin_memmap_entry *overlap_list[BFIN_MEMMAP_MAX] __initdata;
80static struct bfin_memmap_entry new_map[BFIN_MEMMAP_MAX] __initdata;
81
Graf Yang8f658732008-11-18 17:48:22 +080082DEFINE_PER_CPU(struct blackfin_cpudata, cpu_data);
83
Mike Frysinger7f1e2f92009-01-07 23:14:38 +080084static int early_init_clkin_hz(char *buf);
85
Robin Getz3bebca22007-10-10 23:55:26 +080086#if defined(CONFIG_BFIN_DCACHE) || defined(CONFIG_BFIN_ICACHE)
Graf Yang8f658732008-11-18 17:48:22 +080087void __init generate_cplb_tables(void)
88{
89 unsigned int cpu;
90
Bernd Schmidtdbdf20d2009-01-07 23:14:38 +080091 generate_cplb_tables_all();
Graf Yang8f658732008-11-18 17:48:22 +080092 /* Generate per-CPU I&D CPLB tables */
93 for (cpu = 0; cpu < num_possible_cpus(); ++cpu)
94 generate_cplb_tables_cpu(cpu);
95}
Bryan Wu1394f032007-05-06 14:50:22 -070096#endif
97
Graf Yang8f658732008-11-18 17:48:22 +080098void __cpuinit bfin_setup_caches(unsigned int cpu)
99{
Robin Getz3bebca22007-10-10 23:55:26 +0800100#ifdef CONFIG_BFIN_ICACHE
Graf Yang8f658732008-11-18 17:48:22 +0800101 bfin_icache_init(icplb_tbl[cpu]);
Bryan Wu1394f032007-05-06 14:50:22 -0700102#endif
103
Robin Getz3bebca22007-10-10 23:55:26 +0800104#ifdef CONFIG_BFIN_DCACHE
Graf Yang8f658732008-11-18 17:48:22 +0800105 bfin_dcache_init(dcplb_tbl[cpu]);
Graf Yang8f658732008-11-18 17:48:22 +0800106#endif
107
Mike Frysinger44491fb2011-04-13 18:57:57 -0400108 bfin_setup_cpudata(cpu);
109
Graf Yang8f658732008-11-18 17:48:22 +0800110 /*
111 * In cache coherence emulation mode, we need to have the
112 * D-cache enabled before running any atomic operation which
Michael Hennerich05d17df2009-08-21 03:49:19 +0000113 * might involve cache invalidation (i.e. spinlock, rwlock).
Graf Yang8f658732008-11-18 17:48:22 +0800114 * So printk's are deferred until then.
115 */
116#ifdef CONFIG_BFIN_ICACHE
117 printk(KERN_INFO "Instruction Cache Enabled for CPU%u\n", cpu);
Jie Zhang41ba6532009-06-16 09:48:33 +0000118 printk(KERN_INFO " External memory:"
119# ifdef CONFIG_BFIN_EXTMEM_ICACHEABLE
120 " cacheable"
121# else
122 " uncacheable"
Bryan Wu1394f032007-05-06 14:50:22 -0700123# endif
Jie Zhang41ba6532009-06-16 09:48:33 +0000124 " in instruction cache\n");
125 if (L2_LENGTH)
126 printk(KERN_INFO " L2 SRAM :"
127# ifdef CONFIG_BFIN_L2_ICACHEABLE
128 " cacheable"
129# else
130 " uncacheable"
131# endif
132 " in instruction cache\n");
133
134#else
135 printk(KERN_INFO "Instruction Cache Disabled for CPU%u\n", cpu);
136#endif
137
138#ifdef CONFIG_BFIN_DCACHE
139 printk(KERN_INFO "Data Cache Enabled for CPU%u\n", cpu);
140 printk(KERN_INFO " External memory:"
141# if defined CONFIG_BFIN_EXTMEM_WRITEBACK
142 " cacheable (write-back)"
143# elif defined CONFIG_BFIN_EXTMEM_WRITETHROUGH
144 " cacheable (write-through)"
145# else
146 " uncacheable"
147# endif
148 " in data cache\n");
149 if (L2_LENGTH)
150 printk(KERN_INFO " L2 SRAM :"
151# if defined CONFIG_BFIN_L2_WRITEBACK
152 " cacheable (write-back)"
153# elif defined CONFIG_BFIN_L2_WRITETHROUGH
154 " cacheable (write-through)"
155# else
156 " uncacheable"
157# endif
158 " in data cache\n");
159#else
160 printk(KERN_INFO "Data Cache Disabled for CPU%u\n", cpu);
Bryan Wu1394f032007-05-06 14:50:22 -0700161#endif
162}
163
Graf Yang8f658732008-11-18 17:48:22 +0800164void __cpuinit bfin_setup_cpudata(unsigned int cpu)
165{
166 struct blackfin_cpudata *cpudata = &per_cpu(cpu_data, cpu);
167
168 cpudata->idle = current;
Graf Yang8f658732008-11-18 17:48:22 +0800169 cpudata->imemctl = bfin_read_IMEM_CONTROL();
170 cpudata->dmemctl = bfin_read_DMEM_CONTROL();
171}
172
173void __init bfin_cache_init(void)
174{
175#if defined(CONFIG_BFIN_DCACHE) || defined(CONFIG_BFIN_ICACHE)
176 generate_cplb_tables();
177#endif
178 bfin_setup_caches(0);
179}
180
Graf Yang5b04f272008-10-08 17:32:57 +0800181void __init bfin_relocate_l1_mem(void)
Bryan Wu1394f032007-05-06 14:50:22 -0700182{
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000183 unsigned long text_l1_len = (unsigned long)_text_l1_len;
184 unsigned long data_l1_len = (unsigned long)_data_l1_len;
185 unsigned long data_b_l1_len = (unsigned long)_data_b_l1_len;
186 unsigned long l2_len = (unsigned long)_l2_len;
Bryan Wu1394f032007-05-06 14:50:22 -0700187
Robin Getz837ec2d2009-07-07 20:17:09 +0000188 early_shadow_stamp();
189
Robin Getzfecbd732009-04-23 20:49:43 +0000190 /*
191 * due to the ALIGN(4) in the arch/blackfin/kernel/vmlinux.lds.S
192 * we know that everything about l1 text/data is nice and aligned,
193 * so copy by 4 byte chunks, and don't worry about overlapping
194 * src/dest.
195 *
196 * We can't use the dma_memcpy functions, since they can call
197 * scheduler functions which might be in L1 :( and core writes
198 * into L1 instruction cause bad access errors, so we are stuck,
199 * we are required to use DMA, but can't use the common dma
200 * functions. We can't use memcpy either - since that might be
201 * going to be in the relocated L1
Bryan Wu1394f032007-05-06 14:50:22 -0700202 */
203
Robin Getzfecbd732009-04-23 20:49:43 +0000204 blackfin_dma_early_init();
Bryan Wu1394f032007-05-06 14:50:22 -0700205
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000206 /* if necessary, copy L1 text to L1 instruction SRAM */
207 if (L1_CODE_LENGTH && text_l1_len)
208 early_dma_memcpy(_stext_l1, _text_l1_lma, text_l1_len);
Robin Getzfecbd732009-04-23 20:49:43 +0000209
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000210 /* if necessary, copy L1 data to L1 data bank A SRAM */
211 if (L1_DATA_A_LENGTH && data_l1_len)
212 early_dma_memcpy(_sdata_l1, _data_l1_lma, data_l1_len);
Bryan Wu1394f032007-05-06 14:50:22 -0700213
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000214 /* if necessary, copy L1 data B to L1 data bank B SRAM */
215 if (L1_DATA_B_LENGTH && data_b_l1_len)
216 early_dma_memcpy(_sdata_b_l1, _data_b_l1_lma, data_b_l1_len);
Sonic Zhang262c3822008-07-19 15:42:41 +0800217
Robin Getzfecbd732009-04-23 20:49:43 +0000218 early_dma_memcpy_done();
219
Sonic Zhangc6345ab2010-08-05 07:49:26 +0000220#if defined(CONFIG_SMP) && defined(CONFIG_ICACHE_FLUSH_L1)
221 blackfin_iflush_l1_entry[0] = (unsigned long)blackfin_icache_flush_range_l1;
222#endif
223
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000224 /* if necessary, copy L2 text/data to L2 SRAM */
225 if (L2_LENGTH && l2_len)
226 memcpy(_stext_l2, _l2_lma, l2_len);
Bryan Wu1394f032007-05-06 14:50:22 -0700227}
228
Sonic Zhangc6345ab2010-08-05 07:49:26 +0000229#ifdef CONFIG_SMP
230void __init bfin_relocate_coreb_l1_mem(void)
231{
232 unsigned long text_l1_len = (unsigned long)_text_l1_len;
233 unsigned long data_l1_len = (unsigned long)_data_l1_len;
234 unsigned long data_b_l1_len = (unsigned long)_data_b_l1_len;
235
236 blackfin_dma_early_init();
237
238 /* if necessary, copy L1 text to L1 instruction SRAM */
239 if (L1_CODE_LENGTH && text_l1_len)
240 early_dma_memcpy((void *)COREB_L1_CODE_START, _text_l1_lma,
241 text_l1_len);
242
243 /* if necessary, copy L1 data to L1 data bank A SRAM */
244 if (L1_DATA_A_LENGTH && data_l1_len)
245 early_dma_memcpy((void *)COREB_L1_DATA_A_START, _data_l1_lma,
246 data_l1_len);
247
248 /* if necessary, copy L1 data B to L1 data bank B SRAM */
249 if (L1_DATA_B_LENGTH && data_b_l1_len)
250 early_dma_memcpy((void *)COREB_L1_DATA_B_START, _data_b_l1_lma,
251 data_b_l1_len);
252
253 early_dma_memcpy_done();
254
255#ifdef CONFIG_ICACHE_FLUSH_L1
256 blackfin_iflush_l1_entry[1] = (unsigned long)blackfin_icache_flush_range_l1 -
257 (unsigned long)_stext_l1 + COREB_L1_CODE_START;
258#endif
259}
260#endif
261
Barry Songd86bfb12010-01-07 04:11:17 +0000262#ifdef CONFIG_ROMKERNEL
263void __init bfin_relocate_xip_data(void)
264{
265 early_shadow_stamp();
266
267 memcpy(_sdata, _data_lma, (unsigned long)_data_len - THREAD_SIZE + sizeof(struct thread_info));
268 memcpy(_sinitdata, _init_data_lma, (unsigned long)_init_data_len);
269}
270#endif
271
Yi Li856783b2008-02-09 02:26:01 +0800272/* add_memory_region to memmap */
273static void __init add_memory_region(unsigned long long start,
274 unsigned long long size, int type)
275{
276 int i;
277
278 i = bfin_memmap.nr_map;
279
280 if (i == BFIN_MEMMAP_MAX) {
281 printk(KERN_ERR "Ooops! Too many entries in the memory map!\n");
282 return;
283 }
284
285 bfin_memmap.map[i].addr = start;
286 bfin_memmap.map[i].size = size;
287 bfin_memmap.map[i].type = type;
288 bfin_memmap.nr_map++;
289}
290
291/*
292 * Sanitize the boot memmap, removing overlaps.
293 */
294static int __init sanitize_memmap(struct bfin_memmap_entry *map, int *pnr_map)
295{
296 struct change_member *change_tmp;
297 unsigned long current_type, last_type;
298 unsigned long long last_addr;
299 int chgidx, still_changing;
300 int overlap_entries;
301 int new_entry;
302 int old_nr, new_nr, chg_nr;
303 int i;
304
305 /*
306 Visually we're performing the following (1,2,3,4 = memory types)
307
308 Sample memory map (w/overlaps):
309 ____22__________________
310 ______________________4_
311 ____1111________________
312 _44_____________________
313 11111111________________
314 ____________________33__
315 ___________44___________
316 __________33333_________
317 ______________22________
318 ___________________2222_
319 _________111111111______
320 _____________________11_
321 _________________4______
322
323 Sanitized equivalent (no overlap):
324 1_______________________
325 _44_____________________
326 ___1____________________
327 ____22__________________
328 ______11________________
329 _________1______________
330 __________3_____________
331 ___________44___________
332 _____________33_________
333 _______________2________
334 ________________1_______
335 _________________4______
336 ___________________2____
337 ____________________33__
338 ______________________4_
339 */
340 /* if there's only one memory region, don't bother */
341 if (*pnr_map < 2)
342 return -1;
343
344 old_nr = *pnr_map;
345
346 /* bail out if we find any unreasonable addresses in memmap */
347 for (i = 0; i < old_nr; i++)
348 if (map[i].addr + map[i].size < map[i].addr)
349 return -1;
350
351 /* create pointers for initial change-point information (for sorting) */
352 for (i = 0; i < 2*old_nr; i++)
353 change_point[i] = &change_point_list[i];
354
355 /* record all known change-points (starting and ending addresses),
356 omitting those that are for empty memory regions */
357 chgidx = 0;
Graf Yang8f658732008-11-18 17:48:22 +0800358 for (i = 0; i < old_nr; i++) {
Yi Li856783b2008-02-09 02:26:01 +0800359 if (map[i].size != 0) {
360 change_point[chgidx]->addr = map[i].addr;
361 change_point[chgidx++]->pentry = &map[i];
362 change_point[chgidx]->addr = map[i].addr + map[i].size;
363 change_point[chgidx++]->pentry = &map[i];
364 }
365 }
Graf Yang8f658732008-11-18 17:48:22 +0800366 chg_nr = chgidx; /* true number of change-points */
Yi Li856783b2008-02-09 02:26:01 +0800367
368 /* sort change-point list by memory addresses (low -> high) */
369 still_changing = 1;
Graf Yang8f658732008-11-18 17:48:22 +0800370 while (still_changing) {
Yi Li856783b2008-02-09 02:26:01 +0800371 still_changing = 0;
Graf Yang8f658732008-11-18 17:48:22 +0800372 for (i = 1; i < chg_nr; i++) {
Yi Li856783b2008-02-09 02:26:01 +0800373 /* if <current_addr> > <last_addr>, swap */
374 /* or, if current=<start_addr> & last=<end_addr>, swap */
375 if ((change_point[i]->addr < change_point[i-1]->addr) ||
376 ((change_point[i]->addr == change_point[i-1]->addr) &&
377 (change_point[i]->addr == change_point[i]->pentry->addr) &&
378 (change_point[i-1]->addr != change_point[i-1]->pentry->addr))
379 ) {
380 change_tmp = change_point[i];
381 change_point[i] = change_point[i-1];
382 change_point[i-1] = change_tmp;
383 still_changing = 1;
384 }
385 }
386 }
387
388 /* create a new memmap, removing overlaps */
Graf Yang8f658732008-11-18 17:48:22 +0800389 overlap_entries = 0; /* number of entries in the overlap table */
390 new_entry = 0; /* index for creating new memmap entries */
391 last_type = 0; /* start with undefined memory type */
392 last_addr = 0; /* start with 0 as last starting address */
Yi Li856783b2008-02-09 02:26:01 +0800393 /* loop through change-points, determining affect on the new memmap */
394 for (chgidx = 0; chgidx < chg_nr; chgidx++) {
395 /* keep track of all overlapping memmap entries */
396 if (change_point[chgidx]->addr == change_point[chgidx]->pentry->addr) {
397 /* add map entry to overlap list (> 1 entry implies an overlap) */
398 overlap_list[overlap_entries++] = change_point[chgidx]->pentry;
399 } else {
400 /* remove entry from list (order independent, so swap with last) */
401 for (i = 0; i < overlap_entries; i++) {
402 if (overlap_list[i] == change_point[chgidx]->pentry)
403 overlap_list[i] = overlap_list[overlap_entries-1];
404 }
405 overlap_entries--;
406 }
407 /* if there are overlapping entries, decide which "type" to use */
408 /* (larger value takes precedence -- 1=usable, 2,3,4,4+=unusable) */
409 current_type = 0;
410 for (i = 0; i < overlap_entries; i++)
411 if (overlap_list[i]->type > current_type)
412 current_type = overlap_list[i]->type;
413 /* continue building up new memmap based on this information */
Graf Yang8f658732008-11-18 17:48:22 +0800414 if (current_type != last_type) {
Yi Li856783b2008-02-09 02:26:01 +0800415 if (last_type != 0) {
416 new_map[new_entry].size =
417 change_point[chgidx]->addr - last_addr;
418 /* move forward only if the new size was non-zero */
419 if (new_map[new_entry].size != 0)
420 if (++new_entry >= BFIN_MEMMAP_MAX)
Graf Yang8f658732008-11-18 17:48:22 +0800421 break; /* no more space left for new entries */
Yi Li856783b2008-02-09 02:26:01 +0800422 }
423 if (current_type != 0) {
424 new_map[new_entry].addr = change_point[chgidx]->addr;
425 new_map[new_entry].type = current_type;
426 last_addr = change_point[chgidx]->addr;
427 }
428 last_type = current_type;
429 }
430 }
Graf Yang8f658732008-11-18 17:48:22 +0800431 new_nr = new_entry; /* retain count for new entries */
Yi Li856783b2008-02-09 02:26:01 +0800432
Graf Yang8f658732008-11-18 17:48:22 +0800433 /* copy new mapping into original location */
Yi Li856783b2008-02-09 02:26:01 +0800434 memcpy(map, new_map, new_nr*sizeof(struct bfin_memmap_entry));
435 *pnr_map = new_nr;
436
437 return 0;
438}
439
440static void __init print_memory_map(char *who)
441{
442 int i;
443
444 for (i = 0; i < bfin_memmap.nr_map; i++) {
445 printk(KERN_DEBUG " %s: %016Lx - %016Lx ", who,
446 bfin_memmap.map[i].addr,
447 bfin_memmap.map[i].addr + bfin_memmap.map[i].size);
448 switch (bfin_memmap.map[i].type) {
449 case BFIN_MEMMAP_RAM:
Joe Perchesad361c92009-07-06 13:05:40 -0700450 printk(KERN_CONT "(usable)\n");
451 break;
Yi Li856783b2008-02-09 02:26:01 +0800452 case BFIN_MEMMAP_RESERVED:
Joe Perchesad361c92009-07-06 13:05:40 -0700453 printk(KERN_CONT "(reserved)\n");
454 break;
455 default:
456 printk(KERN_CONT "type %lu\n", bfin_memmap.map[i].type);
457 break;
Yi Li856783b2008-02-09 02:26:01 +0800458 }
459 }
460}
461
462static __init int parse_memmap(char *arg)
463{
464 unsigned long long start_at, mem_size;
465
466 if (!arg)
467 return -EINVAL;
468
469 mem_size = memparse(arg, &arg);
470 if (*arg == '@') {
471 start_at = memparse(arg+1, &arg);
472 add_memory_region(start_at, mem_size, BFIN_MEMMAP_RAM);
473 } else if (*arg == '$') {
474 start_at = memparse(arg+1, &arg);
475 add_memory_region(start_at, mem_size, BFIN_MEMMAP_RESERVED);
476 }
477
478 return 0;
479}
480
Bryan Wu1394f032007-05-06 14:50:22 -0700481/*
482 * Initial parsing of the command line. Currently, we support:
483 * - Controlling the linux memory size: mem=xxx[KMG]
484 * - Controlling the physical memory size: max_mem=xxx[KMG][$][#]
485 * $ -> reserved memory is dcacheable
486 * # -> reserved memory is icacheable
Yi Li856783b2008-02-09 02:26:01 +0800487 * - "memmap=XXX[KkmM][@][$]XXX[KkmM]" defines a memory region
488 * @ from <start> to <start>+<mem>, type RAM
489 * $ from <start> to <start>+<mem>, type RESERVED
Bryan Wu1394f032007-05-06 14:50:22 -0700490 */
491static __init void parse_cmdline_early(char *cmdline_p)
492{
493 char c = ' ', *to = cmdline_p;
494 unsigned int memsize;
495 for (;;) {
496 if (c == ' ') {
Bryan Wu1394f032007-05-06 14:50:22 -0700497 if (!memcmp(to, "mem=", 4)) {
498 to += 4;
499 memsize = memparse(to, &to);
500 if (memsize)
501 _ramend = memsize;
502
503 } else if (!memcmp(to, "max_mem=", 8)) {
504 to += 8;
505 memsize = memparse(to, &to);
506 if (memsize) {
507 physical_mem_end = memsize;
508 if (*to != ' ') {
509 if (*to == '$'
510 || *(to + 1) == '$')
Graf Yang8f658732008-11-18 17:48:22 +0800511 reserved_mem_dcache_on = 1;
Bryan Wu1394f032007-05-06 14:50:22 -0700512 if (*to == '#'
513 || *(to + 1) == '#')
Graf Yang8f658732008-11-18 17:48:22 +0800514 reserved_mem_icache_on = 1;
Bryan Wu1394f032007-05-06 14:50:22 -0700515 }
516 }
Mike Frysinger7f1e2f92009-01-07 23:14:38 +0800517 } else if (!memcmp(to, "clkin_hz=", 9)) {
518 to += 9;
519 early_init_clkin_hz(to);
Robin Getzbd854c02009-06-18 22:53:43 +0000520#ifdef CONFIG_EARLY_PRINTK
Robin Getzce3afa12007-10-09 17:28:36 +0800521 } else if (!memcmp(to, "earlyprintk=", 12)) {
522 to += 12;
523 setup_early_printk(to);
Robin Getzbd854c02009-06-18 22:53:43 +0000524#endif
Yi Li856783b2008-02-09 02:26:01 +0800525 } else if (!memcmp(to, "memmap=", 7)) {
526 to += 7;
527 parse_memmap(to);
Bryan Wu1394f032007-05-06 14:50:22 -0700528 }
Bryan Wu1394f032007-05-06 14:50:22 -0700529 }
530 c = *(to++);
531 if (!c)
532 break;
533 }
534}
535
Yi Li856783b2008-02-09 02:26:01 +0800536/*
537 * Setup memory defaults from user config.
538 * The physical memory layout looks like:
539 *
540 * [_rambase, _ramstart]: kernel image
541 * [memory_start, memory_end]: dynamic memory managed by kernel
542 * [memory_end, _ramend]: reserved memory
Bryan Wu3094c982008-10-10 21:22:01 +0800543 * [memory_mtd_start(memory_end),
Yi Li856783b2008-02-09 02:26:01 +0800544 * memory_mtd_start + mtd_size]: rootfs (if any)
545 * [_ramend - DMA_UNCACHED_REGION,
546 * _ramend]: uncached DMA region
547 * [_ramend, physical_mem_end]: memory not managed by kernel
Yi Li856783b2008-02-09 02:26:01 +0800548 */
Graf Yang8f658732008-11-18 17:48:22 +0800549static __init void memory_setup(void)
Bryan Wu1394f032007-05-06 14:50:22 -0700550{
Mike Frysingerc0eab3b2008-02-02 15:36:11 +0800551#ifdef CONFIG_MTD_UCLINUX
552 unsigned long mtd_phys = 0;
553#endif
Robin Getz2f812c02009-06-26 12:52:46 +0000554 unsigned long max_mem;
Mike Frysingerc0eab3b2008-02-02 15:36:11 +0800555
Barry Songd86bfb12010-01-07 04:11:17 +0000556 _rambase = CONFIG_BOOT_LOAD;
Mike Frysingerb7627ac2008-02-02 15:53:17 +0800557 _ramstart = (unsigned long)_end;
Bryan Wu1394f032007-05-06 14:50:22 -0700558
Yi Li856783b2008-02-09 02:26:01 +0800559 if (DMA_UNCACHED_REGION > (_ramend - _ramstart)) {
560 console_init();
Mike Frysingerd8804ad2009-04-29 06:26:46 +0000561 panic("DMA region exceeds memory limit: %lu.",
Yi Li856783b2008-02-09 02:26:01 +0800562 _ramend - _ramstart);
Mike Frysinger1aafd902007-07-25 11:19:14 +0800563 }
Robin Getz2f812c02009-06-26 12:52:46 +0000564 max_mem = memory_end = _ramend - DMA_UNCACHED_REGION;
565
566#if (defined(CONFIG_BFIN_EXTMEM_ICACHEABLE) && ANOMALY_05000263)
567 /* Due to a Hardware Anomaly we need to limit the size of usable
568 * instruction memory to max 60MB, 56 if HUNT_FOR_ZERO is on
569 * 05000263 - Hardware loop corrupted when taking an ICPLB exception
570 */
571# if (defined(CONFIG_DEBUG_HUNT_FOR_ZERO))
572 if (max_mem >= 56 * 1024 * 1024)
573 max_mem = 56 * 1024 * 1024;
574# else
575 if (max_mem >= 60 * 1024 * 1024)
576 max_mem = 60 * 1024 * 1024;
577# endif /* CONFIG_DEBUG_HUNT_FOR_ZERO */
578#endif /* ANOMALY_05000263 */
579
Bryan Wu1394f032007-05-06 14:50:22 -0700580
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800581#ifdef CONFIG_MPU
Graf Yang8f658732008-11-18 17:48:22 +0800582 /* Round up to multiple of 4MB */
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800583 memory_start = (_ramstart + 0x3fffff) & ~0x3fffff;
584#else
Bryan Wu1394f032007-05-06 14:50:22 -0700585 memory_start = PAGE_ALIGN(_ramstart);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800586#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700587
588#if defined(CONFIG_MTD_UCLINUX)
589 /* generic memory mapped MTD driver */
590 memory_mtd_end = memory_end;
591
592 mtd_phys = _ramstart;
593 mtd_size = PAGE_ALIGN(*((unsigned long *)(mtd_phys + 8)));
594
595# if defined(CONFIG_EXT2_FS) || defined(CONFIG_EXT3_FS)
596 if (*((unsigned short *)(mtd_phys + 0x438)) == EXT2_SUPER_MAGIC)
597 mtd_size =
598 PAGE_ALIGN(*((unsigned long *)(mtd_phys + 0x404)) << 10);
599# endif
600
601# if defined(CONFIG_CRAMFS)
602 if (*((unsigned long *)(mtd_phys)) == CRAMFS_MAGIC)
603 mtd_size = PAGE_ALIGN(*((unsigned long *)(mtd_phys + 0x4)));
604# endif
605
606# if defined(CONFIG_ROMFS_FS)
607 if (((unsigned long *)mtd_phys)[0] == ROMSB_WORD0
Robin Getz2f812c02009-06-26 12:52:46 +0000608 && ((unsigned long *)mtd_phys)[1] == ROMSB_WORD1) {
Bryan Wu1394f032007-05-06 14:50:22 -0700609 mtd_size =
610 PAGE_ALIGN(be32_to_cpu(((unsigned long *)mtd_phys)[2]));
Robin Getz2f812c02009-06-26 12:52:46 +0000611
612 /* ROM_FS is XIP, so if we found it, we need to limit memory */
613 if (memory_end > max_mem) {
614 pr_info("Limiting kernel memory to %liMB due to anomaly 05000263\n", max_mem >> 20);
615 memory_end = max_mem;
616 }
617 }
Bryan Wu1394f032007-05-06 14:50:22 -0700618# endif /* CONFIG_ROMFS_FS */
619
Robin Getzdc437b12009-06-26 12:23:51 +0000620 /* Since the default MTD_UCLINUX has no magic number, we just blindly
621 * read 8 past the end of the kernel's image, and look at it.
622 * When no image is attached, mtd_size is set to a random number
623 * Do some basic sanity checks before operating on things
624 */
625 if (mtd_size == 0 || memory_end <= mtd_size) {
626 pr_emerg("Could not find valid ram mtd attached.\n");
627 } else {
628 memory_end -= mtd_size;
Bryan Wu1394f032007-05-06 14:50:22 -0700629
Robin Getzdc437b12009-06-26 12:23:51 +0000630 /* Relocate MTD image to the top of memory after the uncached memory area */
631 uclinux_ram_map.phys = memory_mtd_start = memory_end;
632 uclinux_ram_map.size = mtd_size;
633 pr_info("Found mtd parition at 0x%p, (len=0x%lx), moving to 0x%p\n",
634 _end, mtd_size, (void *)memory_mtd_start);
635 dma_memcpy((void *)uclinux_ram_map.phys, _end, uclinux_ram_map.size);
Bryan Wu1394f032007-05-06 14:50:22 -0700636 }
Bryan Wu1394f032007-05-06 14:50:22 -0700637#endif /* CONFIG_MTD_UCLINUX */
638
Robin Getz2f812c02009-06-26 12:52:46 +0000639 /* We need lo limit memory, since everything could have a text section
640 * of userspace in it, and expose anomaly 05000263. If the anomaly
641 * doesn't exist, or we don't need to - then dont.
Bryan Wu1394f032007-05-06 14:50:22 -0700642 */
Robin Getz2f812c02009-06-26 12:52:46 +0000643 if (memory_end > max_mem) {
644 pr_info("Limiting kernel memory to %liMB due to anomaly 05000263\n", max_mem >> 20);
645 memory_end = max_mem;
646 }
Bryan Wu1394f032007-05-06 14:50:22 -0700647
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800648#ifdef CONFIG_MPU
Barry Songe18e7dd2009-12-07 10:05:58 +0000649#if defined(CONFIG_ROMFS_ON_MTD) && defined(CONFIG_MTD_ROM)
650 page_mask_nelts = (((_ramend + ASYNC_BANK3_BASE + ASYNC_BANK3_SIZE -
651 ASYNC_BANK0_BASE) >> PAGE_SHIFT) + 31) / 32;
652#else
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800653 page_mask_nelts = ((_ramend >> PAGE_SHIFT) + 31) / 32;
Barry Songe18e7dd2009-12-07 10:05:58 +0000654#endif
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800655 page_mask_order = get_order(3 * page_mask_nelts * sizeof(long));
656#endif
657
Bryan Wu1394f032007-05-06 14:50:22 -0700658 init_mm.start_code = (unsigned long)_stext;
659 init_mm.end_code = (unsigned long)_etext;
660 init_mm.end_data = (unsigned long)_edata;
661 init_mm.brk = (unsigned long)0;
662
Yi Li856783b2008-02-09 02:26:01 +0800663 printk(KERN_INFO "Board Memory: %ldMB\n", physical_mem_end >> 20);
664 printk(KERN_INFO "Kernel Managed Memory: %ldMB\n", _ramend >> 20);
665
Mike Frysingerb7627ac2008-02-02 15:53:17 +0800666 printk(KERN_INFO "Memory map:\n"
Joe Perchesad361c92009-07-06 13:05:40 -0700667 " fixedcode = 0x%p-0x%p\n"
668 " text = 0x%p-0x%p\n"
669 " rodata = 0x%p-0x%p\n"
670 " bss = 0x%p-0x%p\n"
671 " data = 0x%p-0x%p\n"
672 " stack = 0x%p-0x%p\n"
673 " init = 0x%p-0x%p\n"
674 " available = 0x%p-0x%p\n"
Yi Li856783b2008-02-09 02:26:01 +0800675#ifdef CONFIG_MTD_UCLINUX
Joe Perchesad361c92009-07-06 13:05:40 -0700676 " rootfs = 0x%p-0x%p\n"
Yi Li856783b2008-02-09 02:26:01 +0800677#endif
678#if DMA_UNCACHED_REGION > 0
Joe Perchesad361c92009-07-06 13:05:40 -0700679 " DMA Zone = 0x%p-0x%p\n"
Yi Li856783b2008-02-09 02:26:01 +0800680#endif
Mike Frysinger8929ecf82008-02-22 16:35:20 +0800681 , (void *)FIXED_CODE_START, (void *)FIXED_CODE_END,
682 _stext, _etext,
Yi Li856783b2008-02-09 02:26:01 +0800683 __start_rodata, __end_rodata,
Mike Frysingerb7627ac2008-02-02 15:53:17 +0800684 __bss_start, __bss_stop,
Yi Li856783b2008-02-09 02:26:01 +0800685 _sdata, _edata,
686 (void *)&init_thread_union,
Barry Song6feda3a2010-01-05 07:05:50 +0000687 (void *)((int)(&init_thread_union) + THREAD_SIZE),
Mike Frysingerb7627ac2008-02-02 15:53:17 +0800688 __init_begin, __init_end,
689 (void *)_ramstart, (void *)memory_end
Yi Li856783b2008-02-09 02:26:01 +0800690#ifdef CONFIG_MTD_UCLINUX
691 , (void *)memory_mtd_start, (void *)(memory_mtd_start + mtd_size)
692#endif
693#if DMA_UNCACHED_REGION > 0
694 , (void *)(_ramend - DMA_UNCACHED_REGION), (void *)(_ramend)
695#endif
696 );
697}
698
Yi Li2e8d7962008-03-26 07:08:12 +0800699/*
700 * Find the lowest, highest page frame number we have available
701 */
702void __init find_min_max_pfn(void)
703{
704 int i;
705
706 max_pfn = 0;
707 min_low_pfn = memory_end;
708
709 for (i = 0; i < bfin_memmap.nr_map; i++) {
710 unsigned long start, end;
711 /* RAM? */
712 if (bfin_memmap.map[i].type != BFIN_MEMMAP_RAM)
713 continue;
714 start = PFN_UP(bfin_memmap.map[i].addr);
715 end = PFN_DOWN(bfin_memmap.map[i].addr +
716 bfin_memmap.map[i].size);
717 if (start >= end)
718 continue;
719 if (end > max_pfn)
720 max_pfn = end;
721 if (start < min_low_pfn)
722 min_low_pfn = start;
723 }
724}
725
Yi Li856783b2008-02-09 02:26:01 +0800726static __init void setup_bootmem_allocator(void)
727{
728 int bootmap_size;
729 int i;
Yi Li2e8d7962008-03-26 07:08:12 +0800730 unsigned long start_pfn, end_pfn;
Yi Li856783b2008-02-09 02:26:01 +0800731 unsigned long curr_pfn, last_pfn, size;
732
733 /* mark memory between memory_start and memory_end usable */
734 add_memory_region(memory_start,
735 memory_end - memory_start, BFIN_MEMMAP_RAM);
736 /* sanity check for overlap */
737 sanitize_memmap(bfin_memmap.map, &bfin_memmap.nr_map);
738 print_memory_map("boot memmap");
739
Michael Hennerich05d17df2009-08-21 03:49:19 +0000740 /* initialize globals in linux/bootmem.h */
Yi Li2e8d7962008-03-26 07:08:12 +0800741 find_min_max_pfn();
742 /* pfn of the last usable page frame */
743 if (max_pfn > memory_end >> PAGE_SHIFT)
744 max_pfn = memory_end >> PAGE_SHIFT;
745 /* pfn of last page frame directly mapped by kernel */
746 max_low_pfn = max_pfn;
747 /* pfn of the first usable page frame after kernel image*/
748 if (min_low_pfn < memory_start >> PAGE_SHIFT)
749 min_low_pfn = memory_start >> PAGE_SHIFT;
750
751 start_pfn = PAGE_OFFSET >> PAGE_SHIFT;
752 end_pfn = memory_end >> PAGE_SHIFT;
Yi Li856783b2008-02-09 02:26:01 +0800753
754 /*
Graf Yang8f658732008-11-18 17:48:22 +0800755 * give all the memory to the bootmap allocator, tell it to put the
Yi Li856783b2008-02-09 02:26:01 +0800756 * boot mem_map at the start of memory.
757 */
758 bootmap_size = init_bootmem_node(NODE_DATA(0),
759 memory_start >> PAGE_SHIFT, /* map goes here */
Yi Li2e8d7962008-03-26 07:08:12 +0800760 start_pfn, end_pfn);
Yi Li856783b2008-02-09 02:26:01 +0800761
762 /* register the memmap regions with the bootmem allocator */
763 for (i = 0; i < bfin_memmap.nr_map; i++) {
764 /*
765 * Reserve usable memory
766 */
767 if (bfin_memmap.map[i].type != BFIN_MEMMAP_RAM)
768 continue;
769 /*
770 * We are rounding up the start address of usable memory:
771 */
772 curr_pfn = PFN_UP(bfin_memmap.map[i].addr);
Yi Li2e8d7962008-03-26 07:08:12 +0800773 if (curr_pfn >= end_pfn)
Yi Li856783b2008-02-09 02:26:01 +0800774 continue;
775 /*
776 * ... and at the end of the usable range downwards:
777 */
778 last_pfn = PFN_DOWN(bfin_memmap.map[i].addr +
779 bfin_memmap.map[i].size);
780
Yi Li2e8d7962008-03-26 07:08:12 +0800781 if (last_pfn > end_pfn)
782 last_pfn = end_pfn;
Yi Li856783b2008-02-09 02:26:01 +0800783
784 /*
785 * .. finally, did all the rounding and playing
786 * around just make the area go away?
787 */
788 if (last_pfn <= curr_pfn)
789 continue;
790
791 size = last_pfn - curr_pfn;
792 free_bootmem(PFN_PHYS(curr_pfn), PFN_PHYS(size));
793 }
794
795 /* reserve memory before memory_start, including bootmap */
796 reserve_bootmem(PAGE_OFFSET,
797 memory_start + bootmap_size + PAGE_SIZE - 1 - PAGE_OFFSET,
798 BOOTMEM_DEFAULT);
799}
800
Mike Frysingera086ee22008-04-25 02:04:05 +0800801#define EBSZ_TO_MEG(ebsz) \
802({ \
803 int meg = 0; \
804 switch (ebsz & 0xf) { \
805 case 0x1: meg = 16; break; \
806 case 0x3: meg = 32; break; \
807 case 0x5: meg = 64; break; \
808 case 0x7: meg = 128; break; \
809 case 0x9: meg = 256; break; \
810 case 0xb: meg = 512; break; \
811 } \
812 meg; \
813})
814static inline int __init get_mem_size(void)
815{
Michael Hennerich99d95bb2008-07-14 17:04:14 +0800816#if defined(EBIU_SDBCTL)
817# if defined(BF561_FAMILY)
Mike Frysingera086ee22008-04-25 02:04:05 +0800818 int ret = 0;
819 u32 sdbctl = bfin_read_EBIU_SDBCTL();
820 ret += EBSZ_TO_MEG(sdbctl >> 0);
821 ret += EBSZ_TO_MEG(sdbctl >> 8);
822 ret += EBSZ_TO_MEG(sdbctl >> 16);
823 ret += EBSZ_TO_MEG(sdbctl >> 24);
824 return ret;
Michael Hennerich99d95bb2008-07-14 17:04:14 +0800825# else
Mike Frysingera086ee22008-04-25 02:04:05 +0800826 return EBSZ_TO_MEG(bfin_read_EBIU_SDBCTL());
Michael Hennerich99d95bb2008-07-14 17:04:14 +0800827# endif
828#elif defined(EBIU_DDRCTL1)
Michael Hennerich1e780422008-04-25 04:31:23 +0800829 u32 ddrctl = bfin_read_EBIU_DDRCTL1();
830 int ret = 0;
831 switch (ddrctl & 0xc0000) {
832 case DEVSZ_64: ret = 64 / 8;
833 case DEVSZ_128: ret = 128 / 8;
834 case DEVSZ_256: ret = 256 / 8;
835 case DEVSZ_512: ret = 512 / 8;
Mike Frysingera086ee22008-04-25 02:04:05 +0800836 }
Michael Hennerich1e780422008-04-25 04:31:23 +0800837 switch (ddrctl & 0x30000) {
838 case DEVWD_4: ret *= 2;
839 case DEVWD_8: ret *= 2;
840 case DEVWD_16: break;
841 }
Mike Frysingerb1b154e2008-07-26 18:02:05 +0800842 if ((ddrctl & 0xc000) == 0x4000)
843 ret *= 2;
Michael Hennerich1e780422008-04-25 04:31:23 +0800844 return ret;
Mike Frysingera086ee22008-04-25 02:04:05 +0800845#endif
846 BUG();
847}
848
Sonic Zhangb635f192009-09-23 08:06:25 +0000849__attribute__((weak))
850void __init native_machine_early_platform_add_devices(void)
851{
852}
853
Yi Li856783b2008-02-09 02:26:01 +0800854void __init setup_arch(char **cmdline_p)
855{
Mike Frysinger9f8e8952008-04-24 06:20:11 +0800856 unsigned long sclk, cclk;
Yi Li856783b2008-02-09 02:26:01 +0800857
Sonic Zhangb635f192009-09-23 08:06:25 +0000858 native_machine_early_platform_add_devices();
859
Robin Getz3f871fe2009-07-06 14:53:19 +0000860 enable_shadow_console();
861
Robin Getzbd854c02009-06-18 22:53:43 +0000862 /* Check to make sure we are running on the right processor */
863 if (unlikely(CPUID != bfin_cpuid()))
864 printk(KERN_ERR "ERROR: Not running on ADSP-%s: unknown CPUID 0x%04x Rev 0.%d\n",
865 CPU, bfin_cpuid(), bfin_revid());
866
Yi Li856783b2008-02-09 02:26:01 +0800867#ifdef CONFIG_DUMMY_CONSOLE
868 conswitchp = &dummy_con;
869#endif
870
871#if defined(CONFIG_CMDLINE_BOOL)
872 strncpy(&command_line[0], CONFIG_CMDLINE, sizeof(command_line));
873 command_line[sizeof(command_line) - 1] = 0;
874#endif
875
876 /* Keep a copy of command line */
877 *cmdline_p = &command_line[0];
878 memcpy(boot_command_line, command_line, COMMAND_LINE_SIZE);
879 boot_command_line[COMMAND_LINE_SIZE - 1] = '\0';
880
Yi Li856783b2008-02-09 02:26:01 +0800881 memset(&bfin_memmap, 0, sizeof(bfin_memmap));
882
Robin Getzbd854c02009-06-18 22:53:43 +0000883 /* If the user does not specify things on the command line, use
884 * what the bootloader set things up as
885 */
886 physical_mem_end = 0;
Yi Li856783b2008-02-09 02:26:01 +0800887 parse_cmdline_early(&command_line[0]);
888
Robin Getzbd854c02009-06-18 22:53:43 +0000889 if (_ramend == 0)
890 _ramend = get_mem_size() * 1024 * 1024;
891
Yi Li856783b2008-02-09 02:26:01 +0800892 if (physical_mem_end == 0)
893 physical_mem_end = _ramend;
894
895 memory_setup();
896
Mike Frysinger7e64aca2008-08-06 17:17:10 +0800897 /* Initialize Async memory banks */
898 bfin_write_EBIU_AMBCTL0(AMBCTL0VAL);
899 bfin_write_EBIU_AMBCTL1(AMBCTL1VAL);
900 bfin_write_EBIU_AMGCTL(AMGCTLVAL);
901#ifdef CONFIG_EBIU_MBSCTLVAL
902 bfin_write_EBIU_MBSCTL(CONFIG_EBIU_MBSCTLVAL);
903 bfin_write_EBIU_MODE(CONFIG_EBIU_MODEVAL);
904 bfin_write_EBIU_FCTL(CONFIG_EBIU_FCTLVAL);
905#endif
Michael Hennerich7a4a2072010-07-05 13:39:16 +0000906#ifdef CONFIG_BFIN_HYSTERESIS_CONTROL
907 bfin_write_PORTF_HYSTERISIS(HYST_PORTF_0_15);
908 bfin_write_PORTG_HYSTERISIS(HYST_PORTG_0_15);
909 bfin_write_PORTH_HYSTERISIS(HYST_PORTH_0_15);
910 bfin_write_MISCPORT_HYSTERISIS((bfin_read_MISCPORT_HYSTERISIS() &
911 ~HYST_NONEGPIO_MASK) | HYST_NONEGPIO);
912#endif
Mike Frysinger7e64aca2008-08-06 17:17:10 +0800913
Yi Li856783b2008-02-09 02:26:01 +0800914 cclk = get_cclk();
915 sclk = get_sclk();
916
Sonic Zhang7f3aee32009-05-07 10:04:19 +0000917 if ((ANOMALY_05000273 || ANOMALY_05000274) && (cclk >> 1) < sclk)
918 panic("ANOMALY 05000273 or 05000274: CCLK must be >= 2*SCLK");
Yi Li856783b2008-02-09 02:26:01 +0800919
920#ifdef BF561_FAMILY
921 if (ANOMALY_05000266) {
922 bfin_read_IMDMA_D0_IRQ_STATUS();
923 bfin_read_IMDMA_D1_IRQ_STATUS();
924 }
925#endif
926 printk(KERN_INFO "Hardware Trace ");
927 if (bfin_read_TBUFCTL() & 0x1)
Joe Perchesad361c92009-07-06 13:05:40 -0700928 printk(KERN_CONT "Active ");
Yi Li856783b2008-02-09 02:26:01 +0800929 else
Joe Perchesad361c92009-07-06 13:05:40 -0700930 printk(KERN_CONT "Off ");
Yi Li856783b2008-02-09 02:26:01 +0800931 if (bfin_read_TBUFCTL() & 0x2)
Joe Perchesad361c92009-07-06 13:05:40 -0700932 printk(KERN_CONT "and Enabled\n");
Yi Li856783b2008-02-09 02:26:01 +0800933 else
Joe Perchesad361c92009-07-06 13:05:40 -0700934 printk(KERN_CONT "and Disabled\n");
Yi Li856783b2008-02-09 02:26:01 +0800935
Robin Getz76e8fe42009-02-04 16:49:45 +0800936 printk(KERN_INFO "Boot Mode: %i\n", bfin_read_SYSCR() & 0xF);
937
Mike Frysingered1fb602009-02-04 16:49:45 +0800938 /* Newer parts mirror SWRST bits in SYSCR */
939#if defined(CONFIG_BF53x) || defined(CONFIG_BF561) || \
940 defined(CONFIG_BF538) || defined(CONFIG_BF539)
Robin Getz7728ec32007-10-29 18:12:15 +0800941 _bfin_swrst = bfin_read_SWRST();
Mike Frysingered1fb602009-02-04 16:49:45 +0800942#else
Sonic Zhang0de4adf2009-06-15 07:39:19 +0000943 /* Clear boot mode field */
944 _bfin_swrst = bfin_read_SYSCR() & ~0xf;
Mike Frysingered1fb602009-02-04 16:49:45 +0800945#endif
Robin Getz7728ec32007-10-29 18:12:15 +0800946
Robin Getz0c7a6b22008-10-08 16:27:12 +0800947#ifdef CONFIG_DEBUG_DOUBLEFAULT_PRINT
948 bfin_write_SWRST(_bfin_swrst & ~DOUBLE_FAULT);
949#endif
950#ifdef CONFIG_DEBUG_DOUBLEFAULT_RESET
951 bfin_write_SWRST(_bfin_swrst | DOUBLE_FAULT);
952#endif
Robin Getz2d200982008-07-26 19:41:40 +0800953
Graf Yang8f658732008-11-18 17:48:22 +0800954#ifdef CONFIG_SMP
955 if (_bfin_swrst & SWRST_DBL_FAULT_A) {
956#else
Robin Getz0c7a6b22008-10-08 16:27:12 +0800957 if (_bfin_swrst & RESET_DOUBLE) {
Graf Yang8f658732008-11-18 17:48:22 +0800958#endif
Robin Getz0c7a6b22008-10-08 16:27:12 +0800959 printk(KERN_EMERG "Recovering from DOUBLE FAULT event\n");
960#ifdef CONFIG_DEBUG_DOUBLEFAULT
961 /* We assume the crashing kernel, and the current symbol table match */
962 printk(KERN_EMERG " While handling exception (EXCAUSE = 0x%x) at %pF\n",
963 (int)init_saved_seqstat & SEQSTAT_EXCAUSE, init_saved_retx);
964 printk(KERN_NOTICE " DCPLB_FAULT_ADDR: %pF\n", init_saved_dcplb_fault_addr);
965 printk(KERN_NOTICE " ICPLB_FAULT_ADDR: %pF\n", init_saved_icplb_fault_addr);
966#endif
967 printk(KERN_NOTICE " The instruction at %pF caused a double exception\n",
968 init_retx);
969 } else if (_bfin_swrst & RESET_WDOG)
Robin Getz7728ec32007-10-29 18:12:15 +0800970 printk(KERN_INFO "Recovering from Watchdog event\n");
971 else if (_bfin_swrst & RESET_SOFTWARE)
972 printk(KERN_NOTICE "Reset caused by Software reset\n");
973
Mike Frysingerbe1577e2010-05-10 05:21:50 +0000974 printk(KERN_INFO "Blackfin support (C) 2004-2010 Analog Devices, Inc.\n");
Jie Zhangde3025f2007-06-25 18:04:12 +0800975 if (bfin_compiled_revid() == 0xffff)
Robin Getz7a1a8cc2009-10-20 17:22:18 +0000976 printk(KERN_INFO "Compiled for ADSP-%s Rev any, running on 0.%d\n", CPU, bfin_revid());
Jie Zhangde3025f2007-06-25 18:04:12 +0800977 else if (bfin_compiled_revid() == -1)
978 printk(KERN_INFO "Compiled for ADSP-%s Rev none\n", CPU);
979 else
980 printk(KERN_INFO "Compiled for ADSP-%s Rev 0.%d\n", CPU, bfin_compiled_revid());
Robin Getze482cad2008-10-10 18:21:45 +0800981
Robin Getzbd854c02009-06-18 22:53:43 +0000982 if (likely(CPUID == bfin_cpuid())) {
Robin Getze482cad2008-10-10 18:21:45 +0800983 if (bfin_revid() != bfin_compiled_revid()) {
984 if (bfin_compiled_revid() == -1)
985 printk(KERN_ERR "Warning: Compiled for Rev none, but running on Rev %d\n",
986 bfin_revid());
Robin Getz7419a322009-01-07 23:14:39 +0800987 else if (bfin_compiled_revid() != 0xffff) {
Robin Getze482cad2008-10-10 18:21:45 +0800988 printk(KERN_ERR "Warning: Compiled for Rev %d, but running on Rev %d\n",
989 bfin_compiled_revid(), bfin_revid());
Robin Getz7419a322009-01-07 23:14:39 +0800990 if (bfin_compiled_revid() > bfin_revid())
Mike Frysingerd8804ad2009-04-29 06:26:46 +0000991 panic("Error: you are missing anomaly workarounds for this rev");
Robin Getz7419a322009-01-07 23:14:39 +0800992 }
Robin Getze482cad2008-10-10 18:21:45 +0800993 }
Mike Frysingerda986b92008-10-28 13:58:15 +0800994 if (bfin_revid() < CONFIG_BF_REV_MIN || bfin_revid() > CONFIG_BF_REV_MAX)
Robin Getze482cad2008-10-10 18:21:45 +0800995 printk(KERN_ERR "Warning: Unsupported Chip Revision ADSP-%s Rev 0.%d detected\n",
996 CPU, bfin_revid());
Jie Zhangde3025f2007-06-25 18:04:12 +0800997 }
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800998
Bryan Wu1394f032007-05-06 14:50:22 -0700999 printk(KERN_INFO "Blackfin Linux support by http://blackfin.uclinux.org/\n");
1000
Mike Frysingerb5c0e2e2007-09-12 17:31:59 +08001001 printk(KERN_INFO "Processor Speed: %lu MHz core clock and %lu MHz System Clock\n",
Graf Yang8f658732008-11-18 17:48:22 +08001002 cclk / 1000000, sclk / 1000000);
Bryan Wu1394f032007-05-06 14:50:22 -07001003
Yi Li856783b2008-02-09 02:26:01 +08001004 setup_bootmem_allocator();
Bryan Wu1394f032007-05-06 14:50:22 -07001005
Bryan Wu1394f032007-05-06 14:50:22 -07001006 paging_init();
1007
Bernd Schmidt7adfb582007-06-21 11:34:16 +08001008 /* Copy atomic sequences to their fixed location, and sanity check that
1009 these locations are the ones that we advertise to userspace. */
1010 memcpy((void *)FIXED_CODE_START, &fixed_code_start,
1011 FIXED_CODE_END - FIXED_CODE_START);
1012 BUG_ON((char *)&sigreturn_stub - (char *)&fixed_code_start
1013 != SIGRETURN_STUB - FIXED_CODE_START);
1014 BUG_ON((char *)&atomic_xchg32 - (char *)&fixed_code_start
1015 != ATOMIC_XCHG32 - FIXED_CODE_START);
1016 BUG_ON((char *)&atomic_cas32 - (char *)&fixed_code_start
1017 != ATOMIC_CAS32 - FIXED_CODE_START);
1018 BUG_ON((char *)&atomic_add32 - (char *)&fixed_code_start
1019 != ATOMIC_ADD32 - FIXED_CODE_START);
1020 BUG_ON((char *)&atomic_sub32 - (char *)&fixed_code_start
1021 != ATOMIC_SUB32 - FIXED_CODE_START);
1022 BUG_ON((char *)&atomic_ior32 - (char *)&fixed_code_start
1023 != ATOMIC_IOR32 - FIXED_CODE_START);
1024 BUG_ON((char *)&atomic_and32 - (char *)&fixed_code_start
1025 != ATOMIC_AND32 - FIXED_CODE_START);
1026 BUG_ON((char *)&atomic_xor32 - (char *)&fixed_code_start
1027 != ATOMIC_XOR32 - FIXED_CODE_START);
Robin Getz9f336a52007-10-29 18:23:28 +08001028 BUG_ON((char *)&safe_user_instruction - (char *)&fixed_code_start
1029 != SAFE_USER_INSTRUCTION - FIXED_CODE_START);
Bernd Schmidt29440a22007-07-12 16:25:29 +08001030
Graf Yang8f658732008-11-18 17:48:22 +08001031#ifdef CONFIG_SMP
1032 platform_init_cpus();
1033#endif
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001034 init_exception_vectors();
Graf Yang8f658732008-11-18 17:48:22 +08001035 bfin_cache_init(); /* Initialize caches for the boot CPU */
Bryan Wu1394f032007-05-06 14:50:22 -07001036}
1037
Bryan Wu1394f032007-05-06 14:50:22 -07001038static int __init topology_init(void)
1039{
Graf Yang8f658732008-11-18 17:48:22 +08001040 unsigned int cpu;
Michael Hennerich6cda2e92008-02-02 15:10:51 +08001041
1042 for_each_possible_cpu(cpu) {
Graf Yang8f658732008-11-18 17:48:22 +08001043 register_cpu(&per_cpu(cpu_data, cpu).cpu, cpu);
Michael Hennerich6cda2e92008-02-02 15:10:51 +08001044 }
1045
Bryan Wu1394f032007-05-06 14:50:22 -07001046 return 0;
Bryan Wu1394f032007-05-06 14:50:22 -07001047}
1048
1049subsys_initcall(topology_init);
1050
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001051/* Get the input clock frequency */
1052static u_long cached_clkin_hz = CONFIG_CLKIN_HZ;
1053static u_long get_clkin_hz(void)
1054{
1055 return cached_clkin_hz;
1056}
1057static int __init early_init_clkin_hz(char *buf)
1058{
1059 cached_clkin_hz = simple_strtoul(buf, NULL, 0);
Mike Frysinger508808c2009-01-07 23:14:38 +08001060#ifdef BFIN_KERNEL_CLOCK
1061 if (cached_clkin_hz != CONFIG_CLKIN_HZ)
1062 panic("cannot change clkin_hz when reprogramming clocks");
1063#endif
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001064 return 1;
1065}
1066early_param("clkin_hz=", early_init_clkin_hz);
1067
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001068/* Get the voltage input multiplier */
Mike Frysinger52a07812007-06-11 15:31:30 +08001069static u_long get_vco(void)
Bryan Wu1394f032007-05-06 14:50:22 -07001070{
Mike Frysingere32f55d2009-01-07 23:14:39 +08001071 static u_long cached_vco;
1072 u_long msel, pll_ctl;
Bryan Wu1394f032007-05-06 14:50:22 -07001073
Mike Frysingere32f55d2009-01-07 23:14:39 +08001074 /* The assumption here is that VCO never changes at runtime.
1075 * If, someday, we support that, then we'll have to change this.
1076 */
1077 if (cached_vco)
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001078 return cached_vco;
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001079
Mike Frysingere32f55d2009-01-07 23:14:39 +08001080 pll_ctl = bfin_read_PLL_CTL();
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001081 msel = (pll_ctl >> 9) & 0x3F;
Bryan Wu1394f032007-05-06 14:50:22 -07001082 if (0 == msel)
1083 msel = 64;
1084
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001085 cached_vco = get_clkin_hz();
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001086 cached_vco >>= (1 & pll_ctl); /* DF bit */
1087 cached_vco *= msel;
1088 return cached_vco;
Bryan Wu1394f032007-05-06 14:50:22 -07001089}
1090
Mike Frysinger2f6cf7b2007-10-21 22:59:49 +08001091/* Get the Core clock */
Bryan Wu1394f032007-05-06 14:50:22 -07001092u_long get_cclk(void)
1093{
Mike Frysingere32f55d2009-01-07 23:14:39 +08001094 static u_long cached_cclk_pll_div, cached_cclk;
Bryan Wu1394f032007-05-06 14:50:22 -07001095 u_long csel, ssel;
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001096
Bryan Wu1394f032007-05-06 14:50:22 -07001097 if (bfin_read_PLL_STAT() & 0x1)
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001098 return get_clkin_hz();
Bryan Wu1394f032007-05-06 14:50:22 -07001099
1100 ssel = bfin_read_PLL_DIV();
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001101 if (ssel == cached_cclk_pll_div)
1102 return cached_cclk;
1103 else
1104 cached_cclk_pll_div = ssel;
1105
Bryan Wu1394f032007-05-06 14:50:22 -07001106 csel = ((ssel >> 4) & 0x03);
1107 ssel &= 0xf;
1108 if (ssel && ssel < (1 << csel)) /* SCLK > CCLK */
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001109 cached_cclk = get_vco() / ssel;
1110 else
1111 cached_cclk = get_vco() >> csel;
1112 return cached_cclk;
Bryan Wu1394f032007-05-06 14:50:22 -07001113}
Bryan Wu1394f032007-05-06 14:50:22 -07001114EXPORT_SYMBOL(get_cclk);
1115
1116/* Get the System clock */
1117u_long get_sclk(void)
1118{
Mike Frysingere32f55d2009-01-07 23:14:39 +08001119 static u_long cached_sclk;
Bryan Wu1394f032007-05-06 14:50:22 -07001120 u_long ssel;
1121
Mike Frysingere32f55d2009-01-07 23:14:39 +08001122 /* The assumption here is that SCLK never changes at runtime.
1123 * If, someday, we support that, then we'll have to change this.
1124 */
1125 if (cached_sclk)
1126 return cached_sclk;
1127
Bryan Wu1394f032007-05-06 14:50:22 -07001128 if (bfin_read_PLL_STAT() & 0x1)
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001129 return get_clkin_hz();
Bryan Wu1394f032007-05-06 14:50:22 -07001130
Mike Frysingere32f55d2009-01-07 23:14:39 +08001131 ssel = bfin_read_PLL_DIV() & 0xf;
Bryan Wu1394f032007-05-06 14:50:22 -07001132 if (0 == ssel) {
1133 printk(KERN_WARNING "Invalid System Clock\n");
1134 ssel = 1;
1135 }
1136
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001137 cached_sclk = get_vco() / ssel;
1138 return cached_sclk;
Bryan Wu1394f032007-05-06 14:50:22 -07001139}
Bryan Wu1394f032007-05-06 14:50:22 -07001140EXPORT_SYMBOL(get_sclk);
1141
Mike Frysinger2f6cf7b2007-10-21 22:59:49 +08001142unsigned long sclk_to_usecs(unsigned long sclk)
1143{
Mike Frysinger1754a5d2007-11-23 11:28:11 +08001144 u64 tmp = USEC_PER_SEC * (u64)sclk;
1145 do_div(tmp, get_sclk());
1146 return tmp;
Mike Frysinger2f6cf7b2007-10-21 22:59:49 +08001147}
1148EXPORT_SYMBOL(sclk_to_usecs);
1149
1150unsigned long usecs_to_sclk(unsigned long usecs)
1151{
Mike Frysinger1754a5d2007-11-23 11:28:11 +08001152 u64 tmp = get_sclk() * (u64)usecs;
1153 do_div(tmp, USEC_PER_SEC);
1154 return tmp;
Mike Frysinger2f6cf7b2007-10-21 22:59:49 +08001155}
1156EXPORT_SYMBOL(usecs_to_sclk);
1157
Bryan Wu1394f032007-05-06 14:50:22 -07001158/*
1159 * Get CPU information for use by the procfs.
1160 */
1161static int show_cpuinfo(struct seq_file *m, void *v)
1162{
Mike Frysinger066954a2007-10-21 22:36:06 +08001163 char *cpu, *mmu, *fpu, *vendor, *cache;
Bryan Wu1394f032007-05-06 14:50:22 -07001164 uint32_t revid;
Mike Frysinger275123e2009-01-07 23:14:39 +08001165 int cpu_num = *(unsigned int *)v;
Michael Hennericha5f07172008-11-18 18:04:31 +08001166 u_long sclk, cclk;
Robin Getz9de3a0b2008-07-26 19:39:19 +08001167 u_int icache_size = BFIN_ICACHESIZE / 1024, dcache_size = 0, dsup_banks = 0;
Mike Frysinger275123e2009-01-07 23:14:39 +08001168 struct blackfin_cpudata *cpudata = &per_cpu(cpu_data, cpu_num);
Bryan Wu1394f032007-05-06 14:50:22 -07001169
1170 cpu = CPU;
1171 mmu = "none";
1172 fpu = "none";
1173 revid = bfin_revid();
Bryan Wu1394f032007-05-06 14:50:22 -07001174
Bryan Wu1394f032007-05-06 14:50:22 -07001175 sclk = get_sclk();
Michael Hennericha5f07172008-11-18 18:04:31 +08001176 cclk = get_cclk();
Bryan Wu1394f032007-05-06 14:50:22 -07001177
Robin Getz73b0c0b2007-10-21 17:03:31 +08001178 switch (bfin_read_CHIPID() & CHIPID_MANUFACTURE) {
Mike Frysinger066954a2007-10-21 22:36:06 +08001179 case 0xca:
1180 vendor = "Analog Devices";
Robin Getz73b0c0b2007-10-21 17:03:31 +08001181 break;
1182 default:
Mike Frysinger066954a2007-10-21 22:36:06 +08001183 vendor = "unknown";
1184 break;
Robin Getz73b0c0b2007-10-21 17:03:31 +08001185 }
Bryan Wu1394f032007-05-06 14:50:22 -07001186
Mike Frysinger275123e2009-01-07 23:14:39 +08001187 seq_printf(m, "processor\t: %d\n" "vendor_id\t: %s\n", cpu_num, vendor);
Robin Getze482cad2008-10-10 18:21:45 +08001188
1189 if (CPUID == bfin_cpuid())
1190 seq_printf(m, "cpu family\t: 0x%04x\n", CPUID);
1191 else
1192 seq_printf(m, "cpu family\t: Compiled for:0x%04x, running on:0x%04x\n",
1193 CPUID, bfin_cpuid());
1194
1195 seq_printf(m, "model name\t: ADSP-%s %lu(MHz CCLK) %lu(MHz SCLK) (%s)\n"
Robin Getz2466ac62009-06-08 17:52:27 +00001196 "stepping\t: %d ",
Michael Hennericha5f07172008-11-18 18:04:31 +08001197 cpu, cclk/1000000, sclk/1000000,
Robin Getz253bcf42008-04-24 05:57:13 +08001198#ifdef CONFIG_MPU
1199 "mpu on",
1200#else
1201 "mpu off",
1202#endif
Robin Getz73b0c0b2007-10-21 17:03:31 +08001203 revid);
Bryan Wu1394f032007-05-06 14:50:22 -07001204
Robin Getz2466ac62009-06-08 17:52:27 +00001205 if (bfin_revid() != bfin_compiled_revid()) {
1206 if (bfin_compiled_revid() == -1)
1207 seq_printf(m, "(Compiled for Rev none)");
1208 else if (bfin_compiled_revid() == 0xffff)
1209 seq_printf(m, "(Compiled for Rev any)");
1210 else
1211 seq_printf(m, "(Compiled for Rev %d)", bfin_compiled_revid());
1212 }
1213
1214 seq_printf(m, "\ncpu MHz\t\t: %lu.%03lu/%lu.%03lu\n",
Michael Hennericha5f07172008-11-18 18:04:31 +08001215 cclk/1000000, cclk%1000000,
Robin Getz73b0c0b2007-10-21 17:03:31 +08001216 sclk/1000000, sclk%1000000);
1217 seq_printf(m, "bogomips\t: %lu.%02lu\n"
1218 "Calibration\t: %lu loops\n",
Michael Hennerichc70c7542009-07-09 09:58:52 +00001219 (loops_per_jiffy * HZ) / 500000,
1220 ((loops_per_jiffy * HZ) / 5000) % 100,
1221 (loops_per_jiffy * HZ));
Robin Getz73b0c0b2007-10-21 17:03:31 +08001222
1223 /* Check Cache configutation */
Graf Yang8f658732008-11-18 17:48:22 +08001224 switch (cpudata->dmemctl & (1 << DMC0_P | 1 << DMC1_P)) {
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001225 case ACACHE_BSRAM:
Mike Frysinger066954a2007-10-21 22:36:06 +08001226 cache = "dbank-A/B\t: cache/sram";
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001227 dcache_size = 16;
1228 dsup_banks = 1;
1229 break;
1230 case ACACHE_BCACHE:
Mike Frysinger066954a2007-10-21 22:36:06 +08001231 cache = "dbank-A/B\t: cache/cache";
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001232 dcache_size = 32;
1233 dsup_banks = 2;
1234 break;
1235 case ASRAM_BSRAM:
Mike Frysinger066954a2007-10-21 22:36:06 +08001236 cache = "dbank-A/B\t: sram/sram";
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001237 dcache_size = 0;
1238 dsup_banks = 0;
1239 break;
1240 default:
Mike Frysinger066954a2007-10-21 22:36:06 +08001241 cache = "unknown";
Robin Getz73b0c0b2007-10-21 17:03:31 +08001242 dcache_size = 0;
1243 dsup_banks = 0;
Bryan Wu1394f032007-05-06 14:50:22 -07001244 break;
1245 }
1246
Robin Getz73b0c0b2007-10-21 17:03:31 +08001247 /* Is it turned on? */
Graf Yang8f658732008-11-18 17:48:22 +08001248 if ((cpudata->dmemctl & (ENDCPLB | DMC_ENABLE)) != (ENDCPLB | DMC_ENABLE))
Robin Getz73b0c0b2007-10-21 17:03:31 +08001249 dcache_size = 0;
Bryan Wu1394f032007-05-06 14:50:22 -07001250
Graf Yang8f658732008-11-18 17:48:22 +08001251 if ((cpudata->imemctl & (IMC | ENICPLB)) != (IMC | ENICPLB))
Robin Getz9de3a0b2008-07-26 19:39:19 +08001252 icache_size = 0;
1253
Robin Getz73b0c0b2007-10-21 17:03:31 +08001254 seq_printf(m, "cache size\t: %d KB(L1 icache) "
Jie Zhang41ba6532009-06-16 09:48:33 +00001255 "%d KB(L1 dcache) %d KB(L2 cache)\n",
1256 icache_size, dcache_size, 0);
Robin Getz73b0c0b2007-10-21 17:03:31 +08001257 seq_printf(m, "%s\n", cache);
Jie Zhang41ba6532009-06-16 09:48:33 +00001258 seq_printf(m, "external memory\t: "
1259#if defined(CONFIG_BFIN_EXTMEM_ICACHEABLE)
1260 "cacheable"
1261#else
1262 "uncacheable"
1263#endif
1264 " in instruction cache\n");
1265 seq_printf(m, "external memory\t: "
1266#if defined(CONFIG_BFIN_EXTMEM_WRITEBACK)
1267 "cacheable (write-back)"
1268#elif defined(CONFIG_BFIN_EXTMEM_WRITETHROUGH)
1269 "cacheable (write-through)"
1270#else
1271 "uncacheable"
1272#endif
1273 " in data cache\n");
Robin Getz73b0c0b2007-10-21 17:03:31 +08001274
Robin Getz9de3a0b2008-07-26 19:39:19 +08001275 if (icache_size)
1276 seq_printf(m, "icache setup\t: %d Sub-banks/%d Ways, %d Lines/Way\n",
1277 BFIN_ISUBBANKS, BFIN_IWAYS, BFIN_ILINES);
1278 else
1279 seq_printf(m, "icache setup\t: off\n");
1280
Bryan Wu1394f032007-05-06 14:50:22 -07001281 seq_printf(m,
Robin Getz73b0c0b2007-10-21 17:03:31 +08001282 "dcache setup\t: %d Super-banks/%d Sub-banks/%d Ways, %d Lines/Way\n",
Robin Getz3bebca22007-10-10 23:55:26 +08001283 dsup_banks, BFIN_DSUBBANKS, BFIN_DWAYS,
1284 BFIN_DLINES);
Graf Yang8f658732008-11-18 17:48:22 +08001285#ifdef __ARCH_SYNC_CORE_DCACHE
Mike Frysinger8d011f72011-04-13 17:13:23 -04001286 seq_printf(m, "dcache flushes\t: %lu\n", dcache_invld_count[cpu_num]);
Graf Yang8f658732008-11-18 17:48:22 +08001287#endif
Sonic Zhang47e9ded2009-06-10 08:57:08 +00001288#ifdef __ARCH_SYNC_CORE_ICACHE
Mike Frysinger8d011f72011-04-13 17:13:23 -04001289 seq_printf(m, "icache flushes\t: %lu\n", icache_invld_count[cpu_num]);
Sonic Zhang47e9ded2009-06-10 08:57:08 +00001290#endif
Mike Frysinger275123e2009-01-07 23:14:39 +08001291
Mike Frysinger8d011f72011-04-13 17:13:23 -04001292 seq_printf(m, "\n");
1293
Mike Frysinger275123e2009-01-07 23:14:39 +08001294 if (cpu_num != num_possible_cpus() - 1)
Graf Yang8f658732008-11-18 17:48:22 +08001295 return 0;
1296
Jie Zhang41ba6532009-06-16 09:48:33 +00001297 if (L2_LENGTH) {
Mike Frysinger275123e2009-01-07 23:14:39 +08001298 seq_printf(m, "L2 SRAM\t\t: %dKB\n", L2_LENGTH/0x400);
Jie Zhang41ba6532009-06-16 09:48:33 +00001299 seq_printf(m, "L2 SRAM\t\t: "
1300#if defined(CONFIG_BFIN_L2_ICACHEABLE)
1301 "cacheable"
1302#else
1303 "uncacheable"
1304#endif
1305 " in instruction cache\n");
1306 seq_printf(m, "L2 SRAM\t\t: "
1307#if defined(CONFIG_BFIN_L2_WRITEBACK)
1308 "cacheable (write-back)"
1309#elif defined(CONFIG_BFIN_L2_WRITETHROUGH)
1310 "cacheable (write-through)"
1311#else
1312 "uncacheable"
1313#endif
1314 " in data cache\n");
1315 }
Mike Frysinger066954a2007-10-21 22:36:06 +08001316 seq_printf(m, "board name\t: %s\n", bfin_board_name);
Mike Frysinger8d011f72011-04-13 17:13:23 -04001317 seq_printf(m, "board memory\t: %ld kB (0x%08lx -> 0x%08lx)\n",
1318 physical_mem_end >> 10, 0ul, physical_mem_end);
1319 seq_printf(m, "kernel memory\t: %d kB (0x%08lx -> 0x%08lx)\n",
Barry Songd86bfb12010-01-07 04:11:17 +00001320 ((int)memory_end - (int)_rambase) >> 10,
Mike Frysinger8d011f72011-04-13 17:13:23 -04001321 _rambase, memory_end);
Robin Getz73b0c0b2007-10-21 17:03:31 +08001322
Bryan Wu1394f032007-05-06 14:50:22 -07001323 return 0;
1324}
1325
1326static void *c_start(struct seq_file *m, loff_t *pos)
1327{
Graf Yang55f2fea2008-10-09 15:37:47 +08001328 if (*pos == 0)
1329 *pos = first_cpu(cpu_online_map);
1330 if (*pos >= num_online_cpus())
1331 return NULL;
1332
1333 return pos;
Bryan Wu1394f032007-05-06 14:50:22 -07001334}
1335
1336static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1337{
Graf Yang55f2fea2008-10-09 15:37:47 +08001338 *pos = next_cpu(*pos, cpu_online_map);
1339
Bryan Wu1394f032007-05-06 14:50:22 -07001340 return c_start(m, pos);
1341}
1342
1343static void c_stop(struct seq_file *m, void *v)
1344{
1345}
1346
Jan Engelhardt03a44822008-02-08 04:21:19 -08001347const struct seq_operations cpuinfo_op = {
Bryan Wu1394f032007-05-06 14:50:22 -07001348 .start = c_start,
1349 .next = c_next,
1350 .stop = c_stop,
1351 .show = show_cpuinfo,
1352};
1353
Mike Frysinger5e10b4a2007-06-11 16:44:09 +08001354void __init cmdline_init(const char *r0)
Bryan Wu1394f032007-05-06 14:50:22 -07001355{
Robin Getz837ec2d2009-07-07 20:17:09 +00001356 early_shadow_stamp();
Bryan Wu1394f032007-05-06 14:50:22 -07001357 if (r0)
Mike Frysinger52a07812007-06-11 15:31:30 +08001358 strncpy(command_line, r0, COMMAND_LINE_SIZE);
Bryan Wu1394f032007-05-06 14:50:22 -07001359}