blob: be92a28e19eda4bb7479fd51b69090a2358ad985 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02002 * sound/soc/omap/mcbsp.c
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
6 *
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02007 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
8 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Multichannel mode not supported.
15 */
16
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/device.h>
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030020#include <linux/platform_device.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021#include <linux/interrupt.h>
22#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000023#include <linux/clk.h>
Tony Lindgren04fbf6a2007-02-12 10:50:53 -080024#include <linux/delay.h>
Eduardo Valentinfb78d802008-07-03 12:24:39 +030025#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010027
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/mcbsp.h>
Kishon Vijay Abraham Ie95496d2011-02-24 15:16:54 +053029#include <linux/pm_runtime.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030
Peter Ujfalusi219f4312012-02-03 13:11:47 +020031#include "mcbsp.h"
32
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070033static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030034{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030035 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
36
37 if (mcbsp->pdata->reg_size == 2) {
38 ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
39 __raw_writew((u16)val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080040 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030041 ((u32 *)mcbsp->reg_cache)[reg] = val;
42 __raw_writel(val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080043 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030044}
45
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070046static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030047{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030048 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
49
50 if (mcbsp->pdata->reg_size == 2) {
51 return !from_cache ? __raw_readw(addr) :
52 ((u16 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080053 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030054 return !from_cache ? __raw_readl(addr) :
55 ((u32 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080056 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030057}
58
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070059static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000060{
61 __raw_writel(val, mcbsp->st_data->io_base_st + reg);
62}
63
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070064static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000065{
66 return __raw_readl(mcbsp->st_data->io_base_st + reg);
67}
Eero Nurkkalad912fa92010-02-22 12:21:11 +000068
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080069#define MCBSP_READ(mcbsp, reg) \
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080070 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080071#define MCBSP_WRITE(mcbsp, reg, val) \
72 omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080073#define MCBSP_READ_CACHE(mcbsp, reg) \
74 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030075
Eero Nurkkalad912fa92010-02-22 12:21:11 +000076#define MCBSP_ST_READ(mcbsp, reg) \
77 omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
78#define MCBSP_ST_WRITE(mcbsp, reg, val) \
79 omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
80
Peter Ujfalusi45656b42012-02-14 18:20:58 +020081static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010082{
Chandra Shekharb4b58f52008-10-08 10:01:39 +030083 dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
84 dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080085 MCBSP_READ(mcbsp, DRR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030086 dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080087 MCBSP_READ(mcbsp, DRR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030088 dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080089 MCBSP_READ(mcbsp, DXR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030090 dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080091 MCBSP_READ(mcbsp, DXR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030092 dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080093 MCBSP_READ(mcbsp, SPCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030094 dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080095 MCBSP_READ(mcbsp, SPCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030096 dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080097 MCBSP_READ(mcbsp, RCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030098 dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080099 MCBSP_READ(mcbsp, RCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300100 dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800101 MCBSP_READ(mcbsp, XCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300102 dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800103 MCBSP_READ(mcbsp, XCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300104 dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800105 MCBSP_READ(mcbsp, SRGR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300106 dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800107 MCBSP_READ(mcbsp, SRGR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300108 dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800109 MCBSP_READ(mcbsp, PCR0));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300110 dev_dbg(mcbsp->dev, "***********************\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100111}
112
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700113static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100114{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400115 struct omap_mcbsp *mcbsp_tx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700116 u16 irqst_spcr2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100117
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800118 irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700119 dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100120
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700121 if (irqst_spcr2 & XSYNC_ERR) {
122 dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
123 irqst_spcr2);
124 /* Writing zero to XSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000125 MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700126 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300127
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100128 return IRQ_HANDLED;
129}
130
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700131static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100132{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400133 struct omap_mcbsp *mcbsp_rx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700134 u16 irqst_spcr1;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100135
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800136 irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700137 dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100138
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700139 if (irqst_spcr1 & RSYNC_ERR) {
140 dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
141 irqst_spcr1);
142 /* Writing zero to RSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000143 MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700144 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300145
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100146 return IRQ_HANDLED;
147}
148
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100149/*
150 * omap_mcbsp_config simply write a config to the
151 * appropriate McBSP.
152 * You either call this function or set the McBSP registers
153 * by yourself before calling omap_mcbsp_start().
154 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200155void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
156 const struct omap_mcbsp_reg_cfg *config)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100157{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300158 dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
159 mcbsp->id, mcbsp->phys_base);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100160
161 /* We write the given config */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800162 MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
163 MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
164 MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
165 MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
166 MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
167 MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
168 MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
169 MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
170 MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
171 MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
172 MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
Jarkko Nikula88408232011-09-26 10:45:41 +0300173 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800174 MCBSP_WRITE(mcbsp, XCCR, config->xccr);
175 MCBSP_WRITE(mcbsp, RCCR, config->rccr);
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200176 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100177}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100178
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530179/**
180 * omap_mcbsp_dma_params - returns the dma channel number
181 * @id - mcbsp id
182 * @stream - indicates the direction of data flow (rx or tx)
183 *
184 * Returns the dma channel number for the rx channel or tx channel
185 * based on the value of @stream for the requested mcbsp given by @id
186 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200187int omap_mcbsp_dma_ch_params(struct omap_mcbsp *mcbsp, unsigned int stream)
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530188{
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530189 if (stream)
190 return mcbsp->dma_rx_sync;
191 else
192 return mcbsp->dma_tx_sync;
193}
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530194
195/**
196 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
197 * @id - mcbsp id
198 * @stream - indicates the direction of data flow (rx or tx)
199 *
200 * Returns the address of mcbsp data transmit register or data receive register
201 * to be used by DMA for transferring/receiving data based on the value of
202 * @stream for the requested mcbsp given by @id
203 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200204int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp, unsigned int stream)
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530205{
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530206 int data_reg;
207
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300208 if (mcbsp->pdata->reg_size == 2) {
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530209 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300210 data_reg = OMAP_MCBSP_REG_DRR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530211 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300212 data_reg = OMAP_MCBSP_REG_DXR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530213 } else {
214 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300215 data_reg = OMAP_MCBSP_REG_DRR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530216 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300217 data_reg = OMAP_MCBSP_REG_DXR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530218 }
219
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300220 return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530221}
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530222
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000223static void omap_st_on(struct omap_mcbsp *mcbsp)
224{
225 unsigned int w;
226
Jarkko Nikula1743d142011-09-26 10:45:44 +0300227 if (mcbsp->pdata->enable_st_clock)
228 mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000229
230 /* Enable McBSP Sidetone */
231 w = MCBSP_READ(mcbsp, SSELCR);
232 MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
233
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000234 /* Enable Sidetone from Sidetone Core */
235 w = MCBSP_ST_READ(mcbsp, SSELCR);
236 MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
237}
238
239static void omap_st_off(struct omap_mcbsp *mcbsp)
240{
241 unsigned int w;
242
243 w = MCBSP_ST_READ(mcbsp, SSELCR);
244 MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
245
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000246 w = MCBSP_READ(mcbsp, SSELCR);
247 MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
248
Jarkko Nikula1743d142011-09-26 10:45:44 +0300249 if (mcbsp->pdata->enable_st_clock)
250 mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000251}
252
253static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
254{
255 u16 val, i;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000256
257 val = MCBSP_ST_READ(mcbsp, SSELCR);
258
259 if (val & ST_COEFFWREN)
260 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
261
262 MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
263
264 for (i = 0; i < 128; i++)
265 MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
266
267 i = 0;
268
269 val = MCBSP_ST_READ(mcbsp, SSELCR);
270 while (!(val & ST_COEFFWRDONE) && (++i < 1000))
271 val = MCBSP_ST_READ(mcbsp, SSELCR);
272
273 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
274
275 if (i == 1000)
276 dev_err(mcbsp->dev, "McBSP FIR load error!\n");
277}
278
279static void omap_st_chgain(struct omap_mcbsp *mcbsp)
280{
281 u16 w;
282 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000283
284 w = MCBSP_ST_READ(mcbsp, SSELCR);
285
286 MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
287 ST_CH1GAIN(st_data->ch1gain));
288}
289
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200290int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000291{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000292 struct omap_mcbsp_st_data *st_data;
293 int ret = 0;
294
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000295 st_data = mcbsp->st_data;
296
297 if (!st_data)
298 return -ENOENT;
299
300 spin_lock_irq(&mcbsp->lock);
301 if (channel == 0)
302 st_data->ch0gain = chgain;
303 else if (channel == 1)
304 st_data->ch1gain = chgain;
305 else
306 ret = -EINVAL;
307
308 if (st_data->enabled)
309 omap_st_chgain(mcbsp);
310 spin_unlock_irq(&mcbsp->lock);
311
312 return ret;
313}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000314
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200315int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000316{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000317 struct omap_mcbsp_st_data *st_data;
318 int ret = 0;
319
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000320 st_data = mcbsp->st_data;
321
322 if (!st_data)
323 return -ENOENT;
324
325 spin_lock_irq(&mcbsp->lock);
326 if (channel == 0)
327 *chgain = st_data->ch0gain;
328 else if (channel == 1)
329 *chgain = st_data->ch1gain;
330 else
331 ret = -EINVAL;
332 spin_unlock_irq(&mcbsp->lock);
333
334 return ret;
335}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000336
337static int omap_st_start(struct omap_mcbsp *mcbsp)
338{
339 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
340
341 if (st_data && st_data->enabled && !st_data->running) {
342 omap_st_fir_write(mcbsp, st_data->taps);
343 omap_st_chgain(mcbsp);
344
345 if (!mcbsp->free) {
346 omap_st_on(mcbsp);
347 st_data->running = 1;
348 }
349 }
350
351 return 0;
352}
353
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200354int omap_st_enable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000355{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000356 struct omap_mcbsp_st_data *st_data;
357
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000358 st_data = mcbsp->st_data;
359
360 if (!st_data)
361 return -ENODEV;
362
363 spin_lock_irq(&mcbsp->lock);
364 st_data->enabled = 1;
365 omap_st_start(mcbsp);
366 spin_unlock_irq(&mcbsp->lock);
367
368 return 0;
369}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000370
371static int omap_st_stop(struct omap_mcbsp *mcbsp)
372{
373 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
374
375 if (st_data && st_data->running) {
376 if (!mcbsp->free) {
377 omap_st_off(mcbsp);
378 st_data->running = 0;
379 }
380 }
381
382 return 0;
383}
384
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200385int omap_st_disable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000386{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000387 struct omap_mcbsp_st_data *st_data;
388 int ret = 0;
389
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000390 st_data = mcbsp->st_data;
391
392 if (!st_data)
393 return -ENODEV;
394
395 spin_lock_irq(&mcbsp->lock);
396 omap_st_stop(mcbsp);
397 st_data->enabled = 0;
398 spin_unlock_irq(&mcbsp->lock);
399
400 return ret;
401}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000402
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200403int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000404{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000405 struct omap_mcbsp_st_data *st_data;
406
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000407 st_data = mcbsp->st_data;
408
409 if (!st_data)
410 return -ENODEV;
411
412
413 return st_data->enabled;
414}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000415
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300416/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300417 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
418 * The threshold parameter is 1 based, and it is converted (threshold - 1)
419 * for the THRSH2 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300420 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200421void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300422{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300423 if (mcbsp->pdata->buffer_size == 0)
424 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300425
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300426 if (threshold && threshold <= mcbsp->max_tx_thres)
427 MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300428}
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300429
430/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300431 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
432 * The threshold parameter is 1 based, and it is converted (threshold - 1)
433 * for the THRSH1 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300434 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200435void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300436{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300437 if (mcbsp->pdata->buffer_size == 0)
438 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300439
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300440 if (threshold && threshold <= mcbsp->max_rx_thres)
441 MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300442}
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300443
444/*
445 * omap_mcbsp_get_max_tx_thres just return the current configured
446 * maximum threshold for transmission
447 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200448u16 omap_mcbsp_get_max_tx_threshold(struct omap_mcbsp *mcbsp)
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300449{
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300450 return mcbsp->max_tx_thres;
451}
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300452
453/*
454 * omap_mcbsp_get_max_rx_thres just return the current configured
455 * maximum threshold for reception
456 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200457u16 omap_mcbsp_get_max_rx_threshold(struct omap_mcbsp *mcbsp)
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300458{
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300459 return mcbsp->max_rx_thres;
460}
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300461
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200462u16 omap_mcbsp_get_fifo_size(struct omap_mcbsp *mcbsp)
Peter Ujfalusi0acce822010-06-03 07:39:32 +0300463{
Peter Ujfalusi0acce822010-06-03 07:39:32 +0300464 return mcbsp->pdata->buffer_size;
465}
Peter Ujfalusi0acce822010-06-03 07:39:32 +0300466
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200467/*
468 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
469 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200470u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200471{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200472 u16 buffstat;
473
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300474 if (mcbsp->pdata->buffer_size == 0)
475 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200476
477 /* Returns the number of free locations in the buffer */
478 buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
479
480 /* Number of slots are different in McBSP ports */
Peter Ujfalusif10b8ad2010-06-03 07:39:34 +0300481 return mcbsp->pdata->buffer_size - buffstat;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200482}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200483
484/*
485 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
486 * to reach the threshold value (when the DMA will be triggered to read it)
487 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200488u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200489{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200490 u16 buffstat, threshold;
491
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300492 if (mcbsp->pdata->buffer_size == 0)
493 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200494
495 /* Returns the number of used locations in the buffer */
496 buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
497 /* RX threshold */
498 threshold = MCBSP_READ(mcbsp, THRSH1);
499
500 /* Return the number of location till we reach the threshold limit */
501 if (threshold <= buffstat)
502 return 0;
503 else
504 return threshold - buffstat;
505}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200506
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300507/*
508 * omap_mcbsp_get_dma_op_mode just return the current configured
509 * operating mode for the mcbsp channel
510 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200511int omap_mcbsp_get_dma_op_mode(struct omap_mcbsp *mcbsp)
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300512{
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300513 int dma_op_mode;
514
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300515 dma_op_mode = mcbsp->dma_op_mode;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300516
517 return dma_op_mode;
518}
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300519
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200520int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100521{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800522 void *reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523 int err;
524
Jarkko Nikulaac6747c2011-09-26 10:45:43 +0300525 reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800526 if (!reg_cache) {
527 return -ENOMEM;
528 }
529
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300530 spin_lock(&mcbsp->lock);
531 if (!mcbsp->free) {
532 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
533 mcbsp->id);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800534 err = -EBUSY;
535 goto err_kfree;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100536 }
537
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800538 mcbsp->free = false;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800539 mcbsp->reg_cache = reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300540 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100541
Russell Kingb820ce42009-01-23 10:26:46 +0000542 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200543 mcbsp->pdata->ops->request(mcbsp->id - 1);
Russell Kingb820ce42009-01-23 10:26:46 +0000544
Jarkko Nikula1a645882011-09-26 10:45:40 +0300545 /* Enable wakeup behavior */
546 if (mcbsp->pdata->has_wakeup)
547 MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300548
Jarkko Nikula5a070552008-10-08 10:01:41 +0300549 /*
550 * Make sure that transmitter, receiver and sample-rate generator are
551 * not running before activating IRQs.
552 */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800553 MCBSP_WRITE(mcbsp, SPCR1, 0);
554 MCBSP_WRITE(mcbsp, SPCR2, 0);
Jarkko Nikula5a070552008-10-08 10:01:41 +0300555
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000556 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
557 0, "McBSP", (void *)mcbsp);
558 if (err != 0) {
559 dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
560 "for McBSP%d\n", mcbsp->tx_irq,
561 mcbsp->id);
562 goto err_clk_disable;
563 }
Tony Lindgren120db2c2006-04-02 17:46:27 +0100564
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000565 if (mcbsp->rx_irq) {
566 err = request_irq(mcbsp->rx_irq,
567 omap_mcbsp_rx_irq_handler,
568 0, "McBSP", (void *)mcbsp);
569 if (err != 0) {
570 dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
571 "for McBSP%d\n", mcbsp->rx_irq,
572 mcbsp->id);
573 goto err_free_irq;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100574 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100575 }
576
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100577 return 0;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800578err_free_irq:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800579 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800580err_clk_disable:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800581 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200582 mcbsp->pdata->ops->free(mcbsp->id - 1);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800583
Jarkko Nikula1a645882011-09-26 10:45:40 +0300584 /* Disable wakeup behavior */
585 if (mcbsp->pdata->has_wakeup)
586 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800587
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800588 spin_lock(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800589 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800590 mcbsp->reg_cache = NULL;
591err_kfree:
592 spin_unlock(&mcbsp->lock);
593 kfree(reg_cache);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800594
595 return err;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100596}
597
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200598void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100599{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800600 void *reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300601
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300602 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200603 mcbsp->pdata->ops->free(mcbsp->id - 1);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300604
Jarkko Nikula1a645882011-09-26 10:45:40 +0300605 /* Disable wakeup behavior */
606 if (mcbsp->pdata->has_wakeup)
607 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300608
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000609 if (mcbsp->rx_irq)
610 free_irq(mcbsp->rx_irq, (void *)mcbsp);
611 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100612
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800613 reg_cache = mcbsp->reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100614
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800615 spin_lock(&mcbsp->lock);
616 if (mcbsp->free)
617 dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
618 else
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800619 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800620 mcbsp->reg_cache = NULL;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300621 spin_unlock(&mcbsp->lock);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800622
623 if (reg_cache)
624 kfree(reg_cache);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100625}
626
627/*
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300628 * Here we start the McBSP, by enabling transmitter, receiver or both.
629 * If no transmitter or receiver is active prior calling, then sample-rate
630 * generator and frame sync are started.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100631 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200632void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100633{
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000634 int enable_srg = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100635 u16 w;
636
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300637 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000638 omap_st_start(mcbsp);
639
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000640 /* Only enable SRG, if McBSP is master */
641 w = MCBSP_READ_CACHE(mcbsp, PCR0);
642 if (w & (FSXM | FSRM | CLKXM | CLKRM))
643 enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
644 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300645
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000646 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300647 /* Start the sample generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800648 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800649 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300650 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100651
652 /* Enable transmitter and receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300653 tx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800654 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800655 MCBSP_WRITE(mcbsp, SPCR2, w | tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100656
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300657 rx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800658 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800659 MCBSP_WRITE(mcbsp, SPCR1, w | rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100660
Eduardo Valentin44a63112009-08-20 16:18:09 +0300661 /*
662 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
663 * REVISIT: 100us may give enough time for two CLKSRG, however
664 * due to some unknown PM related, clock gating etc. reason it
665 * is now at 500us.
666 */
667 udelay(500);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100668
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000669 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300670 /* Start frame sync */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800671 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800672 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300673 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100674
Jarkko Nikula88408232011-09-26 10:45:41 +0300675 if (mcbsp->pdata->has_ccr) {
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300676 /* Release the transmitter and receiver */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800677 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300678 w &= ~(tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800679 MCBSP_WRITE(mcbsp, XCCR, w);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800680 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300681 w &= ~(rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800682 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300683 }
684
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685 /* Dump McBSP Regs */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200686 omap_mcbsp_dump_reg(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100687}
688
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200689void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100690{
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300691 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100692 u16 w;
693
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300694 /* Reset transmitter */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300695 tx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300696 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800697 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300698 w |= (tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800699 MCBSP_WRITE(mcbsp, XCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300700 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800701 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800702 MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100703
704 /* Reset receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300705 rx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300706 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800707 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulaa93d4ed2009-10-14 09:56:35 -0700708 w |= (rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800709 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300710 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800711 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800712 MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100713
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800714 idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
715 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300716
717 if (idle) {
718 /* Reset the sample rate generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800719 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800720 MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300721 }
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000722
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300723 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000724 omap_st_stop(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100725}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100726
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200727int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000728{
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300729 const char *src;
Paul Walmsley69d042d2011-07-01 08:52:25 +0000730
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300731 if (fck_src_id == MCBSP_CLKS_PAD_SRC)
732 src = "clks_ext";
733 else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
734 src = "clks_fclk";
735 else
736 return -EINVAL;
737
738 if (mcbsp->pdata->set_clk_src)
739 return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src);
740 else
741 return -EINVAL;
742}
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300743
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200744void omap2_mcbsp1_mux_clkr_src(struct omap_mcbsp *mcbsp, u8 mux)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000745{
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300746 const char *src;
747
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200748 if (mcbsp->id != 1)
749 return;
750
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300751 if (mux == CLKR_SRC_CLKR)
752 src = "clkr";
753 else if (mux == CLKR_SRC_CLKX)
754 src = "clkx";
755 else
756 return;
757
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300758 if (mcbsp->pdata->mux_signal)
759 mcbsp->pdata->mux_signal(mcbsp->dev, "clkr", src);
Paul Walmsley69d042d2011-07-01 08:52:25 +0000760}
761
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200762void omap2_mcbsp1_mux_fsr_src(struct omap_mcbsp *mcbsp, u8 mux)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000763{
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300764 const char *src;
765
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200766 if (mcbsp->id != 1)
767 return;
768
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300769 if (mux == FSR_SRC_FSR)
770 src = "fsr";
771 else if (mux == FSR_SRC_FSX)
772 src = "fsx";
773 else
774 return;
775
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300776 if (mcbsp->pdata->mux_signal)
777 mcbsp->pdata->mux_signal(mcbsp->dev, "fsr", src);
Paul Walmsley69d042d2011-07-01 08:52:25 +0000778}
Paul Walmsley69d042d2011-07-01 08:52:25 +0000779
Eduardo Valentina1a56f52009-08-20 16:18:11 +0300780#define max_thres(m) (mcbsp->pdata->buffer_size)
781#define valid_threshold(m, val) ((val) <= max_thres(m))
782#define THRESHOLD_PROP_BUILDER(prop) \
783static ssize_t prop##_show(struct device *dev, \
784 struct device_attribute *attr, char *buf) \
785{ \
786 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
787 \
788 return sprintf(buf, "%u\n", mcbsp->prop); \
789} \
790 \
791static ssize_t prop##_store(struct device *dev, \
792 struct device_attribute *attr, \
793 const char *buf, size_t size) \
794{ \
795 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
796 unsigned long val; \
797 int status; \
798 \
799 status = strict_strtoul(buf, 0, &val); \
800 if (status) \
801 return status; \
802 \
803 if (!valid_threshold(mcbsp, val)) \
804 return -EDOM; \
805 \
806 mcbsp->prop = val; \
807 return size; \
808} \
809 \
810static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
811
812THRESHOLD_PROP_BUILDER(max_tx_thres);
813THRESHOLD_PROP_BUILDER(max_rx_thres);
814
Jarkko Nikula9b300502009-08-24 17:45:50 +0300815static const char *dma_op_modes[] = {
816 "element", "threshold", "frame",
817};
818
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300819static ssize_t dma_op_mode_show(struct device *dev,
820 struct device_attribute *attr, char *buf)
821{
822 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300823 int dma_op_mode, i = 0;
824 ssize_t len = 0;
825 const char * const *s;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300826
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300827 dma_op_mode = mcbsp->dma_op_mode;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300828
Jarkko Nikula9b300502009-08-24 17:45:50 +0300829 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
830 if (dma_op_mode == i)
831 len += sprintf(buf + len, "[%s] ", *s);
832 else
833 len += sprintf(buf + len, "%s ", *s);
834 }
835 len += sprintf(buf + len, "\n");
836
837 return len;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300838}
839
840static ssize_t dma_op_mode_store(struct device *dev,
841 struct device_attribute *attr,
842 const char *buf, size_t size)
843{
844 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300845 const char * const *s;
846 int i = 0;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300847
Jarkko Nikula9b300502009-08-24 17:45:50 +0300848 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
849 if (sysfs_streq(buf, *s))
850 break;
851
852 if (i == ARRAY_SIZE(dma_op_modes))
853 return -EINVAL;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300854
855 spin_lock_irq(&mcbsp->lock);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300856 if (!mcbsp->free) {
857 size = -EBUSY;
858 goto unlock;
859 }
Jarkko Nikula9b300502009-08-24 17:45:50 +0300860 mcbsp->dma_op_mode = i;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300861
862unlock:
863 spin_unlock_irq(&mcbsp->lock);
864
865 return size;
866}
867
868static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
869
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300870static const struct attribute *additional_attrs[] = {
871 &dev_attr_max_tx_thres.attr,
872 &dev_attr_max_rx_thres.attr,
873 &dev_attr_dma_op_mode.attr,
874 NULL,
875};
876
877static const struct attribute_group additional_attr_group = {
878 .attrs = (struct attribute **)additional_attrs,
879};
880
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000881static ssize_t st_taps_show(struct device *dev,
882 struct device_attribute *attr, char *buf)
883{
884 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
885 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
886 ssize_t status = 0;
887 int i;
888
889 spin_lock_irq(&mcbsp->lock);
890 for (i = 0; i < st_data->nr_taps; i++)
891 status += sprintf(&buf[status], (i ? ", %d" : "%d"),
892 st_data->taps[i]);
893 if (i)
894 status += sprintf(&buf[status], "\n");
895 spin_unlock_irq(&mcbsp->lock);
896
897 return status;
898}
899
900static ssize_t st_taps_store(struct device *dev,
901 struct device_attribute *attr,
902 const char *buf, size_t size)
903{
904 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
905 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
906 int val, tmp, status, i = 0;
907
908 spin_lock_irq(&mcbsp->lock);
909 memset(st_data->taps, 0, sizeof(st_data->taps));
910 st_data->nr_taps = 0;
911
912 do {
913 status = sscanf(buf, "%d%n", &val, &tmp);
914 if (status < 0 || status == 0) {
915 size = -EINVAL;
916 goto out;
917 }
918 if (val < -32768 || val > 32767) {
919 size = -EINVAL;
920 goto out;
921 }
922 st_data->taps[i++] = val;
923 buf += tmp;
924 if (*buf != ',')
925 break;
926 buf++;
927 } while (1);
928
929 st_data->nr_taps = i;
930
931out:
932 spin_unlock_irq(&mcbsp->lock);
933
934 return size;
935}
936
937static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
938
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000939static const struct attribute *sidetone_attrs[] = {
940 &dev_attr_st_taps.attr,
941 NULL,
942};
943
944static const struct attribute_group sidetone_attr_group = {
945 .attrs = (struct attribute **)sidetone_attrs,
946};
947
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300948static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
949 struct resource *res)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000950{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000951 struct omap_mcbsp_st_data *st_data;
952 int err;
953
954 st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
955 if (!st_data) {
956 err = -ENOMEM;
957 goto err1;
958 }
959
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800960 st_data->io_base_st = ioremap(res->start, resource_size(res));
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000961 if (!st_data->io_base_st) {
962 err = -ENOMEM;
963 goto err2;
964 }
965
966 err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
967 if (err)
968 goto err3;
969
970 mcbsp->st_data = st_data;
971 return 0;
972
973err3:
974 iounmap(st_data->io_base_st);
975err2:
976 kfree(st_data);
977err1:
978 return err;
979
980}
981
982static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
983{
984 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
985
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300986 sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
987 iounmap(st_data->io_base_st);
988 kfree(st_data);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000989}
990
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100991/*
992 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
993 * 730 has only 2 McBSP, and both of them are MPU peripherals.
994 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200995int __devinit omap_mcbsp_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100996{
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300997 struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300998 struct omap_mcbsp *mcbsp;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800999 struct resource *res;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001000 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001001
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001002 if (!pdata) {
1003 dev_err(&pdev->dev, "McBSP device initialized without"
1004 "platform data\n");
1005 ret = -EINVAL;
1006 goto exit;
1007 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001008
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001009 dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001010
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001011 mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
1012 if (!mcbsp) {
1013 ret = -ENOMEM;
1014 goto exit;
1015 }
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001016
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001017 spin_lock_init(&mcbsp->lock);
Peter Ujfalusi45656b42012-02-14 18:20:58 +02001018 mcbsp->id = pdev->id;
Shubhrajyoti D6722a722010-12-07 16:25:41 -08001019 mcbsp->free = true;
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001020
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001021 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1022 if (!res) {
1023 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1024 if (!res) {
1025 dev_err(&pdev->dev, "%s:mcbsp%d has invalid memory"
1026 "resource\n", __func__, pdev->id);
1027 ret = -ENOMEM;
1028 goto exit;
1029 }
1030 }
1031 mcbsp->phys_base = res->start;
Jarkko Nikulaac6747c2011-09-26 10:45:43 +03001032 mcbsp->reg_cache_size = resource_size(res);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001033 mcbsp->io_base = ioremap(res->start, resource_size(res));
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001034 if (!mcbsp->io_base) {
Russell Kingd592dd12008-09-04 14:25:42 +01001035 ret = -ENOMEM;
1036 goto err_ioremap;
1037 }
1038
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001039 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
1040 if (!res)
1041 mcbsp->phys_dma_base = mcbsp->phys_base;
1042 else
1043 mcbsp->phys_dma_base = res->start;
1044
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001045 mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
1046 mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
1047
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05301048 /* From OMAP4 there will be a single irq line */
1049 if (mcbsp->tx_irq == -ENXIO)
1050 mcbsp->tx_irq = platform_get_irq(pdev, 0);
1051
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001052 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1053 if (!res) {
1054 dev_err(&pdev->dev, "%s:mcbsp%d has invalid rx DMA channel\n",
1055 __func__, pdev->id);
1056 ret = -ENODEV;
1057 goto err_res;
1058 }
1059 mcbsp->dma_rx_sync = res->start;
1060
1061 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1062 if (!res) {
1063 dev_err(&pdev->dev, "%s:mcbsp%d has invalid tx DMA channel\n",
1064 __func__, pdev->id);
1065 ret = -ENODEV;
1066 goto err_res;
1067 }
1068 mcbsp->dma_tx_sync = res->start;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001069
Russell Kingb820ce42009-01-23 10:26:46 +00001070 mcbsp->fclk = clk_get(&pdev->dev, "fck");
1071 if (IS_ERR(mcbsp->fclk)) {
1072 ret = PTR_ERR(mcbsp->fclk);
1073 dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
Kishon Vijay Abraham Ie95496d2011-02-24 15:16:54 +05301074 goto err_res;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001075 }
1076
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001077 mcbsp->pdata = pdata;
1078 mcbsp->dev = &pdev->dev;
1079 platform_set_drvdata(pdev, mcbsp);
Kishon Vijay Abraham Ie95496d2011-02-24 15:16:54 +05301080 pm_runtime_enable(mcbsp->dev);
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001081
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001082 mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
1083 if (mcbsp->pdata->buffer_size) {
1084 /*
1085 * Initially configure the maximum thresholds to a safe value.
1086 * The McBSP FIFO usage with these values should not go under
1087 * 16 locations.
1088 * If the whole FIFO without safety buffer is used, than there
1089 * is a possibility that the DMA will be not able to push the
1090 * new data on time, causing channel shifts in runtime.
1091 */
1092 mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
1093 mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
1094
1095 ret = sysfs_create_group(&mcbsp->dev->kobj,
1096 &additional_attr_group);
1097 if (ret) {
1098 dev_err(mcbsp->dev,
1099 "Unable to create additional controls\n");
1100 goto err_thres;
1101 }
1102 } else {
1103 mcbsp->max_tx_thres = -EINVAL;
1104 mcbsp->max_rx_thres = -EINVAL;
1105 }
1106
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001107 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
1108 if (res) {
1109 ret = omap_st_add(mcbsp, res);
1110 if (ret) {
1111 dev_err(mcbsp->dev,
1112 "Unable to create sidetone controls\n");
1113 goto err_st;
1114 }
1115 }
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001116
Russell Kingd592dd12008-09-04 14:25:42 +01001117 return 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001118
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001119err_st:
1120 if (mcbsp->pdata->buffer_size)
1121 sysfs_remove_group(&mcbsp->dev->kobj,
1122 &additional_attr_group);
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001123err_thres:
1124 clk_put(mcbsp->fclk);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -08001125err_res:
Chandra Shekharb4b58f52008-10-08 10:01:39 +03001126 iounmap(mcbsp->io_base);
Russell Kingd592dd12008-09-04 14:25:42 +01001127err_ioremap:
Russell Kingb820ce42009-01-23 10:26:46 +00001128 kfree(mcbsp);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001129exit:
1130 return ret;
1131}
1132
Peter Ujfalusi45656b42012-02-14 18:20:58 +02001133int __devexit omap_mcbsp_remove(struct platform_device *pdev)
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001134{
1135 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1136
1137 platform_set_drvdata(pdev, NULL);
1138 if (mcbsp) {
1139
1140 if (mcbsp->pdata && mcbsp->pdata->ops &&
1141 mcbsp->pdata->ops->free)
1142 mcbsp->pdata->ops->free(mcbsp->id);
1143
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001144 if (mcbsp->pdata->buffer_size)
1145 sysfs_remove_group(&mcbsp->dev->kobj,
1146 &additional_attr_group);
1147
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001148 if (mcbsp->st_data)
1149 omap_st_remove(mcbsp);
Eduardo Valentina1a56f52009-08-20 16:18:11 +03001150
Russell Kingb820ce42009-01-23 10:26:46 +00001151 clk_put(mcbsp->fclk);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001152
Russell Kingd592dd12008-09-04 14:25:42 +01001153 iounmap(mcbsp->io_base);
Jarkko Nikula5f3b7282010-12-07 16:25:40 -08001154 kfree(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001155 }
1156
1157 return 0;
1158}