blob: 26e967d3fae51b3d999f4787b6809a24b5d4bf2a [file] [log] [blame]
Steve Mucklef132c6c2012-06-06 18:30:57 -07001/* Copyright (c) 2012 Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/platform_device.h>
17#include <linux/errno.h>
18#include <linux/io.h>
19#include <linux/interrupt.h>
20#include <linux/list.h>
21#include <linux/mutex.h>
22#include <linux/slab.h>
23#include <linux/iommu.h>
24#include <linux/clk.h>
25#include <linux/scatterlist.h>
Sathish Ambleycf045e62012-06-07 12:56:50 -070026#include <linux/of.h>
27#include <linux/of_device.h>
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -070028#include <linux/regulator/consumer.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070029#include <asm/sizes.h>
30
31#include <mach/iommu_hw-v2.h>
32#include <mach/iommu.h>
33
34#include "msm_iommu_pagetable.h"
35
36/* bitmap of the page sizes currently supported */
37#define MSM_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M)
38
39static DEFINE_MUTEX(msm_iommu_lock);
40
41struct msm_priv {
42 struct iommu_pt pt;
43 struct list_head list_attached;
44};
45
46static int __enable_clocks(struct msm_iommu_drvdata *drvdata)
47{
48 int ret;
49
50 ret = clk_prepare_enable(drvdata->pclk);
51 if (ret)
52 goto fail;
53
54 if (drvdata->clk) {
55 ret = clk_prepare_enable(drvdata->clk);
56 if (ret)
57 clk_disable_unprepare(drvdata->pclk);
58 }
59fail:
60 return ret;
61}
62
63static void __disable_clocks(struct msm_iommu_drvdata *drvdata)
64{
65 if (drvdata->clk)
66 clk_disable_unprepare(drvdata->clk);
67 clk_disable_unprepare(drvdata->pclk);
68}
69
70static int __flush_iotlb_va(struct iommu_domain *domain, unsigned int va)
71{
72 struct msm_priv *priv = domain->priv;
73 struct msm_iommu_drvdata *iommu_drvdata;
74 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -070075 int ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -070076 int asid;
77
78 list_for_each_entry(ctx_drvdata, &priv->list_attached, attached_elm) {
79 BUG_ON(!ctx_drvdata->pdev || !ctx_drvdata->pdev->dev.parent);
80
81 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
82 BUG_ON(!iommu_drvdata);
83
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -070084
85 ret = __enable_clocks(iommu_drvdata);
86 if (ret)
87 goto fail;
88
Steve Mucklef132c6c2012-06-06 18:30:57 -070089 asid = GET_CB_CONTEXTIDR_ASID(iommu_drvdata->base,
90 ctx_drvdata->num);
91
92 SET_TLBIVA(iommu_drvdata->base, ctx_drvdata->num,
93 asid | (va & CB_TLBIVA_VA));
94 mb();
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -070095 __disable_clocks(iommu_drvdata);
Steve Mucklef132c6c2012-06-06 18:30:57 -070096 }
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -070097fail:
98 return ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -070099}
100
101static int __flush_iotlb(struct iommu_domain *domain)
102{
103 struct msm_priv *priv = domain->priv;
104 struct msm_iommu_drvdata *iommu_drvdata;
105 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700106 int ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700107 int asid;
108
109 list_for_each_entry(ctx_drvdata, &priv->list_attached, attached_elm) {
110 BUG_ON(!ctx_drvdata->pdev || !ctx_drvdata->pdev->dev.parent);
111
112 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
113 BUG_ON(!iommu_drvdata);
114
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700115 ret = __enable_clocks(iommu_drvdata);
116 if (ret)
117 goto fail;
118
Steve Mucklef132c6c2012-06-06 18:30:57 -0700119 asid = GET_CB_CONTEXTIDR_ASID(iommu_drvdata->base,
120 ctx_drvdata->num);
121
122 SET_TLBIASID(iommu_drvdata->base, ctx_drvdata->num, asid);
123 mb();
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700124 __disable_clocks(iommu_drvdata);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700125 }
126
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700127fail:
128 return ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700129}
130
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700131static void __reset_iommu(void __iomem *base, int smt_size)
Sathish Ambleycf045e62012-06-07 12:56:50 -0700132{
133 int i;
134
135 SET_ACR(base, 0);
136 SET_NSACR(base, 0);
137 SET_CR2(base, 0);
138 SET_NSCR2(base, 0);
139 SET_GFAR(base, 0);
140 SET_GFSRRESTORE(base, 0);
141 SET_TLBIALLNSNH(base, 0);
142 SET_PMCR(base, 0);
143 SET_SCR1(base, 0);
144 SET_SSDR_N(base, 0, 0);
145
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700146 for (i = 0; i < smt_size; i++)
Sathish Ambleycf045e62012-06-07 12:56:50 -0700147 SET_SMR_VALID(base, i, 0);
148
149 mb();
150}
151
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700152static void __program_iommu(void __iomem *base, int smt_size)
Sathish Ambleycf045e62012-06-07 12:56:50 -0700153{
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700154 __reset_iommu(base, smt_size);
Sathish Ambleycf045e62012-06-07 12:56:50 -0700155
156 SET_CR0_SMCFCFG(base, 1);
157 SET_CR0_USFCFG(base, 1);
158 SET_CR0_STALLD(base, 1);
159 SET_CR0_GCFGFIE(base, 1);
160 SET_CR0_GCFGFRE(base, 1);
161 SET_CR0_GFIE(base, 1);
162 SET_CR0_GFRE(base, 1);
163 SET_CR0_CLIENTPD(base, 0);
164 mb(); /* Make sure writes complete before returning */
165}
166
Steve Mucklef132c6c2012-06-06 18:30:57 -0700167static void __reset_context(void __iomem *base, int ctx)
168{
169 SET_ACTLR(base, ctx, 0);
170 SET_FAR(base, ctx, 0);
171 SET_FSRRESTORE(base, ctx, 0);
172 SET_NMRR(base, ctx, 0);
173 SET_PAR(base, ctx, 0);
174 SET_PRRR(base, ctx, 0);
175 SET_SCTLR(base, ctx, 0);
176 SET_TLBIALL(base, ctx, 0);
177 SET_TTBCR(base, ctx, 0);
178 SET_TTBR0(base, ctx, 0);
179 SET_TTBR1(base, ctx, 0);
180 mb();
181}
182
183static void __program_context(void __iomem *base, int ctx, int ncb,
Sathish Ambleycf045e62012-06-07 12:56:50 -0700184 phys_addr_t pgtable, int redirect,
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700185 u32 *sids, int len, int smt_size)
Steve Mucklef132c6c2012-06-06 18:30:57 -0700186{
187 unsigned int prrr, nmrr;
188 unsigned int pn;
Sathish Ambleycf045e62012-06-07 12:56:50 -0700189 int i, j, found, num = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700190
191 __reset_context(base, ctx);
192
193 pn = pgtable >> CB_TTBR0_ADDR_SHIFT;
194 SET_TTBCR(base, ctx, 0);
195 SET_CB_TTBR0_ADDR(base, ctx, pn);
196
197 /* Enable context fault interrupt */
198 SET_CB_SCTLR_CFIE(base, ctx, 1);
199
200 /* Redirect all cacheable requests to L2 slave port. */
201 SET_CB_ACTLR_BPRCISH(base, ctx, 1);
202 SET_CB_ACTLR_BPRCOSH(base, ctx, 1);
203 SET_CB_ACTLR_BPRCNSH(base, ctx, 1);
204
205 /* Turn on TEX Remap */
206 SET_CB_SCTLR_TRE(base, ctx, 1);
207
208 /* Enable private ASID namespace */
209 SET_CB_SCTLR_ASIDPNE(base, ctx, 1);
210
211 /* Set TEX remap attributes */
212 RCP15_PRRR(prrr);
213 RCP15_NMRR(nmrr);
214 SET_PRRR(base, ctx, prrr);
215 SET_NMRR(base, ctx, nmrr);
216
217 /* Configure page tables as inner-cacheable and shareable to reduce
218 * the TLB miss penalty.
219 */
220 if (redirect) {
221 SET_CB_TTBR0_S(base, ctx, 1);
222 SET_CB_TTBR0_NOS(base, ctx, 1);
223 SET_CB_TTBR0_IRGN1(base, ctx, 0); /* WB, WA */
224 SET_CB_TTBR0_IRGN0(base, ctx, 1);
225 SET_CB_TTBR0_RGN(base, ctx, 1); /* WB, WA */
226 }
227
Sathish Ambleycf045e62012-06-07 12:56:50 -0700228 /* Program the M2V tables for this context */
229 for (i = 0; i < len / sizeof(*sids); i++) {
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700230 for (; num < smt_size; num++)
Sathish Ambleycf045e62012-06-07 12:56:50 -0700231 if (GET_SMR_VALID(base, num) == 0)
232 break;
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700233 BUG_ON(num >= smt_size);
Sathish Ambleycf045e62012-06-07 12:56:50 -0700234
235 SET_SMR_VALID(base, num, 1);
236 SET_SMR_MASK(base, num, 0);
237 SET_SMR_ID(base, num, sids[i]);
238
239 /* Set VMID = 0 */
240 SET_S2CR_N(base, num, 0);
241 SET_S2CR_CBNDX(base, num, ctx);
242 /* Set security bit override to be Non-secure */
243 SET_S2CR_NSCFG(base, sids[i], 3);
244
245 SET_CBAR_N(base, ctx, 0);
246 /* Stage 1 Context with Stage 2 bypass */
247 SET_CBAR_TYPE(base, ctx, 1);
248 /* Route page faults to the non-secure interrupt */
249 SET_CBAR_IRPTNDX(base, ctx, 1);
250 }
251
Steve Mucklef132c6c2012-06-06 18:30:57 -0700252 /* Find if this page table is used elsewhere, and re-use ASID */
253 found = 0;
254 for (i = 0; i < ncb; i++)
255 if ((GET_CB_TTBR0_ADDR(base, i) == pn) && (i != ctx)) {
256 SET_CB_CONTEXTIDR_ASID(base, ctx, \
257 GET_CB_CONTEXTIDR_ASID(base, i));
258 found = 1;
259 break;
260 }
261
262 /* If page table is new, find an unused ASID */
263 if (!found) {
264 for (i = 0; i < ncb; i++) {
265 found = 0;
266 for (j = 0; j < ncb; j++) {
267 if (GET_CB_CONTEXTIDR_ASID(base, j) == i &&
268 j != ctx)
269 found = 1;
270 }
271
272 if (!found) {
273 SET_CB_CONTEXTIDR_ASID(base, ctx, i);
274 break;
275 }
276 }
277 BUG_ON(found);
278 }
279
280 /* Enable the MMU */
281 SET_CB_SCTLR_M(base, ctx, 1);
282 mb();
283}
284
285static int msm_iommu_domain_init(struct iommu_domain *domain, int flags)
286{
287 struct msm_priv *priv;
288
289 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
290 if (!priv)
291 goto fail_nomem;
292
293#ifdef CONFIG_IOMMU_PGTABLES_L2
294 priv->pt.redirect = flags & MSM_IOMMU_DOMAIN_PT_CACHEABLE;
295#endif
296
297 INIT_LIST_HEAD(&priv->list_attached);
298 if (msm_iommu_pagetable_alloc(&priv->pt))
299 goto fail_nomem;
300
301 domain->priv = priv;
302 return 0;
303
304fail_nomem:
305 kfree(priv);
306 return -ENOMEM;
307}
308
309static void msm_iommu_domain_destroy(struct iommu_domain *domain)
310{
311 struct msm_priv *priv;
312
313 mutex_lock(&msm_iommu_lock);
314 priv = domain->priv;
315 domain->priv = NULL;
316
317 if (priv)
318 msm_iommu_pagetable_free(&priv->pt);
319
320 kfree(priv);
321 mutex_unlock(&msm_iommu_lock);
322}
323
Sathish Ambleycf045e62012-06-07 12:56:50 -0700324static int msm_iommu_ctx_attached(struct device *dev)
325{
326 struct platform_device *pdev;
327 struct device_node *child;
328 struct msm_iommu_ctx_drvdata *ctx;
329
330 for_each_child_of_node(dev->of_node, child) {
331 pdev = of_find_device_by_node(child);
332
333 ctx = dev_get_drvdata(&pdev->dev);
334 if (ctx->attached_domain) {
335 of_node_put(child);
336 return 1;
337 }
338 }
339
340 return 0;
341}
342
Steve Mucklef132c6c2012-06-06 18:30:57 -0700343static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
344{
345 struct msm_priv *priv;
346 struct msm_iommu_drvdata *iommu_drvdata;
347 struct msm_iommu_ctx_drvdata *ctx_drvdata;
348 struct msm_iommu_ctx_drvdata *tmp_drvdata;
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700349 int ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700350
351 mutex_lock(&msm_iommu_lock);
352
353 priv = domain->priv;
354 if (!priv || !dev) {
355 ret = -EINVAL;
356 goto fail;
357 }
358
359 iommu_drvdata = dev_get_drvdata(dev->parent);
360 ctx_drvdata = dev_get_drvdata(dev);
361 if (!iommu_drvdata || !ctx_drvdata) {
362 ret = -EINVAL;
363 goto fail;
364 }
365
366 if (!list_empty(&ctx_drvdata->attached_elm)) {
367 ret = -EBUSY;
368 goto fail;
369 }
370
371 list_for_each_entry(tmp_drvdata, &priv->list_attached, attached_elm)
372 if (tmp_drvdata == ctx_drvdata) {
373 ret = -EBUSY;
374 goto fail;
375 }
376
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700377 ret = regulator_enable(iommu_drvdata->gdsc);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700378 if (ret)
379 goto fail;
380
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700381 ret = __enable_clocks(iommu_drvdata);
382 if (ret) {
383 regulator_disable(iommu_drvdata->gdsc);
384 goto fail;
385 }
386
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700387 if (!msm_iommu_ctx_attached(dev->parent))
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700388 __program_iommu(iommu_drvdata->base, iommu_drvdata->nsmr);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700389
390 __program_context(iommu_drvdata->base, ctx_drvdata->num,
391 iommu_drvdata->ncb, __pa(priv->pt.fl_table),
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700392 priv->pt.redirect, ctx_drvdata->sids, ctx_drvdata->nsid,
393 iommu_drvdata->nsmr);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700394 __disable_clocks(iommu_drvdata);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700395
Steve Mucklef132c6c2012-06-06 18:30:57 -0700396 list_add(&(ctx_drvdata->attached_elm), &priv->list_attached);
397 ctx_drvdata->attached_domain = domain;
398
399fail:
400 mutex_unlock(&msm_iommu_lock);
401 return ret;
402}
403
404static void msm_iommu_detach_dev(struct iommu_domain *domain,
405 struct device *dev)
406{
407 struct msm_priv *priv;
408 struct msm_iommu_drvdata *iommu_drvdata;
409 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700410 int ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700411
412 mutex_lock(&msm_iommu_lock);
413 priv = domain->priv;
414 if (!priv || !dev)
415 goto fail;
416
417 iommu_drvdata = dev_get_drvdata(dev->parent);
418 ctx_drvdata = dev_get_drvdata(dev);
419 if (!iommu_drvdata || !ctx_drvdata || !ctx_drvdata->attached_domain)
420 goto fail;
421
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700422 ret = __enable_clocks(iommu_drvdata);
423 if (ret)
424 goto fail;
425
Steve Mucklef132c6c2012-06-06 18:30:57 -0700426 SET_TLBIASID(iommu_drvdata->base, ctx_drvdata->num,
427 GET_CB_CONTEXTIDR_ASID(iommu_drvdata->base, ctx_drvdata->num));
428
429 __reset_context(iommu_drvdata->base, ctx_drvdata->num);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700430 __disable_clocks(iommu_drvdata);
431
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700432 regulator_disable(iommu_drvdata->gdsc);
433
Steve Mucklef132c6c2012-06-06 18:30:57 -0700434 list_del_init(&ctx_drvdata->attached_elm);
435 ctx_drvdata->attached_domain = NULL;
436
Steve Mucklef132c6c2012-06-06 18:30:57 -0700437fail:
438 mutex_unlock(&msm_iommu_lock);
439}
440
441static int msm_iommu_map(struct iommu_domain *domain, unsigned long va,
442 phys_addr_t pa, size_t len, int prot)
443{
444 struct msm_priv *priv;
445 int ret = 0;
446
447 mutex_lock(&msm_iommu_lock);
448
449 priv = domain->priv;
450 if (!priv) {
451 ret = -EINVAL;
452 goto fail;
453 }
454
455 ret = msm_iommu_pagetable_map(&priv->pt, va, pa, len, prot);
456 if (ret)
457 goto fail;
458
459 ret = __flush_iotlb_va(domain, va);
460fail:
461 mutex_unlock(&msm_iommu_lock);
462 return ret;
463}
464
465static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long va,
466 size_t len)
467{
468 struct msm_priv *priv;
469 int ret = -ENODEV;
470
471 mutex_lock(&msm_iommu_lock);
472
473 priv = domain->priv;
474 if (!priv)
475 goto fail;
476
477 ret = msm_iommu_pagetable_unmap(&priv->pt, va, len);
478 if (ret < 0)
479 goto fail;
480
481 ret = __flush_iotlb_va(domain, va);
482fail:
483 mutex_unlock(&msm_iommu_lock);
484
485 /* the IOMMU API requires us to return how many bytes were unmapped */
486 len = ret ? 0 : len;
487 return len;
488}
489
490static int msm_iommu_map_range(struct iommu_domain *domain, unsigned int va,
491 struct scatterlist *sg, unsigned int len,
492 int prot)
493{
494 int ret;
495 struct msm_priv *priv;
496
497 mutex_lock(&msm_iommu_lock);
498
499 priv = domain->priv;
500 if (!priv) {
501 ret = -EINVAL;
502 goto fail;
503 }
504
505 ret = msm_iommu_pagetable_map_range(&priv->pt, va, sg, len, prot);
506 if (ret)
507 goto fail;
508
509 __flush_iotlb(domain);
510fail:
511 mutex_unlock(&msm_iommu_lock);
512 return ret;
513}
514
515
516static int msm_iommu_unmap_range(struct iommu_domain *domain, unsigned int va,
517 unsigned int len)
518{
519 struct msm_priv *priv;
520
521 mutex_lock(&msm_iommu_lock);
522
523 priv = domain->priv;
524 msm_iommu_pagetable_unmap_range(&priv->pt, va, len);
525
526 __flush_iotlb(domain);
527 mutex_unlock(&msm_iommu_lock);
528 return 0;
529}
530
531static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
532 unsigned long va)
533{
534 struct msm_priv *priv;
535 struct msm_iommu_drvdata *iommu_drvdata;
536 struct msm_iommu_ctx_drvdata *ctx_drvdata;
537 unsigned int par;
538 void __iomem *base;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700539 phys_addr_t ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700540 int ctx;
541
542 mutex_lock(&msm_iommu_lock);
543
544 priv = domain->priv;
545 if (list_empty(&priv->list_attached))
546 goto fail;
547
548 ctx_drvdata = list_entry(priv->list_attached.next,
549 struct msm_iommu_ctx_drvdata, attached_elm);
550 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
551
552 base = iommu_drvdata->base;
553 ctx = ctx_drvdata->num;
554
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700555 ret = __enable_clocks(iommu_drvdata);
556 if (ret) {
557 ret = 0; /* 0 indicates translation failed */
558 goto fail;
559 }
560
Steve Mucklef132c6c2012-06-06 18:30:57 -0700561 SET_ATS1PR(base, ctx, va & CB_ATS1PR_ADDR);
562 mb();
563 while (GET_CB_ATSR_ACTIVE(base, ctx))
564 cpu_relax();
565
566 par = GET_PAR(base, ctx);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700567 __disable_clocks(iommu_drvdata);
568
Steve Mucklef132c6c2012-06-06 18:30:57 -0700569 if (par & CB_PAR_F) {
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700570 ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700571 } else {
572 /* We are dealing with a supersection */
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700573 if (ret & CB_PAR_SS)
574 ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700575 else /* Upper 20 bits from PAR, lower 12 from VA */
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700576 ret = (par & 0xFFFFF000) | (va & 0x00000FFF);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700577 }
578
579fail:
580 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700581 return ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700582}
583
584static int msm_iommu_domain_has_cap(struct iommu_domain *domain,
585 unsigned long cap)
586{
587 return 0;
588}
589
590static void print_ctx_regs(void __iomem *base, int ctx, unsigned int fsr)
591{
592 pr_err("FAR = %08x PAR = %08x\n",
593 GET_FAR(base, ctx), GET_PAR(base, ctx));
594 pr_err("FSR = %08x [%s%s%s%s%s%s%s%s%s]\n", fsr,
595 (fsr & 0x02) ? "TF " : "",
596 (fsr & 0x04) ? "AFF " : "",
597 (fsr & 0x08) ? "PF " : "",
598 (fsr & 0x10) ? "EF " : "",
599 (fsr & 0x20) ? "TLBMCF " : "",
600 (fsr & 0x40) ? "TLBLKF " : "",
601 (fsr & 0x80) ? "MHF " : "",
602 (fsr & 0x40000000) ? "SS " : "",
603 (fsr & 0x80000000) ? "MULTI " : "");
604
605 pr_err("FSYNR0 = %08x FSYNR1 = %08x\n",
606 GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
607 pr_err("TTBR0 = %08x TTBR1 = %08x\n",
608 GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
609 pr_err("SCTLR = %08x ACTLR = %08x\n",
610 GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
611 pr_err("PRRR = %08x NMRR = %08x\n",
612 GET_PRRR(base, ctx), GET_NMRR(base, ctx));
613}
614
615irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id)
616{
617 struct platform_device *pdev = dev_id;
618 struct msm_iommu_drvdata *drvdata;
619 struct msm_iommu_ctx_drvdata *ctx_drvdata;
620 unsigned int fsr;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700621 int ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700622
623 mutex_lock(&msm_iommu_lock);
624
625 BUG_ON(!pdev);
626
627 drvdata = dev_get_drvdata(pdev->dev.parent);
628 BUG_ON(!drvdata);
629
630 ctx_drvdata = dev_get_drvdata(&pdev->dev);
631 BUG_ON(!ctx_drvdata);
632
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700633 ret = __enable_clocks(drvdata);
634 if (ret) {
635 ret = IRQ_NONE;
636 goto fail;
637 }
638
Steve Mucklef132c6c2012-06-06 18:30:57 -0700639 fsr = GET_FSR(drvdata->base, ctx_drvdata->num);
640 if (fsr) {
641 if (!ctx_drvdata->attached_domain) {
642 pr_err("Bad domain in interrupt handler\n");
643 ret = -ENOSYS;
644 } else
645 ret = report_iommu_fault(ctx_drvdata->attached_domain,
646 &ctx_drvdata->pdev->dev,
647 GET_FAR(drvdata->base, ctx_drvdata->num), 0);
648
649 if (ret == -ENOSYS) {
650 pr_err("Unexpected IOMMU page fault!\n");
651 pr_err("name = %s\n", drvdata->name);
652 pr_err("context = %s (%d)\n", ctx_drvdata->name,
653 ctx_drvdata->num);
654 pr_err("Interesting registers:\n");
655 print_ctx_regs(drvdata->base, ctx_drvdata->num, fsr);
656 }
657
658 SET_FSR(drvdata->base, ctx_drvdata->num, fsr);
659 ret = IRQ_HANDLED;
660 } else
661 ret = IRQ_NONE;
662
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700663 __disable_clocks(drvdata);
664fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700665 mutex_unlock(&msm_iommu_lock);
666 return ret;
667}
668
669static phys_addr_t msm_iommu_get_pt_base_addr(struct iommu_domain *domain)
670{
671 struct msm_priv *priv = domain->priv;
672 return __pa(priv->pt.fl_table);
673}
674
675static struct iommu_ops msm_iommu_ops = {
676 .domain_init = msm_iommu_domain_init,
677 .domain_destroy = msm_iommu_domain_destroy,
678 .attach_dev = msm_iommu_attach_dev,
679 .detach_dev = msm_iommu_detach_dev,
680 .map = msm_iommu_map,
681 .unmap = msm_iommu_unmap,
682 .map_range = msm_iommu_map_range,
683 .unmap_range = msm_iommu_unmap_range,
684 .iova_to_phys = msm_iommu_iova_to_phys,
685 .domain_has_cap = msm_iommu_domain_has_cap,
686 .get_pt_base_addr = msm_iommu_get_pt_base_addr,
687 .pgsize_bitmap = MSM_IOMMU_PGSIZES,
688};
689
690static int __init msm_iommu_init(void)
691{
692 msm_iommu_pagetable_init();
693 bus_set_iommu(&platform_bus_type, &msm_iommu_ops);
694 return 0;
695}
696
697subsys_initcall(msm_iommu_init);
698
699MODULE_LICENSE("GPL v2");
700MODULE_DESCRIPTION("MSM SMMU v2 Driver");