| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 1 | #ifndef B43_H_ | 
 | 2 | #define B43_H_ | 
 | 3 |  | 
 | 4 | #include <linux/kernel.h> | 
 | 5 | #include <linux/spinlock.h> | 
 | 6 | #include <linux/interrupt.h> | 
 | 7 | #include <linux/hw_random.h> | 
 | 8 | #include <linux/ssb/ssb.h> | 
 | 9 | #include <net/mac80211.h> | 
 | 10 |  | 
 | 11 | #include "debugfs.h" | 
 | 12 | #include "leds.h" | 
| Michael Buesch | 8e9f752 | 2007-09-27 21:35:34 +0200 | [diff] [blame] | 13 | #include "rfkill.h" | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 14 | #include "lo.h" | 
| Michael Buesch | ef1a628 | 2008-08-27 18:53:02 +0200 | [diff] [blame] | 15 | #include "phy_common.h" | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 16 |  | 
| Michael Buesch | 26bc783 | 2008-02-09 00:18:35 +0100 | [diff] [blame] | 17 |  | 
 | 18 | /* The unique identifier of the firmware that's officially supported by | 
 | 19 |  * this driver version. */ | 
 | 20 | #define B43_SUPPORTED_FIRMWARE_ID	"FW13" | 
 | 21 |  | 
 | 22 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 23 | #ifdef CONFIG_B43_DEBUG | 
 | 24 | # define B43_DEBUG	1 | 
 | 25 | #else | 
 | 26 | # define B43_DEBUG	0 | 
 | 27 | #endif | 
 | 28 |  | 
 | 29 | #define B43_RX_MAX_SSI			60 | 
 | 30 |  | 
 | 31 | /* MMIO offsets */ | 
 | 32 | #define B43_MMIO_DMA0_REASON		0x20 | 
 | 33 | #define B43_MMIO_DMA0_IRQ_MASK		0x24 | 
 | 34 | #define B43_MMIO_DMA1_REASON		0x28 | 
 | 35 | #define B43_MMIO_DMA1_IRQ_MASK		0x2C | 
 | 36 | #define B43_MMIO_DMA2_REASON		0x30 | 
 | 37 | #define B43_MMIO_DMA2_IRQ_MASK		0x34 | 
 | 38 | #define B43_MMIO_DMA3_REASON		0x38 | 
 | 39 | #define B43_MMIO_DMA3_IRQ_MASK		0x3C | 
 | 40 | #define B43_MMIO_DMA4_REASON		0x40 | 
 | 41 | #define B43_MMIO_DMA4_IRQ_MASK		0x44 | 
 | 42 | #define B43_MMIO_DMA5_REASON		0x48 | 
 | 43 | #define B43_MMIO_DMA5_IRQ_MASK		0x4C | 
| Michael Buesch | aa6c7ae | 2007-12-26 16:26:36 +0100 | [diff] [blame] | 44 | #define B43_MMIO_MACCTL			0x120	/* MAC control */ | 
 | 45 | #define B43_MMIO_MACCMD			0x124	/* MAC command */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 46 | #define B43_MMIO_GEN_IRQ_REASON		0x128 | 
 | 47 | #define B43_MMIO_GEN_IRQ_MASK		0x12C | 
 | 48 | #define B43_MMIO_RAM_CONTROL		0x130 | 
 | 49 | #define B43_MMIO_RAM_DATA		0x134 | 
 | 50 | #define B43_MMIO_PS_STATUS		0x140 | 
 | 51 | #define B43_MMIO_RADIO_HWENABLED_HI	0x158 | 
 | 52 | #define B43_MMIO_SHM_CONTROL		0x160 | 
 | 53 | #define B43_MMIO_SHM_DATA		0x164 | 
 | 54 | #define B43_MMIO_SHM_DATA_UNALIGNED	0x166 | 
 | 55 | #define B43_MMIO_XMITSTAT_0		0x170 | 
 | 56 | #define B43_MMIO_XMITSTAT_1		0x174 | 
 | 57 | #define B43_MMIO_REV3PLUS_TSF_LOW	0x180	/* core rev >= 3 only */ | 
 | 58 | #define B43_MMIO_REV3PLUS_TSF_HIGH	0x184	/* core rev >= 3 only */ | 
| Michael Buesch | f3dd3fc | 2007-12-22 21:56:30 +0100 | [diff] [blame] | 59 | #define B43_MMIO_TSF_CFP_REP		0x188 | 
 | 60 | #define B43_MMIO_TSF_CFP_START		0x18C | 
 | 61 | #define B43_MMIO_TSF_CFP_MAXDUR		0x190 | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 62 |  | 
 | 63 | /* 32-bit DMA */ | 
 | 64 | #define B43_MMIO_DMA32_BASE0		0x200 | 
 | 65 | #define B43_MMIO_DMA32_BASE1		0x220 | 
 | 66 | #define B43_MMIO_DMA32_BASE2		0x240 | 
 | 67 | #define B43_MMIO_DMA32_BASE3		0x260 | 
 | 68 | #define B43_MMIO_DMA32_BASE4		0x280 | 
 | 69 | #define B43_MMIO_DMA32_BASE5		0x2A0 | 
 | 70 | /* 64-bit DMA */ | 
 | 71 | #define B43_MMIO_DMA64_BASE0		0x200 | 
 | 72 | #define B43_MMIO_DMA64_BASE1		0x240 | 
 | 73 | #define B43_MMIO_DMA64_BASE2		0x280 | 
 | 74 | #define B43_MMIO_DMA64_BASE3		0x2C0 | 
 | 75 | #define B43_MMIO_DMA64_BASE4		0x300 | 
 | 76 | #define B43_MMIO_DMA64_BASE5		0x340 | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 77 |  | 
| Michael Buesch | 5100d5a | 2008-03-29 21:01:16 +0100 | [diff] [blame] | 78 | /* PIO on core rev < 11 */ | 
 | 79 | #define B43_MMIO_PIO_BASE0		0x300 | 
 | 80 | #define B43_MMIO_PIO_BASE1		0x310 | 
 | 81 | #define B43_MMIO_PIO_BASE2		0x320 | 
 | 82 | #define B43_MMIO_PIO_BASE3		0x330 | 
 | 83 | #define B43_MMIO_PIO_BASE4		0x340 | 
 | 84 | #define B43_MMIO_PIO_BASE5		0x350 | 
 | 85 | #define B43_MMIO_PIO_BASE6		0x360 | 
 | 86 | #define B43_MMIO_PIO_BASE7		0x370 | 
 | 87 | /* PIO on core rev >= 11 */ | 
 | 88 | #define B43_MMIO_PIO11_BASE0		0x200 | 
 | 89 | #define B43_MMIO_PIO11_BASE1		0x240 | 
 | 90 | #define B43_MMIO_PIO11_BASE2		0x280 | 
 | 91 | #define B43_MMIO_PIO11_BASE3		0x2C0 | 
 | 92 | #define B43_MMIO_PIO11_BASE4		0x300 | 
 | 93 | #define B43_MMIO_PIO11_BASE5		0x340 | 
 | 94 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 95 | #define B43_MMIO_PHY_VER		0x3E0 | 
 | 96 | #define B43_MMIO_PHY_RADIO		0x3E2 | 
 | 97 | #define B43_MMIO_PHY0			0x3E6 | 
 | 98 | #define B43_MMIO_ANTENNA		0x3E8 | 
 | 99 | #define B43_MMIO_CHANNEL		0x3F0 | 
 | 100 | #define B43_MMIO_CHANNEL_EXT		0x3F4 | 
 | 101 | #define B43_MMIO_RADIO_CONTROL		0x3F6 | 
 | 102 | #define B43_MMIO_RADIO_DATA_HIGH	0x3F8 | 
 | 103 | #define B43_MMIO_RADIO_DATA_LOW		0x3FA | 
 | 104 | #define B43_MMIO_PHY_CONTROL		0x3FC | 
 | 105 | #define B43_MMIO_PHY_DATA		0x3FE | 
 | 106 | #define B43_MMIO_MACFILTER_CONTROL	0x420 | 
 | 107 | #define B43_MMIO_MACFILTER_DATA		0x422 | 
 | 108 | #define B43_MMIO_RCMTA_COUNT		0x43C | 
 | 109 | #define B43_MMIO_RADIO_HWENABLED_LO	0x49A | 
 | 110 | #define B43_MMIO_GPIO_CONTROL		0x49C | 
 | 111 | #define B43_MMIO_GPIO_MASK		0x49E | 
| Michael Buesch | f3dd3fc | 2007-12-22 21:56:30 +0100 | [diff] [blame] | 112 | #define B43_MMIO_TSF_CFP_START_LOW	0x604 | 
 | 113 | #define B43_MMIO_TSF_CFP_START_HIGH	0x606 | 
| Michael Buesch | d59f720 | 2008-04-03 18:56:19 +0200 | [diff] [blame] | 114 | #define B43_MMIO_TSF_CFP_PRETBTT	0x612 | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 115 | #define B43_MMIO_TSF_0			0x632	/* core rev < 3 only */ | 
 | 116 | #define B43_MMIO_TSF_1			0x634	/* core rev < 3 only */ | 
 | 117 | #define B43_MMIO_TSF_2			0x636	/* core rev < 3 only */ | 
 | 118 | #define B43_MMIO_TSF_3			0x638	/* core rev < 3 only */ | 
 | 119 | #define B43_MMIO_RNG			0x65A | 
| Michael Buesch | e6f5b93 | 2008-03-05 21:18:49 +0100 | [diff] [blame] | 120 | #define B43_MMIO_IFSCTL			0x688 /* Interframe space control */ | 
 | 121 | #define  B43_MMIO_IFSCTL_USE_EDCF	0x0004 | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 122 | #define B43_MMIO_POWERUP_DELAY		0x6A8 | 
| Michael Buesch | ce1a9ee | 2009-02-04 19:55:22 +0100 | [diff] [blame] | 123 | #define B43_MMIO_BTCOEX_CTL		0x6B4 /* Bluetooth Coexistence Control */ | 
 | 124 | #define B43_MMIO_BTCOEX_STAT		0x6B6 /* Bluetooth Coexistence Status */ | 
 | 125 | #define B43_MMIO_BTCOEX_TXCTL		0x6B8 /* Bluetooth Coexistence Transmit Control */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 126 |  | 
 | 127 | /* SPROM boardflags_lo values */ | 
 | 128 | #define B43_BFL_BTCOEXIST		0x0001	/* implements Bluetooth coexistance */ | 
 | 129 | #define B43_BFL_PACTRL			0x0002	/* GPIO 9 controlling the PA */ | 
 | 130 | #define B43_BFL_AIRLINEMODE		0x0004	/* implements GPIO 13 radio disable indication */ | 
 | 131 | #define B43_BFL_RSSI			0x0008	/* software calculates nrssi slope. */ | 
 | 132 | #define B43_BFL_ENETSPI			0x0010	/* has ephy roboswitch spi */ | 
 | 133 | #define B43_BFL_XTAL_NOSLOW		0x0020	/* no slow clock available */ | 
 | 134 | #define B43_BFL_CCKHIPWR		0x0040	/* can do high power CCK transmission */ | 
 | 135 | #define B43_BFL_ENETADM			0x0080	/* has ADMtek switch */ | 
 | 136 | #define B43_BFL_ENETVLAN		0x0100	/* can do vlan */ | 
 | 137 | #define B43_BFL_AFTERBURNER		0x0200	/* supports Afterburner mode */ | 
 | 138 | #define B43_BFL_NOPCI			0x0400	/* leaves PCI floating */ | 
 | 139 | #define B43_BFL_FEM			0x0800	/* supports the Front End Module */ | 
 | 140 | #define B43_BFL_EXTLNA			0x1000	/* has an external LNA */ | 
 | 141 | #define B43_BFL_HGPA			0x2000	/* had high gain PA */ | 
 | 142 | #define B43_BFL_BTCMOD			0x4000	/* BFL_BTCOEXIST is given in alternate GPIOs */ | 
 | 143 | #define B43_BFL_ALTIQ			0x8000	/* alternate I/Q settings */ | 
 | 144 |  | 
 | 145 | /* GPIO register offset, in both ChipCommon and PCI core. */ | 
 | 146 | #define B43_GPIO_CONTROL		0x6c | 
 | 147 |  | 
 | 148 | /* SHM Routing */ | 
 | 149 | enum { | 
 | 150 | 	B43_SHM_UCODE,		/* Microcode memory */ | 
 | 151 | 	B43_SHM_SHARED,		/* Shared memory */ | 
 | 152 | 	B43_SHM_SCRATCH,	/* Scratch memory */ | 
 | 153 | 	B43_SHM_HW,		/* Internal hardware register */ | 
 | 154 | 	B43_SHM_RCMTA,		/* Receive match transmitter address (rev >= 5 only) */ | 
 | 155 | }; | 
 | 156 | /* SHM Routing modifiers */ | 
 | 157 | #define B43_SHM_AUTOINC_R		0x0200	/* Auto-increment address on read */ | 
 | 158 | #define B43_SHM_AUTOINC_W		0x0100	/* Auto-increment address on write */ | 
 | 159 | #define B43_SHM_AUTOINC_RW		(B43_SHM_AUTOINC_R | \ | 
 | 160 | 					 B43_SHM_AUTOINC_W) | 
 | 161 |  | 
 | 162 | /* Misc SHM_SHARED offsets */ | 
 | 163 | #define B43_SHM_SH_WLCOREREV		0x0016	/* 802.11 core revision */ | 
 | 164 | #define B43_SHM_SH_PCTLWDPOS		0x0008 | 
 | 165 | #define B43_SHM_SH_RXPADOFF		0x0034	/* RX Padding data offset (PIO only) */ | 
 | 166 | #define B43_SHM_SH_PHYVER		0x0050	/* PHY version */ | 
 | 167 | #define B43_SHM_SH_PHYTYPE		0x0052	/* PHY type */ | 
 | 168 | #define B43_SHM_SH_ANTSWAP		0x005C	/* Antenna swap threshold */ | 
 | 169 | #define B43_SHM_SH_HOSTFLO		0x005E	/* Hostflags for ucode options (low) */ | 
| Michael Buesch | 35f0d35 | 2008-02-13 14:31:08 +0100 | [diff] [blame] | 170 | #define B43_SHM_SH_HOSTFMI		0x0060	/* Hostflags for ucode options (middle) */ | 
 | 171 | #define B43_SHM_SH_HOSTFHI		0x0062	/* Hostflags for ucode options (high) */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 172 | #define B43_SHM_SH_RFATT		0x0064	/* Current radio attenuation value */ | 
 | 173 | #define B43_SHM_SH_RADAR		0x0066	/* Radar register */ | 
 | 174 | #define B43_SHM_SH_PHYTXNOI		0x006E	/* PHY noise directly after TX (lower 8bit only) */ | 
 | 175 | #define B43_SHM_SH_RFRXSP1		0x0072	/* RF RX SP Register 1 */ | 
 | 176 | #define B43_SHM_SH_CHAN			0x00A0	/* Current channel (low 8bit only) */ | 
 | 177 | #define  B43_SHM_SH_CHAN_5GHZ		0x0100	/* Bit set, if 5Ghz channel */ | 
 | 178 | #define B43_SHM_SH_BCMCFIFOID		0x0108	/* Last posted cookie to the bcast/mcast FIFO */ | 
| Michael Buesch | 18c8ade | 2008-08-28 19:33:40 +0200 | [diff] [blame] | 179 | /* TSSI information */ | 
 | 180 | #define B43_SHM_SH_TSSI_CCK		0x0058	/* TSSI for last 4 CCK frames (32bit) */ | 
 | 181 | #define B43_SHM_SH_TSSI_OFDM_A		0x0068	/* TSSI for last 4 OFDM frames (32bit) */ | 
 | 182 | #define B43_SHM_SH_TSSI_OFDM_G		0x0070	/* TSSI for last 4 OFDM frames (32bit) */ | 
 | 183 | #define  B43_TSSI_MAX			0x7F	/* Max value for one TSSI value */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 184 | /* SHM_SHARED TX FIFO variables */ | 
 | 185 | #define B43_SHM_SH_SIZE01		0x0098	/* TX FIFO size for FIFO 0 (low) and 1 (high) */ | 
 | 186 | #define B43_SHM_SH_SIZE23		0x009A	/* TX FIFO size for FIFO 2 and 3 */ | 
 | 187 | #define B43_SHM_SH_SIZE45		0x009C	/* TX FIFO size for FIFO 4 and 5 */ | 
 | 188 | #define B43_SHM_SH_SIZE67		0x009E	/* TX FIFO size for FIFO 6 and 7 */ | 
 | 189 | /* SHM_SHARED background noise */ | 
 | 190 | #define B43_SHM_SH_JSSI0		0x0088	/* Measure JSSI 0 */ | 
 | 191 | #define B43_SHM_SH_JSSI1		0x008A	/* Measure JSSI 1 */ | 
 | 192 | #define B43_SHM_SH_JSSIAUX		0x008C	/* Measure JSSI AUX */ | 
 | 193 | /* SHM_SHARED crypto engine */ | 
 | 194 | #define B43_SHM_SH_DEFAULTIV		0x003C	/* Default IV location */ | 
 | 195 | #define B43_SHM_SH_NRRXTRANS		0x003E	/* # of soft RX transmitter addresses (max 8) */ | 
 | 196 | #define B43_SHM_SH_KTP			0x0056	/* Key table pointer */ | 
 | 197 | #define B43_SHM_SH_TKIPTSCTTAK		0x0318 | 
 | 198 | #define B43_SHM_SH_KEYIDXBLOCK		0x05D4	/* Key index/algorithm block (v4 firmware) */ | 
 | 199 | #define B43_SHM_SH_PSM			0x05F4	/* PSM transmitter address match block (rev < 5) */ | 
 | 200 | /* SHM_SHARED WME variables */ | 
 | 201 | #define B43_SHM_SH_EDCFSTAT		0x000E	/* EDCF status */ | 
 | 202 | #define B43_SHM_SH_TXFCUR		0x0030	/* TXF current index */ | 
 | 203 | #define B43_SHM_SH_EDCFQ		0x0240	/* EDCF Q info */ | 
 | 204 | /* SHM_SHARED powersave mode related */ | 
 | 205 | #define B43_SHM_SH_SLOTT		0x0010	/* Slot time */ | 
 | 206 | #define B43_SHM_SH_DTIMPER		0x0012	/* DTIM period */ | 
 | 207 | #define B43_SHM_SH_NOSLPZNATDTIM	0x004C	/* NOSLPZNAT DTIM */ | 
| Michael Buesch | 280d0e1 | 2007-12-26 18:26:17 +0100 | [diff] [blame] | 208 | /* SHM_SHARED beacon/AP variables */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 209 | #define B43_SHM_SH_BTL0			0x0018	/* Beacon template length 0 */ | 
 | 210 | #define B43_SHM_SH_BTL1			0x001A	/* Beacon template length 1 */ | 
 | 211 | #define B43_SHM_SH_BTSFOFF		0x001C	/* Beacon TSF offset */ | 
 | 212 | #define B43_SHM_SH_TIMBPOS		0x001E	/* TIM B position in beacon */ | 
| Michael Buesch | 280d0e1 | 2007-12-26 18:26:17 +0100 | [diff] [blame] | 213 | #define B43_SHM_SH_DTIMP		0x0012	/* DTIP period */ | 
 | 214 | #define B43_SHM_SH_MCASTCOOKIE		0x00A8	/* Last bcast/mcast frame ID */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 215 | #define B43_SHM_SH_SFFBLIM		0x0044	/* Short frame fallback retry limit */ | 
 | 216 | #define B43_SHM_SH_LFFBLIM		0x0046	/* Long frame fallback retry limit */ | 
 | 217 | #define B43_SHM_SH_BEACPHYCTL		0x0054	/* Beacon PHY TX control word (see PHY TX control) */ | 
| Michael Buesch | 280d0e1 | 2007-12-26 18:26:17 +0100 | [diff] [blame] | 218 | #define B43_SHM_SH_EXTNPHYCTL		0x00B0	/* Extended bytes for beacon PHY control (N) */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 219 | /* SHM_SHARED ACK/CTS control */ | 
 | 220 | #define B43_SHM_SH_ACKCTSPHYCTL		0x0022	/* ACK/CTS PHY control word (see PHY TX control) */ | 
 | 221 | /* SHM_SHARED probe response variables */ | 
 | 222 | #define B43_SHM_SH_PRSSID		0x0160	/* Probe Response SSID */ | 
 | 223 | #define B43_SHM_SH_PRSSIDLEN		0x0048	/* Probe Response SSID length */ | 
 | 224 | #define B43_SHM_SH_PRTLEN		0x004A	/* Probe Response template length */ | 
 | 225 | #define B43_SHM_SH_PRMAXTIME		0x0074	/* Probe Response max time */ | 
 | 226 | #define B43_SHM_SH_PRPHYCTL		0x0188	/* Probe Response PHY TX control word */ | 
 | 227 | /* SHM_SHARED rate tables */ | 
 | 228 | #define B43_SHM_SH_OFDMDIRECT		0x01C0	/* Pointer to OFDM direct map */ | 
 | 229 | #define B43_SHM_SH_OFDMBASIC		0x01E0	/* Pointer to OFDM basic rate map */ | 
 | 230 | #define B43_SHM_SH_CCKDIRECT		0x0200	/* Pointer to CCK direct map */ | 
 | 231 | #define B43_SHM_SH_CCKBASIC		0x0220	/* Pointer to CCK basic rate map */ | 
 | 232 | /* SHM_SHARED microcode soft registers */ | 
 | 233 | #define B43_SHM_SH_UCODEREV		0x0000	/* Microcode revision */ | 
 | 234 | #define B43_SHM_SH_UCODEPATCH		0x0002	/* Microcode patchlevel */ | 
 | 235 | #define B43_SHM_SH_UCODEDATE		0x0004	/* Microcode date */ | 
 | 236 | #define B43_SHM_SH_UCODETIME		0x0006	/* Microcode time */ | 
 | 237 | #define B43_SHM_SH_UCODESTAT		0x0040	/* Microcode debug status code */ | 
 | 238 | #define  B43_SHM_SH_UCODESTAT_INVALID	0 | 
 | 239 | #define  B43_SHM_SH_UCODESTAT_INIT	1 | 
 | 240 | #define  B43_SHM_SH_UCODESTAT_ACTIVE	2 | 
 | 241 | #define  B43_SHM_SH_UCODESTAT_SUSP	3	/* suspended */ | 
 | 242 | #define  B43_SHM_SH_UCODESTAT_SLEEP	4	/* asleep (PS) */ | 
 | 243 | #define B43_SHM_SH_MAXBFRAMES		0x0080	/* Maximum number of frames in a burst */ | 
 | 244 | #define B43_SHM_SH_SPUWKUP		0x0094	/* pre-wakeup for synth PU in us */ | 
 | 245 | #define B43_SHM_SH_PRETBTT		0x0096	/* pre-TBTT in us */ | 
 | 246 |  | 
 | 247 | /* SHM_SCRATCH offsets */ | 
 | 248 | #define B43_SHM_SC_MINCONT		0x0003	/* Minimum contention window */ | 
 | 249 | #define B43_SHM_SC_MAXCONT		0x0004	/* Maximum contention window */ | 
 | 250 | #define B43_SHM_SC_CURCONT		0x0005	/* Current contention window */ | 
 | 251 | #define B43_SHM_SC_SRLIMIT		0x0006	/* Short retry count limit */ | 
 | 252 | #define B43_SHM_SC_LRLIMIT		0x0007	/* Long retry count limit */ | 
 | 253 | #define B43_SHM_SC_DTIMC		0x0008	/* Current DTIM count */ | 
 | 254 | #define B43_SHM_SC_BTL0LEN		0x0015	/* Beacon 0 template length */ | 
 | 255 | #define B43_SHM_SC_BTL1LEN		0x0016	/* Beacon 1 template length */ | 
 | 256 | #define B43_SHM_SC_SCFB			0x0017	/* Short frame transmit count threshold for rate fallback */ | 
 | 257 | #define B43_SHM_SC_LCFB			0x0018	/* Long frame transmit count threshold for rate fallback */ | 
 | 258 |  | 
 | 259 | /* Hardware Radio Enable masks */ | 
 | 260 | #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16) | 
 | 261 | #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4) | 
 | 262 |  | 
 | 263 | /* HostFlags. See b43_hf_read/write() */ | 
| Michael Buesch | 35f0d35 | 2008-02-13 14:31:08 +0100 | [diff] [blame] | 264 | #define B43_HF_ANTDIVHELP	0x000000000001ULL /* ucode antenna div helper */ | 
 | 265 | #define B43_HF_SYMW		0x000000000002ULL /* G-PHY SYM workaround */ | 
 | 266 | #define B43_HF_RXPULLW		0x000000000004ULL /* RX pullup workaround */ | 
 | 267 | #define B43_HF_CCKBOOST		0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */ | 
 | 268 | #define B43_HF_BTCOEX		0x000000000010ULL /* Bluetooth coexistance */ | 
 | 269 | #define B43_HF_GDCW		0x000000000020ULL /* G-PHY DC canceller filter bw workaround */ | 
 | 270 | #define B43_HF_OFDMPABOOST	0x000000000040ULL /* Enable PA gain boost for OFDM */ | 
 | 271 | #define B43_HF_ACPR		0x000000000080ULL /* Disable for Japan, channel 14 */ | 
 | 272 | #define B43_HF_EDCF		0x000000000100ULL /* on if WME and MAC suspended */ | 
 | 273 | #define B43_HF_TSSIRPSMW	0x000000000200ULL /* TSSI reset PSM ucode workaround */ | 
 | 274 | #define B43_HF_20IN40IQW	0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */ | 
 | 275 | #define B43_HF_DSCRQ		0x000000000400ULL /* Disable slow clock request in ucode */ | 
 | 276 | #define B43_HF_ACIW		0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */ | 
 | 277 | #define B43_HF_2060W		0x000000001000ULL /* 2060 radio workaround */ | 
 | 278 | #define B43_HF_RADARW		0x000000002000ULL /* Radar workaround */ | 
 | 279 | #define B43_HF_USEDEFKEYS	0x000000004000ULL /* Enable use of default keys */ | 
 | 280 | #define B43_HF_AFTERBURNER	0x000000008000ULL /* Afterburner enabled */ | 
 | 281 | #define B43_HF_BT4PRIOCOEX	0x000000010000ULL /* Bluetooth 4-priority coexistance */ | 
 | 282 | #define B43_HF_FWKUP		0x000000020000ULL /* Fast wake-up ucode */ | 
 | 283 | #define B43_HF_VCORECALC	0x000000040000ULL /* Force VCO recalculation when powering up synthpu */ | 
 | 284 | #define B43_HF_PCISCW		0x000000080000ULL /* PCI slow clock workaround */ | 
 | 285 | #define B43_HF_4318TSSI		0x000000200000ULL /* 4318 TSSI */ | 
 | 286 | #define B43_HF_FBCMCFIFO	0x000000400000ULL /* Flush bcast/mcast FIFO immediately */ | 
 | 287 | #define B43_HF_HWPCTL		0x000000800000ULL /* Enable hardwarre power control */ | 
 | 288 | #define B43_HF_BTCOEXALT	0x000001000000ULL /* Bluetooth coexistance in alternate pins */ | 
 | 289 | #define B43_HF_TXBTCHECK	0x000002000000ULL /* Bluetooth check during transmission */ | 
 | 290 | #define B43_HF_SKCFPUP		0x000004000000ULL /* Skip CFP update */ | 
 | 291 | #define B43_HF_N40W		0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */ | 
 | 292 | #define B43_HF_ANTSEL		0x000020000000ULL /* Antenna selection (for testing antenna div.) */ | 
 | 293 | #define B43_HF_BT3COEXT		0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */ | 
 | 294 | #define B43_HF_BTCANT		0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */ | 
 | 295 | #define B43_HF_ANTSELEN		0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */ | 
 | 296 | #define B43_HF_ANTSELMODE	0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */ | 
 | 297 | #define B43_HF_MLADVW		0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */ | 
 | 298 | #define B43_HF_PR45960W		0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 299 |  | 
 | 300 | /* MacFilter offsets. */ | 
 | 301 | #define B43_MACFILTER_SELF		0x0000 | 
 | 302 | #define B43_MACFILTER_BSSID		0x0003 | 
 | 303 |  | 
 | 304 | /* PowerControl */ | 
 | 305 | #define B43_PCTL_IN			0xB0 | 
 | 306 | #define B43_PCTL_OUT			0xB4 | 
 | 307 | #define B43_PCTL_OUTENABLE		0xB8 | 
 | 308 | #define B43_PCTL_XTAL_POWERUP		0x40 | 
 | 309 | #define B43_PCTL_PLL_POWERDOWN		0x80 | 
 | 310 |  | 
 | 311 | /* PowerControl Clock Modes */ | 
 | 312 | #define B43_PCTL_CLK_FAST		0x00 | 
 | 313 | #define B43_PCTL_CLK_SLOW		0x01 | 
 | 314 | #define B43_PCTL_CLK_DYNAMIC		0x02 | 
 | 315 |  | 
 | 316 | #define B43_PCTL_FORCE_SLOW		0x0800 | 
 | 317 | #define B43_PCTL_FORCE_PLL		0x1000 | 
 | 318 | #define B43_PCTL_DYN_XTAL		0x2000 | 
 | 319 |  | 
 | 320 | /* PHYVersioning */ | 
 | 321 | #define B43_PHYTYPE_A			0x00 | 
 | 322 | #define B43_PHYTYPE_B			0x01 | 
 | 323 | #define B43_PHYTYPE_G			0x02 | 
| Michael Buesch | d987160 | 2008-01-02 18:55:53 +0100 | [diff] [blame] | 324 | #define B43_PHYTYPE_N			0x04 | 
 | 325 | #define B43_PHYTYPE_LP			0x05 | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 326 |  | 
 | 327 | /* PHYRegisters */ | 
 | 328 | #define B43_PHY_ILT_A_CTRL		0x0072 | 
 | 329 | #define B43_PHY_ILT_A_DATA1		0x0073 | 
 | 330 | #define B43_PHY_ILT_A_DATA2		0x0074 | 
 | 331 | #define B43_PHY_G_LO_CONTROL		0x0810 | 
 | 332 | #define B43_PHY_ILT_G_CTRL		0x0472 | 
 | 333 | #define B43_PHY_ILT_G_DATA1		0x0473 | 
 | 334 | #define B43_PHY_ILT_G_DATA2		0x0474 | 
 | 335 | #define B43_PHY_A_PCTL			0x007B | 
 | 336 | #define B43_PHY_G_PCTL			0x0029 | 
 | 337 | #define B43_PHY_A_CRS			0x0029 | 
 | 338 | #define B43_PHY_RADIO_BITFIELD		0x0401 | 
 | 339 | #define B43_PHY_G_CRS			0x0429 | 
 | 340 | #define B43_PHY_NRSSILT_CTRL		0x0803 | 
 | 341 | #define B43_PHY_NRSSILT_DATA		0x0804 | 
 | 342 |  | 
 | 343 | /* RadioRegisters */ | 
 | 344 | #define B43_RADIOCTL_ID			0x01 | 
 | 345 |  | 
 | 346 | /* MAC Control bitfield */ | 
 | 347 | #define B43_MACCTL_ENABLED		0x00000001	/* MAC Enabled */ | 
 | 348 | #define B43_MACCTL_PSM_RUN		0x00000002	/* Run Microcode */ | 
 | 349 | #define B43_MACCTL_PSM_JMP0		0x00000004	/* Microcode jump to 0 */ | 
 | 350 | #define B43_MACCTL_SHM_ENABLED		0x00000100	/* SHM Enabled */ | 
 | 351 | #define B43_MACCTL_SHM_UPPER		0x00000200	/* SHM Upper */ | 
 | 352 | #define B43_MACCTL_IHR_ENABLED		0x00000400	/* IHR Region Enabled */ | 
 | 353 | #define B43_MACCTL_PSM_DBG		0x00002000	/* Microcode debugging enabled */ | 
 | 354 | #define B43_MACCTL_GPOUTSMSK		0x0000C000	/* GPOUT Select Mask */ | 
 | 355 | #define B43_MACCTL_BE			0x00010000	/* Big Endian mode */ | 
 | 356 | #define B43_MACCTL_INFRA		0x00020000	/* Infrastructure mode */ | 
 | 357 | #define B43_MACCTL_AP			0x00040000	/* AccessPoint mode */ | 
 | 358 | #define B43_MACCTL_RADIOLOCK		0x00080000	/* Radio lock */ | 
 | 359 | #define B43_MACCTL_BEACPROMISC		0x00100000	/* Beacon Promiscuous */ | 
 | 360 | #define B43_MACCTL_KEEP_BADPLCP		0x00200000	/* Keep frames with bad PLCP */ | 
 | 361 | #define B43_MACCTL_KEEP_CTL		0x00400000	/* Keep control frames */ | 
 | 362 | #define B43_MACCTL_KEEP_BAD		0x00800000	/* Keep bad frames (FCS) */ | 
 | 363 | #define B43_MACCTL_PROMISC		0x01000000	/* Promiscuous mode */ | 
 | 364 | #define B43_MACCTL_HWPS			0x02000000	/* Hardware Power Saving */ | 
 | 365 | #define B43_MACCTL_AWAKE		0x04000000	/* Device is awake */ | 
 | 366 | #define B43_MACCTL_CLOSEDNET		0x08000000	/* Closed net (no SSID bcast) */ | 
 | 367 | #define B43_MACCTL_TBTTHOLD		0x10000000	/* TBTT Hold */ | 
 | 368 | #define B43_MACCTL_DISCTXSTAT		0x20000000	/* Discard TX status */ | 
 | 369 | #define B43_MACCTL_DISCPMQ		0x40000000	/* Discard Power Management Queue */ | 
 | 370 | #define B43_MACCTL_GMODE		0x80000000	/* G Mode */ | 
 | 371 |  | 
| Michael Buesch | aa6c7ae | 2007-12-26 16:26:36 +0100 | [diff] [blame] | 372 | /* MAC Command bitfield */ | 
 | 373 | #define B43_MACCMD_BEACON0_VALID	0x00000001	/* Beacon 0 in template RAM is busy/valid */ | 
 | 374 | #define B43_MACCMD_BEACON1_VALID	0x00000002	/* Beacon 1 in template RAM is busy/valid */ | 
 | 375 | #define B43_MACCMD_DFQ_VALID		0x00000004	/* Directed frame queue valid (IBSS PS mode, ATIM) */ | 
 | 376 | #define B43_MACCMD_CCA			0x00000008	/* Clear channel assessment */ | 
 | 377 | #define B43_MACCMD_BGNOISE		0x00000010	/* Background noise */ | 
 | 378 |  | 
| Michael Buesch | 96c755a | 2008-01-06 00:09:46 +0100 | [diff] [blame] | 379 | /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 380 | #define B43_TMSLOW_GMODE		0x20000000	/* G Mode Enable */ | 
| Michael Buesch | 96c755a | 2008-01-06 00:09:46 +0100 | [diff] [blame] | 381 | #define B43_TMSLOW_PHYCLKSPEED		0x00C00000	/* PHY clock speed mask (N-PHY only) */ | 
 | 382 | #define  B43_TMSLOW_PHYCLKSPEED_40MHZ	0x00000000	/* 40 MHz PHY */ | 
 | 383 | #define  B43_TMSLOW_PHYCLKSPEED_80MHZ	0x00400000	/* 80 MHz PHY */ | 
 | 384 | #define  B43_TMSLOW_PHYCLKSPEED_160MHZ	0x00800000	/* 160 MHz PHY */ | 
 | 385 | #define B43_TMSLOW_PLLREFSEL		0x00200000	/* PLL Frequency Reference Select (rev >= 5) */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 386 | #define B43_TMSLOW_MACPHYCLKEN		0x00100000	/* MAC PHY Clock Control Enable (rev >= 5) */ | 
 | 387 | #define B43_TMSLOW_PHYRESET		0x00080000	/* PHY Reset */ | 
 | 388 | #define B43_TMSLOW_PHYCLKEN		0x00040000	/* PHY Clock Enable */ | 
 | 389 |  | 
| Michael Buesch | 96c755a | 2008-01-06 00:09:46 +0100 | [diff] [blame] | 390 | /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */ | 
 | 391 | #define B43_TMSHIGH_DUALBAND_PHY	0x00080000	/* Dualband PHY available */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 392 | #define B43_TMSHIGH_FCLOCK		0x00040000	/* Fast Clock Available (rev >= 5) */ | 
| Michael Buesch | 96c755a | 2008-01-06 00:09:46 +0100 | [diff] [blame] | 393 | #define B43_TMSHIGH_HAVE_5GHZ_PHY	0x00020000	/* 5 GHz PHY available (rev >= 5) */ | 
 | 394 | #define B43_TMSHIGH_HAVE_2GHZ_PHY	0x00010000	/* 2.4 GHz PHY available (rev >= 5) */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 395 |  | 
 | 396 | /* Generic-Interrupt reasons. */ | 
 | 397 | #define B43_IRQ_MAC_SUSPENDED		0x00000001 | 
 | 398 | #define B43_IRQ_BEACON			0x00000002 | 
 | 399 | #define B43_IRQ_TBTT_INDI		0x00000004 | 
 | 400 | #define B43_IRQ_BEACON_TX_OK		0x00000008 | 
 | 401 | #define B43_IRQ_BEACON_CANCEL		0x00000010 | 
 | 402 | #define B43_IRQ_ATIM_END		0x00000020 | 
 | 403 | #define B43_IRQ_PMQ			0x00000040 | 
 | 404 | #define B43_IRQ_PIO_WORKAROUND		0x00000100 | 
 | 405 | #define B43_IRQ_MAC_TXERR		0x00000200 | 
 | 406 | #define B43_IRQ_PHY_TXERR		0x00000800 | 
 | 407 | #define B43_IRQ_PMEVENT			0x00001000 | 
 | 408 | #define B43_IRQ_TIMER0			0x00002000 | 
 | 409 | #define B43_IRQ_TIMER1			0x00004000 | 
 | 410 | #define B43_IRQ_DMA			0x00008000 | 
 | 411 | #define B43_IRQ_TXFIFO_FLUSH_OK		0x00010000 | 
 | 412 | #define B43_IRQ_CCA_MEASURE_OK		0x00020000 | 
 | 413 | #define B43_IRQ_NOISESAMPLE_OK		0x00040000 | 
 | 414 | #define B43_IRQ_UCODE_DEBUG		0x08000000 | 
 | 415 | #define B43_IRQ_RFKILL			0x10000000 | 
 | 416 | #define B43_IRQ_TX_OK			0x20000000 | 
 | 417 | #define B43_IRQ_PHY_G_CHANGED		0x40000000 | 
 | 418 | #define B43_IRQ_TIMEOUT			0x80000000 | 
 | 419 |  | 
 | 420 | #define B43_IRQ_ALL			0xFFFFFFFF | 
| Michael Buesch | e40ac41 | 2008-04-25 21:10:54 +0200 | [diff] [blame] | 421 | #define B43_IRQ_MASKTEMPLATE		(B43_IRQ_TBTT_INDI | \ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 422 | 					 B43_IRQ_ATIM_END | \ | 
 | 423 | 					 B43_IRQ_PMQ | \ | 
 | 424 | 					 B43_IRQ_MAC_TXERR | \ | 
 | 425 | 					 B43_IRQ_PHY_TXERR | \ | 
 | 426 | 					 B43_IRQ_DMA | \ | 
 | 427 | 					 B43_IRQ_TXFIFO_FLUSH_OK | \ | 
 | 428 | 					 B43_IRQ_NOISESAMPLE_OK | \ | 
 | 429 | 					 B43_IRQ_UCODE_DEBUG | \ | 
 | 430 | 					 B43_IRQ_RFKILL | \ | 
 | 431 | 					 B43_IRQ_TX_OK) | 
 | 432 |  | 
| Michael Buesch | afa83e2 | 2008-05-19 23:51:37 +0200 | [diff] [blame] | 433 | /* The firmware register to fetch the debug-IRQ reason from. */ | 
 | 434 | #define B43_DEBUGIRQ_REASON_REG		63 | 
| Michael Buesch | e48b0ee | 2008-05-17 22:44:35 +0200 | [diff] [blame] | 435 | /* Debug-IRQ reasons. */ | 
 | 436 | #define B43_DEBUGIRQ_PANIC		0	/* The firmware panic'ed */ | 
 | 437 | #define B43_DEBUGIRQ_DUMP_SHM		1	/* Dump shared SHM */ | 
 | 438 | #define B43_DEBUGIRQ_DUMP_REGS		2	/* Dump the microcode registers */ | 
| Michael Buesch | 53c0685 | 2008-05-20 00:24:36 +0200 | [diff] [blame] | 439 | #define B43_DEBUGIRQ_MARKER		3	/* A "marker" was thrown by the firmware. */ | 
| Michael Buesch | e48b0ee | 2008-05-17 22:44:35 +0200 | [diff] [blame] | 440 | #define B43_DEBUGIRQ_ACK		0xFFFF	/* The host writes that to ACK the IRQ */ | 
 | 441 |  | 
| Michael Buesch | 53c0685 | 2008-05-20 00:24:36 +0200 | [diff] [blame] | 442 | /* The firmware register that contains the "marker" line. */ | 
 | 443 | #define B43_MARKER_ID_REG		2 | 
 | 444 | #define B43_MARKER_LINE_REG		3 | 
 | 445 |  | 
| Michael Buesch | afa83e2 | 2008-05-19 23:51:37 +0200 | [diff] [blame] | 446 | /* The firmware register to fetch the panic reason from. */ | 
 | 447 | #define B43_FWPANIC_REASON_REG		3 | 
 | 448 | /* Firmware panic reason codes */ | 
 | 449 | #define B43_FWPANIC_DIE			0 /* Firmware died. Don't auto-restart it. */ | 
 | 450 | #define B43_FWPANIC_RESTART		1 /* Firmware died. Schedule a controller reset. */ | 
 | 451 |  | 
| Michael Buesch | 9b839a7 | 2008-06-20 17:44:02 +0200 | [diff] [blame] | 452 | /* The firmware register that contains the watchdog counter. */ | 
 | 453 | #define B43_WATCHDOG_REG		1 | 
| Michael Buesch | afa83e2 | 2008-05-19 23:51:37 +0200 | [diff] [blame] | 454 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 455 | /* Device specific rate values. | 
 | 456 |  * The actual values defined here are (rate_in_mbps * 2). | 
 | 457 |  * Some code depends on this. Don't change it. */ | 
 | 458 | #define B43_CCK_RATE_1MB		0x02 | 
 | 459 | #define B43_CCK_RATE_2MB		0x04 | 
 | 460 | #define B43_CCK_RATE_5MB		0x0B | 
 | 461 | #define B43_CCK_RATE_11MB		0x16 | 
 | 462 | #define B43_OFDM_RATE_6MB		0x0C | 
 | 463 | #define B43_OFDM_RATE_9MB		0x12 | 
 | 464 | #define B43_OFDM_RATE_12MB		0x18 | 
 | 465 | #define B43_OFDM_RATE_18MB		0x24 | 
 | 466 | #define B43_OFDM_RATE_24MB		0x30 | 
 | 467 | #define B43_OFDM_RATE_36MB		0x48 | 
 | 468 | #define B43_OFDM_RATE_48MB		0x60 | 
 | 469 | #define B43_OFDM_RATE_54MB		0x6C | 
 | 470 | /* Convert a b43 rate value to a rate in 100kbps */ | 
 | 471 | #define B43_RATE_TO_BASE100KBPS(rate)	(((rate) * 10) / 2) | 
 | 472 |  | 
 | 473 | #define B43_DEFAULT_SHORT_RETRY_LIMIT	7 | 
 | 474 | #define B43_DEFAULT_LONG_RETRY_LIMIT	4 | 
 | 475 |  | 
| Stefano Brivio | 00e0b8c | 2007-11-25 11:10:33 +0100 | [diff] [blame] | 476 | #define B43_PHY_TX_BADNESS_LIMIT	1000 | 
 | 477 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 478 | /* Max size of a security key */ | 
 | 479 | #define B43_SEC_KEYSIZE			16 | 
 | 480 | /* Security algorithms. */ | 
 | 481 | enum { | 
 | 482 | 	B43_SEC_ALGO_NONE = 0,	/* unencrypted, as of TX header. */ | 
 | 483 | 	B43_SEC_ALGO_WEP40, | 
 | 484 | 	B43_SEC_ALGO_TKIP, | 
 | 485 | 	B43_SEC_ALGO_AES, | 
 | 486 | 	B43_SEC_ALGO_WEP104, | 
 | 487 | 	B43_SEC_ALGO_AES_LEGACY, | 
 | 488 | }; | 
 | 489 |  | 
 | 490 | struct b43_dmaring; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 491 |  | 
 | 492 | /* The firmware file header */ | 
 | 493 | #define B43_FW_TYPE_UCODE	'u' | 
 | 494 | #define B43_FW_TYPE_PCM		'p' | 
 | 495 | #define B43_FW_TYPE_IV		'i' | 
 | 496 | struct b43_fw_header { | 
 | 497 | 	/* File type */ | 
 | 498 | 	u8 type; | 
 | 499 | 	/* File format version */ | 
 | 500 | 	u8 ver; | 
 | 501 | 	u8 __padding[2]; | 
 | 502 | 	/* Size of the data. For ucode and PCM this is in bytes. | 
 | 503 | 	 * For IV this is number-of-ivs. */ | 
 | 504 | 	__be32 size; | 
 | 505 | } __attribute__((__packed__)); | 
 | 506 |  | 
 | 507 | /* Initial Value file format */ | 
 | 508 | #define B43_IV_OFFSET_MASK	0x7FFF | 
 | 509 | #define B43_IV_32BIT		0x8000 | 
 | 510 | struct b43_iv { | 
 | 511 | 	__be16 offset_size; | 
 | 512 | 	union { | 
 | 513 | 		__be16 d16; | 
 | 514 | 		__be32 d32; | 
 | 515 | 	} data __attribute__((__packed__)); | 
 | 516 | } __attribute__((__packed__)); | 
 | 517 |  | 
 | 518 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 519 | /* Data structures for DMA transmission, per 80211 core. */ | 
 | 520 | struct b43_dma { | 
| Michael Buesch | b27faf8 | 2008-03-06 16:32:46 +0100 | [diff] [blame] | 521 | 	struct b43_dmaring *tx_ring_AC_BK; /* Background */ | 
 | 522 | 	struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */ | 
 | 523 | 	struct b43_dmaring *tx_ring_AC_VI; /* Video */ | 
 | 524 | 	struct b43_dmaring *tx_ring_AC_VO; /* Voice */ | 
 | 525 | 	struct b43_dmaring *tx_ring_mcast; /* Multicast */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 526 |  | 
| Michael Buesch | b27faf8 | 2008-03-06 16:32:46 +0100 | [diff] [blame] | 527 | 	struct b43_dmaring *rx_ring; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 528 | }; | 
 | 529 |  | 
| Michael Buesch | 5100d5a | 2008-03-29 21:01:16 +0100 | [diff] [blame] | 530 | struct b43_pio_txqueue; | 
 | 531 | struct b43_pio_rxqueue; | 
 | 532 |  | 
 | 533 | /* Data structures for PIO transmission, per 80211 core. */ | 
 | 534 | struct b43_pio { | 
 | 535 | 	struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */ | 
 | 536 | 	struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */ | 
 | 537 | 	struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */ | 
 | 538 | 	struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */ | 
 | 539 | 	struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */ | 
 | 540 |  | 
 | 541 | 	struct b43_pio_rxqueue *rx_queue; | 
 | 542 | }; | 
 | 543 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 544 | /* Context information for a noise calculation (Link Quality). */ | 
 | 545 | struct b43_noise_calculation { | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 546 | 	bool calculation_running; | 
 | 547 | 	u8 nr_samples; | 
 | 548 | 	s8 samples[8][4]; | 
 | 549 | }; | 
 | 550 |  | 
 | 551 | struct b43_stats { | 
 | 552 | 	u8 link_noise; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 553 | }; | 
 | 554 |  | 
 | 555 | struct b43_key { | 
 | 556 | 	/* If keyconf is NULL, this key is disabled. | 
 | 557 | 	 * keyconf is a cookie. Don't derefenrence it outside of the set_key | 
 | 558 | 	 * path, because b43 doesn't own it. */ | 
 | 559 | 	struct ieee80211_key_conf *keyconf; | 
 | 560 | 	u8 algorithm; | 
 | 561 | }; | 
 | 562 |  | 
| Michael Buesch | e6f5b93 | 2008-03-05 21:18:49 +0100 | [diff] [blame] | 563 | /* SHM offsets to the QOS data structures for the 4 different queues. */ | 
 | 564 | #define B43_QOS_PARAMS(queue)	(B43_SHM_SH_EDCFQ + \ | 
 | 565 | 				 (B43_NR_QOSPARAMS * sizeof(u16) * (queue))) | 
 | 566 | #define B43_QOS_BACKGROUND	B43_QOS_PARAMS(0) | 
 | 567 | #define B43_QOS_BESTEFFORT	B43_QOS_PARAMS(1) | 
 | 568 | #define B43_QOS_VIDEO		B43_QOS_PARAMS(2) | 
 | 569 | #define B43_QOS_VOICE		B43_QOS_PARAMS(3) | 
 | 570 |  | 
 | 571 | /* QOS parameter hardware data structure offsets. */ | 
| Lorenzo Nava | e35cc4d | 2008-09-11 15:06:24 +0200 | [diff] [blame] | 572 | #define B43_NR_QOSPARAMS	16 | 
| Michael Buesch | e6f5b93 | 2008-03-05 21:18:49 +0100 | [diff] [blame] | 573 | enum { | 
 | 574 | 	B43_QOSPARAM_TXOP = 0, | 
 | 575 | 	B43_QOSPARAM_CWMIN, | 
 | 576 | 	B43_QOSPARAM_CWMAX, | 
 | 577 | 	B43_QOSPARAM_CWCUR, | 
 | 578 | 	B43_QOSPARAM_AIFS, | 
 | 579 | 	B43_QOSPARAM_BSLOTS, | 
 | 580 | 	B43_QOSPARAM_REGGAP, | 
 | 581 | 	B43_QOSPARAM_STATUS, | 
 | 582 | }; | 
 | 583 |  | 
 | 584 | /* QOS parameters for a queue. */ | 
 | 585 | struct b43_qos_params { | 
 | 586 | 	/* The QOS parameters */ | 
 | 587 | 	struct ieee80211_tx_queue_params p; | 
| Michael Buesch | e6f5b93 | 2008-03-05 21:18:49 +0100 | [diff] [blame] | 588 | }; | 
 | 589 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 590 | struct b43_wldev; | 
 | 591 |  | 
 | 592 | /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */ | 
 | 593 | struct b43_wl { | 
 | 594 | 	/* Pointer to the active wireless device on this chip */ | 
 | 595 | 	struct b43_wldev *current_dev; | 
 | 596 | 	/* Pointer to the ieee80211 hardware data structure */ | 
 | 597 | 	struct ieee80211_hw *hw; | 
 | 598 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 599 | 	struct mutex mutex; | 
| Michael Buesch | 280d0e1 | 2007-12-26 18:26:17 +0100 | [diff] [blame] | 600 | 	spinlock_t irq_lock; | 
| Michael Buesch | 21a75d7 | 2008-04-25 19:29:08 +0200 | [diff] [blame] | 601 | 	/* R/W lock for data transmission. | 
 | 602 | 	 * Transmissions on 2+ queues can run concurrently, but somebody else | 
 | 603 | 	 * might sync with TX by write_lock_irqsave()'ing. */ | 
 | 604 | 	rwlock_t tx_lock; | 
| Michael Buesch | 280d0e1 | 2007-12-26 18:26:17 +0100 | [diff] [blame] | 605 | 	/* Lock for LEDs access. */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 606 | 	spinlock_t leds_lock; | 
| Michael Buesch | 280d0e1 | 2007-12-26 18:26:17 +0100 | [diff] [blame] | 607 | 	/* Lock for SHM access. */ | 
 | 608 | 	spinlock_t shm_lock; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 609 |  | 
 | 610 | 	/* We can only have one operating interface (802.11 core) | 
 | 611 | 	 * at a time. General information about this interface follows. | 
 | 612 | 	 */ | 
 | 613 |  | 
| Johannes Berg | 32bfd35 | 2007-12-19 01:31:26 +0100 | [diff] [blame] | 614 | 	struct ieee80211_vif *vif; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 615 | 	/* The MAC address of the operating interface. */ | 
 | 616 | 	u8 mac_addr[ETH_ALEN]; | 
 | 617 | 	/* Current BSSID */ | 
 | 618 | 	u8 bssid[ETH_ALEN]; | 
 | 619 | 	/* Interface type. (IEEE80211_IF_TYPE_XXX) */ | 
 | 620 | 	int if_type; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 621 | 	/* Is the card operating in AP, STA or IBSS mode? */ | 
 | 622 | 	bool operating; | 
| Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 623 | 	/* filter flags */ | 
 | 624 | 	unsigned int filter_flags; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 625 | 	/* Stats about the wireless interface */ | 
 | 626 | 	struct ieee80211_low_level_stats ieee_stats; | 
 | 627 |  | 
 | 628 | 	struct hwrng rng; | 
 | 629 | 	u8 rng_initialized; | 
 | 630 | 	char rng_name[30 + 1]; | 
 | 631 |  | 
| Michael Buesch | 8e9f752 | 2007-09-27 21:35:34 +0200 | [diff] [blame] | 632 | 	/* The RF-kill button */ | 
 | 633 | 	struct b43_rfkill rfkill; | 
 | 634 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 635 | 	/* List of all wireless devices on this chip */ | 
 | 636 | 	struct list_head devlist; | 
 | 637 | 	u8 nr_devs; | 
| Johannes Berg | d42ce84 | 2007-11-23 14:50:51 +0100 | [diff] [blame] | 638 |  | 
 | 639 | 	bool radiotap_enabled; | 
| Michael Buesch | e66fee6 | 2007-12-26 17:47:10 +0100 | [diff] [blame] | 640 |  | 
 | 641 | 	/* The beacon we are currently using (AP or IBSS mode). | 
 | 642 | 	 * This beacon stuff is protected by the irq_lock. */ | 
 | 643 | 	struct sk_buff *current_beacon; | 
 | 644 | 	bool beacon0_uploaded; | 
 | 645 | 	bool beacon1_uploaded; | 
| Michael Buesch | 6b4bec0 | 2008-05-20 12:16:28 +0200 | [diff] [blame] | 646 | 	bool beacon_templates_virgin; /* Never wrote the templates? */ | 
| Michael Buesch | a82d992 | 2008-04-04 21:40:06 +0200 | [diff] [blame] | 647 | 	struct work_struct beacon_update_trigger; | 
| Michael Buesch | e6f5b93 | 2008-03-05 21:18:49 +0100 | [diff] [blame] | 648 |  | 
| Michael Buesch | 5a5f3b4 | 2008-09-06 20:07:31 +0200 | [diff] [blame] | 649 | 	/* The current QOS parameters for the 4 queues. */ | 
| Michael Buesch | e6f5b93 | 2008-03-05 21:18:49 +0100 | [diff] [blame] | 650 | 	struct b43_qos_params qos_params[4]; | 
| Michael Buesch | 18c8ade | 2008-08-28 19:33:40 +0200 | [diff] [blame] | 651 |  | 
 | 652 | 	/* Work for adjustment of the transmission power. | 
 | 653 | 	 * This is scheduled when we determine that the actual TX output | 
 | 654 | 	 * power doesn't match what we want. */ | 
 | 655 | 	struct work_struct txpower_adjust_work; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 656 | }; | 
 | 657 |  | 
| Michael Buesch | 1a9f509 | 2009-01-23 21:21:51 +0100 | [diff] [blame] | 658 | /* The type of the firmware file. */ | 
 | 659 | enum b43_firmware_file_type { | 
 | 660 | 	B43_FWTYPE_PROPRIETARY, | 
 | 661 | 	B43_FWTYPE_OPENSOURCE, | 
 | 662 | 	B43_NR_FWTYPES, | 
 | 663 | }; | 
 | 664 |  | 
 | 665 | /* Context data for fetching firmware. */ | 
 | 666 | struct b43_request_fw_context { | 
 | 667 | 	/* The device we are requesting the fw for. */ | 
 | 668 | 	struct b43_wldev *dev; | 
 | 669 | 	/* The type of firmware to request. */ | 
 | 670 | 	enum b43_firmware_file_type req_type; | 
 | 671 | 	/* Error messages for each firmware type. */ | 
 | 672 | 	char errors[B43_NR_FWTYPES][128]; | 
 | 673 | 	/* Temporary buffer for storing the firmware name. */ | 
 | 674 | 	char fwname[64]; | 
 | 675 | 	/* A fatal error occured while requesting. Firmware reqest | 
 | 676 | 	 * can not continue, as any other reqest will also fail. */ | 
 | 677 | 	int fatal_failure; | 
 | 678 | }; | 
 | 679 |  | 
| Michael Buesch | 61cb5dd | 2008-01-21 19:55:09 +0100 | [diff] [blame] | 680 | /* In-memory representation of a cached microcode file. */ | 
 | 681 | struct b43_firmware_file { | 
 | 682 | 	const char *filename; | 
 | 683 | 	const struct firmware *data; | 
| Michael Buesch | 1a9f509 | 2009-01-23 21:21:51 +0100 | [diff] [blame] | 684 | 	/* Type of the firmware file name. Note that this does only indicate | 
 | 685 | 	 * the type by the firmware name. NOT the file contents. | 
 | 686 | 	 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource | 
 | 687 | 	 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware | 
 | 688 | 	 * binary code, not just the filename. | 
 | 689 | 	 */ | 
 | 690 | 	enum b43_firmware_file_type type; | 
| Michael Buesch | 61cb5dd | 2008-01-21 19:55:09 +0100 | [diff] [blame] | 691 | }; | 
 | 692 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 693 | /* Pointers to the firmware data and meta information about it. */ | 
 | 694 | struct b43_firmware { | 
 | 695 | 	/* Microcode */ | 
| Michael Buesch | 61cb5dd | 2008-01-21 19:55:09 +0100 | [diff] [blame] | 696 | 	struct b43_firmware_file ucode; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 697 | 	/* PCM code */ | 
| Michael Buesch | 61cb5dd | 2008-01-21 19:55:09 +0100 | [diff] [blame] | 698 | 	struct b43_firmware_file pcm; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 699 | 	/* Initial MMIO values for the firmware */ | 
| Michael Buesch | 61cb5dd | 2008-01-21 19:55:09 +0100 | [diff] [blame] | 700 | 	struct b43_firmware_file initvals; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 701 | 	/* Initial MMIO values for the firmware, band-specific */ | 
| Michael Buesch | 61cb5dd | 2008-01-21 19:55:09 +0100 | [diff] [blame] | 702 | 	struct b43_firmware_file initvals_band; | 
 | 703 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 704 | 	/* Firmware revision */ | 
 | 705 | 	u16 rev; | 
 | 706 | 	/* Firmware patchlevel */ | 
 | 707 | 	u16 patch; | 
| Michael Buesch | e48b0ee | 2008-05-17 22:44:35 +0200 | [diff] [blame] | 708 |  | 
| Michael Buesch | 1a9f509 | 2009-01-23 21:21:51 +0100 | [diff] [blame] | 709 | 	/* Set to true, if we are using an opensource firmware. | 
 | 710 | 	 * Use this to check for proprietary vs opensource. */ | 
| Michael Buesch | e48b0ee | 2008-05-17 22:44:35 +0200 | [diff] [blame] | 711 | 	bool opensource; | 
| Michael Buesch | 6821783 | 2008-05-17 23:43:57 +0200 | [diff] [blame] | 712 | 	/* Set to true, if the core needs a PCM firmware, but | 
 | 713 | 	 * we failed to load one. This is always false for | 
 | 714 | 	 * core rev > 10, as these don't need PCM firmware. */ | 
 | 715 | 	bool pcm_request_failed; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 716 | }; | 
 | 717 |  | 
 | 718 | /* Device (802.11 core) initialization status. */ | 
 | 719 | enum { | 
 | 720 | 	B43_STAT_UNINIT = 0,	/* Uninitialized. */ | 
 | 721 | 	B43_STAT_INITIALIZED = 1,	/* Initialized, but not started, yet. */ | 
 | 722 | 	B43_STAT_STARTED = 2,	/* Up and running. */ | 
 | 723 | }; | 
 | 724 | #define b43_status(wldev)		atomic_read(&(wldev)->__init_status) | 
 | 725 | #define b43_set_status(wldev, stat)	do {			\ | 
 | 726 | 		atomic_set(&(wldev)->__init_status, (stat));	\ | 
 | 727 | 		smp_wmb();					\ | 
 | 728 | 					} while (0) | 
 | 729 |  | 
 | 730 | /* XXX---   HOW LOCKING WORKS IN B43   ---XXX | 
 | 731 |  * | 
 | 732 |  * You should always acquire both, wl->mutex and wl->irq_lock unless: | 
 | 733 |  * - You don't need to acquire wl->irq_lock, if the interface is stopped. | 
 | 734 |  * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet | 
 | 735 |  *   and packet TX path (and _ONLY_ there.) | 
 | 736 |  */ | 
 | 737 |  | 
 | 738 | /* Data structure for one wireless device (802.11 core) */ | 
 | 739 | struct b43_wldev { | 
 | 740 | 	struct ssb_device *dev; | 
 | 741 | 	struct b43_wl *wl; | 
 | 742 |  | 
 | 743 | 	/* The device initialization status. | 
 | 744 | 	 * Use b43_status() to query. */ | 
 | 745 | 	atomic_t __init_status; | 
 | 746 | 	/* Saved init status for handling suspend. */ | 
 | 747 | 	int suspend_init_status; | 
 | 748 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 749 | 	bool bad_frames_preempt;	/* Use "Bad Frames Preemption" (default off) */ | 
| Michael Buesch | aa6c7ae | 2007-12-26 16:26:36 +0100 | [diff] [blame] | 750 | 	bool dfq_valid;		/* Directed frame queue valid (IBSS PS mode, ATIM) */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 751 | 	bool radio_hw_enable;	/* saved state of radio hardware enabled state */ | 
| Rafael J. Wysocki | 3506e0c | 2008-02-04 22:30:15 -0800 | [diff] [blame] | 752 | 	bool suspend_in_progress;	/* TRUE, if we are in a suspend/resume cycle */ | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 753 |  | 
 | 754 | 	/* PHY/Radio device. */ | 
 | 755 | 	struct b43_phy phy; | 
| Michael Buesch | 03b2977 | 2007-12-26 14:41:30 +0100 | [diff] [blame] | 756 |  | 
| Michael Buesch | 5100d5a | 2008-03-29 21:01:16 +0100 | [diff] [blame] | 757 | 	union { | 
 | 758 | 		/* DMA engines. */ | 
 | 759 | 		struct b43_dma dma; | 
 | 760 | 		/* PIO engines. */ | 
 | 761 | 		struct b43_pio pio; | 
 | 762 | 	}; | 
 | 763 | 	/* Use b43_using_pio_transfers() to check whether we are using | 
 | 764 | 	 * DMA or PIO data transfers. */ | 
 | 765 | 	bool __using_pio_transfers; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 766 |  | 
 | 767 | 	/* Various statistics about the physical device. */ | 
 | 768 | 	struct b43_stats stats; | 
 | 769 |  | 
| Michael Buesch | 21954c3 | 2007-09-27 15:31:40 +0200 | [diff] [blame] | 770 | 	/* The device LEDs. */ | 
 | 771 | 	struct b43_led led_tx; | 
 | 772 | 	struct b43_led led_rx; | 
 | 773 | 	struct b43_led led_assoc; | 
| Michael Buesch | 8e9f752 | 2007-09-27 21:35:34 +0200 | [diff] [blame] | 774 | 	struct b43_led led_radio; | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 775 |  | 
 | 776 | 	/* Reason code of the last interrupt. */ | 
 | 777 | 	u32 irq_reason; | 
 | 778 | 	u32 dma_reason[6]; | 
 | 779 | 	/* saved irq enable/disable state bitfield. */ | 
 | 780 | 	u32 irq_savedstate; | 
 | 781 | 	/* Link Quality calculation context. */ | 
 | 782 | 	struct b43_noise_calculation noisecalc; | 
 | 783 | 	/* if > 0 MAC is suspended. if == 0 MAC is enabled. */ | 
 | 784 | 	int mac_suspended; | 
 | 785 |  | 
 | 786 | 	/* Interrupt Service Routine tasklet (bottom-half) */ | 
 | 787 | 	struct tasklet_struct isr_tasklet; | 
 | 788 |  | 
 | 789 | 	/* Periodic tasks */ | 
 | 790 | 	struct delayed_work periodic_work; | 
 | 791 | 	unsigned int periodic_state; | 
 | 792 |  | 
 | 793 | 	struct work_struct restart_work; | 
 | 794 |  | 
 | 795 | 	/* encryption/decryption */ | 
 | 796 | 	u16 ktp;		/* Key table pointer */ | 
 | 797 | 	u8 max_nr_keys; | 
 | 798 | 	struct b43_key key[58]; | 
 | 799 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 800 | 	/* Firmware data */ | 
 | 801 | 	struct b43_firmware fw; | 
 | 802 |  | 
 | 803 | 	/* Devicelist in struct b43_wl (all 802.11 cores) */ | 
 | 804 | 	struct list_head list; | 
 | 805 |  | 
 | 806 | 	/* Debugging stuff follows. */ | 
 | 807 | #ifdef CONFIG_B43_DEBUG | 
 | 808 | 	struct b43_dfsentry *dfsentry; | 
 | 809 | #endif | 
 | 810 | }; | 
 | 811 |  | 
 | 812 | static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw) | 
 | 813 | { | 
 | 814 | 	return hw->priv; | 
 | 815 | } | 
 | 816 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 817 | static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev) | 
 | 818 | { | 
 | 819 | 	struct ssb_device *ssb_dev = dev_to_ssb_dev(dev); | 
 | 820 | 	return ssb_get_drvdata(ssb_dev); | 
 | 821 | } | 
 | 822 |  | 
 | 823 | /* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */ | 
 | 824 | static inline int b43_is_mode(struct b43_wl *wl, int type) | 
 | 825 | { | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 826 | 	return (wl->operating && wl->if_type == type); | 
 | 827 | } | 
 | 828 |  | 
| Michael Buesch | ef1a628 | 2008-08-27 18:53:02 +0200 | [diff] [blame] | 829 | /** | 
 | 830 |  * b43_current_band - Returns the currently used band. | 
 | 831 |  * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ. | 
 | 832 |  */ | 
 | 833 | static inline enum ieee80211_band b43_current_band(struct b43_wl *wl) | 
 | 834 | { | 
 | 835 | 	return wl->hw->conf.channel->band; | 
 | 836 | } | 
 | 837 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 838 | static inline u16 b43_read16(struct b43_wldev *dev, u16 offset) | 
 | 839 | { | 
 | 840 | 	return ssb_read16(dev->dev, offset); | 
 | 841 | } | 
 | 842 |  | 
 | 843 | static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value) | 
 | 844 | { | 
 | 845 | 	ssb_write16(dev->dev, offset, value); | 
 | 846 | } | 
 | 847 |  | 
 | 848 | static inline u32 b43_read32(struct b43_wldev *dev, u16 offset) | 
 | 849 | { | 
 | 850 | 	return ssb_read32(dev->dev, offset); | 
 | 851 | } | 
 | 852 |  | 
 | 853 | static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value) | 
 | 854 | { | 
 | 855 | 	ssb_write32(dev->dev, offset, value); | 
 | 856 | } | 
 | 857 |  | 
| Michael Buesch | 5100d5a | 2008-03-29 21:01:16 +0100 | [diff] [blame] | 858 | static inline bool b43_using_pio_transfers(struct b43_wldev *dev) | 
 | 859 | { | 
 | 860 | #ifdef CONFIG_B43_PIO | 
 | 861 | 	return dev->__using_pio_transfers; | 
 | 862 | #else | 
 | 863 | 	return 0; | 
 | 864 | #endif | 
 | 865 | } | 
 | 866 |  | 
 | 867 | #ifdef CONFIG_B43_FORCE_PIO | 
 | 868 | # define B43_FORCE_PIO	1 | 
 | 869 | #else | 
 | 870 | # define B43_FORCE_PIO	0 | 
 | 871 | #endif | 
 | 872 |  | 
 | 873 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 874 | /* Message printing */ | 
 | 875 | void b43info(struct b43_wl *wl, const char *fmt, ...) | 
 | 876 |     __attribute__ ((format(printf, 2, 3))); | 
 | 877 | void b43err(struct b43_wl *wl, const char *fmt, ...) | 
 | 878 |     __attribute__ ((format(printf, 2, 3))); | 
 | 879 | void b43warn(struct b43_wl *wl, const char *fmt, ...) | 
 | 880 |     __attribute__ ((format(printf, 2, 3))); | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 881 | void b43dbg(struct b43_wl *wl, const char *fmt, ...) | 
 | 882 |     __attribute__ ((format(printf, 2, 3))); | 
| Michael Buesch | 060210f | 2009-01-25 15:49:59 +0100 | [diff] [blame] | 883 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 884 |  | 
 | 885 | /* A WARN_ON variant that vanishes when b43 debugging is disabled. | 
 | 886 |  * This _also_ evaluates the arg with debugging disabled. */ | 
 | 887 | #if B43_DEBUG | 
 | 888 | # define B43_WARN_ON(x)	WARN_ON(x) | 
 | 889 | #else | 
 | 890 | static inline bool __b43_warn_on_dummy(bool x) { return x; } | 
 | 891 | # define B43_WARN_ON(x)	__b43_warn_on_dummy(unlikely(!!(x))) | 
 | 892 | #endif | 
 | 893 |  | 
| Michael Buesch | e4d6b79 | 2007-09-18 15:39:42 -0400 | [diff] [blame] | 894 | /* Convert an integer to a Q5.2 value */ | 
 | 895 | #define INT_TO_Q52(i)	((i) << 2) | 
 | 896 | /* Convert a Q5.2 value to an integer (precision loss!) */ | 
 | 897 | #define Q52_TO_INT(q52)	((q52) >> 2) | 
 | 898 | /* Macros for printing a value in Q5.2 format */ | 
 | 899 | #define Q52_FMT		"%u.%u" | 
 | 900 | #define Q52_ARG(q52)	Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4) | 
 | 901 |  | 
 | 902 | #endif /* B43_H_ */ |