blob: 5fa0880e342e65e76e207b2fa9b9965ea9047b48 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
6
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
13
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040028 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30*/
31
Joe Perchesdf4511f2011-04-16 14:15:25 +000032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define DRV_NAME "via-rhine"
Roger Luethi48ae8a42013-09-21 14:24:11 +020035#define DRV_VERSION "1.5.1"
Roger Luethi38f49e82010-12-06 00:59:40 +000036#define DRV_RELDATE "2010-10-09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Rusty Russelleb939922011-12-19 14:08:01 +000038#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
Francois Romieufc3e0f82012-01-07 22:39:37 +010042static int debug = 0;
43#define RHINE_MSG_DEFAULT \
44 (0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
Joe Perches8e95a202009-12-03 07:58:21 +000048#if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
Dustin Marquessb47157f2007-08-10 14:05:15 -070051static int rx_copybreak = 1518;
52#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static int rx_copybreak;
Dustin Marquessb47157f2007-08-10 14:05:15 -070054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Roger Luethib933b4d2006-08-14 23:00:21 -070056/* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
Rusty Russelleb939922011-12-19 14:08:01 +000058static bool avoid_D3;
Roger Luethib933b4d2006-08-14 23:00:21 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
63 */
64
65/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67static const int multicast_filter_limit = 32;
68
69
70/* Operational parameters that are set at compile time. */
71
72/* Keep the ring sizes a power of two for compile efficiency.
73 The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 Making the Tx ring too large decreases the effectiveness of channel
75 bonding and packet priority.
76 There are no ill effects from too-large receive rings. */
77#define TX_RING_SIZE 16
78#define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
Roger Luethi633949a2006-08-14 23:00:17 -070079#define RX_RING_SIZE 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* Operational parameters that usually are not changed. */
82
83/* Time in jiffies before concluding the transmitter is hung. */
84#define TX_TIMEOUT (2*HZ)
85
86#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
87
88#include <linux/module.h>
89#include <linux/moduleparam.h>
90#include <linux/kernel.h>
91#include <linux/string.h>
92#include <linux/timer.h>
93#include <linux/errno.h>
94#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <linux/interrupt.h>
96#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040097#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/netdevice.h>
99#include <linux/etherdevice.h>
100#include <linux/skbuff.h>
101#include <linux/init.h>
102#include <linux/delay.h>
103#include <linux/mii.h>
104#include <linux/ethtool.h>
105#include <linux/crc32.h>
Roger Luethi38f49e82010-12-06 00:59:40 +0000106#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#include <linux/bitops.h>
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800108#include <linux/workqueue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#include <asm/processor.h> /* Processor type for cache alignment. */
110#include <asm/io.h>
111#include <asm/irq.h>
112#include <asm/uaccess.h>
Roger Luethie84df482007-03-06 19:57:37 +0100113#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115/* These identify the driver base version and may not be removed. */
Stephen Hemmingerc8de1fc2009-02-26 10:19:31 +0000116static const char version[] __devinitconst =
Joe Perchesdf4511f2011-04-16 14:15:25 +0000117 "v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119/* This driver was written to use PCI memory space. Some early versions
120 of the Rhine may only work correctly with I/O space accesses. */
121#ifdef CONFIG_VIA_RHINE_MMIO
122#define USE_MMIO
123#else
124#endif
125
126MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
127MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
128MODULE_LICENSE("GPL");
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130module_param(debug, int, 0);
131module_param(rx_copybreak, int, 0);
Roger Luethib933b4d2006-08-14 23:00:21 -0700132module_param(avoid_D3, bool, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100133MODULE_PARM_DESC(debug, "VIA Rhine debug message flags");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
Roger Luethib933b4d2006-08-14 23:00:21 -0700135MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Roger Luethi38f49e82010-12-06 00:59:40 +0000137#define MCAM_SIZE 32
138#define VCAM_SIZE 32
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/*
141 Theory of Operation
142
143I. Board Compatibility
144
145This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
146controller.
147
148II. Board-specific settings
149
150Boards with this chip are functional only in a bus-master PCI slot.
151
152Many operational settings are loaded from the EEPROM to the Config word at
153offset 0x78. For most of these settings, this driver assumes that they are
154correct.
155If this driver is compiled to use PCI memory space operations the EEPROM
156must be configured to enable memory ops.
157
158III. Driver operation
159
160IIIa. Ring buffers
161
162This driver uses two statically allocated fixed-size descriptor lists
163formed into rings by a branch from the final descriptor to the beginning of
164the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
165
166IIIb/c. Transmit/Receive Structure
167
168This driver attempts to use a zero-copy receive and transmit scheme.
169
170Alas, all data buffers are required to start on a 32 bit boundary, so
171the driver must often copy transmit packets into bounce buffers.
172
173The driver allocates full frame size skbuffs for the Rx ring buffers at
174open() time and passes the skb->data field to the chip as receive data
175buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
176a fresh skbuff is allocated and the frame is copied to the new skbuff.
177When the incoming frame is larger, the skbuff is passed directly up the
178protocol stack. Buffers consumed this way are replaced by newly allocated
179skbuffs in the last phase of rhine_rx().
180
181The RX_COPYBREAK value is chosen to trade-off the memory wasted by
182using a full-sized skbuff for small frames vs. the copying costs of larger
183frames. New boards are typically used in generously configured machines
184and the underfilled buffers have negligible impact compared to the benefit of
185a single allocation size, so the default value of zero results in never
186copying packets. When copying is done, the cost is usually mitigated by using
187a combined copy/checksum routine. Copying also preloads the cache, which is
188most useful with small frames.
189
190Since the VIA chips are only able to transfer data to buffers on 32 bit
191boundaries, the IP header at offset 14 in an ethernet frame isn't
192longword aligned for further processing. Copying these unaligned buffers
193has the beneficial effect of 16-byte aligning the IP header.
194
195IIId. Synchronization
196
197The driver runs as two independent, single-threaded flows of control. One
198is the send-packet routine, which enforces single-threaded use by the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800199netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
200which is single threaded by the hardware and interrupt handling software.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202The send packet thread has partial control over the Tx ring. It locks the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800203netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
204the ring is not available it stops the transmit queue by
205calling netif_stop_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207The interrupt handler has exclusive control over the Rx ring and records stats
208from the Tx ring. After reaping the stats, it marks the Tx queue entry as
209empty by incrementing the dirty_tx mark. If at least half of the entries in
210the Rx ring are available the transmit queue is woken up if it was stopped.
211
212IV. Notes
213
214IVb. References
215
216Preliminary VT86C100A manual from http://www.via.com.tw/
217http://www.scyld.com/expert/100mbps.html
218http://www.scyld.com/expert/NWay.html
219ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
220ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
221
222
223IVc. Errata
224
225The VT86C100A manual is not reliable information.
226The 3043 chip does not handle unaligned transmit or receive buffers, resulting
227in significant performance degradation for bounce buffer copies on transmit
228and unaligned IP headers on receive.
229The chip does not pad to minimum transmit length.
230
231*/
232
233
234/* This table drives the PCI probe routines. It's mostly boilerplate in all
235 of the drivers, and will likely be provided by some future kernel.
236 Note the matching code -- the first table entry matchs all 56** cards but
237 second only the 1234 card.
238*/
239
240enum rhine_revs {
241 VT86C100A = 0x00,
242 VTunknown0 = 0x20,
243 VT6102 = 0x40,
244 VT8231 = 0x50, /* Integrated MAC */
245 VT8233 = 0x60, /* Integrated MAC */
246 VT8235 = 0x74, /* Integrated MAC */
247 VT8237 = 0x78, /* Integrated MAC */
248 VTunknown1 = 0x7C,
249 VT6105 = 0x80,
250 VT6105_B0 = 0x83,
251 VT6105L = 0x8A,
252 VT6107 = 0x8C,
253 VTunknown2 = 0x8E,
254 VT6105M = 0x90, /* Management adapter */
255};
256
257enum rhine_quirks {
258 rqWOL = 0x0001, /* Wake-On-LAN support */
259 rqForceReset = 0x0002,
260 rq6patterns = 0x0040, /* 6 instead of 4 patterns for WOL */
261 rqStatusWBRace = 0x0080, /* Tx Status Writeback Error possible */
262 rqRhineI = 0x0100, /* See comment below */
263};
264/*
265 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
266 * MMIO as well as for the collision counter and the Tx FIFO underflow
267 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
268 */
269
270/* Beware of PCI posted writes */
271#define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
272
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000273static DEFINE_PCI_DEVICE_TABLE(rhine_pci_tbl) = {
Jeff Garzik46009c82006-06-27 09:12:38 -0400274 { 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, }, /* VT86C100A */
275 { 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6102 */
276 { 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, }, /* 6105{,L,LOM} */
277 { 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6105M */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 { } /* terminate list */
279};
280MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
281
282
283/* Offsets to the device registers. */
284enum register_offsets {
285 StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
Roger Luethi38f49e82010-12-06 00:59:40 +0000286 ChipCmd1=0x09, TQWake=0x0A,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 IntrStatus=0x0C, IntrEnable=0x0E,
288 MulticastFilter0=0x10, MulticastFilter1=0x14,
289 RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
Roger Luethi38f49e82010-12-06 00:59:40 +0000290 MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
292 ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
293 RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
294 StickyHW=0x83, IntrStatus2=0x84,
Roger Luethi38f49e82010-12-06 00:59:40 +0000295 CamMask=0x88, CamCon=0x92, CamAddr=0x93,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
297 WOLcrClr1=0xA6, WOLcgClr=0xA7,
298 PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
299};
300
301/* Bits in ConfigD */
302enum backoff_bits {
303 BackOptional=0x01, BackModify=0x02,
304 BackCaptureEffect=0x04, BackRandom=0x08
305};
306
Roger Luethi38f49e82010-12-06 00:59:40 +0000307/* Bits in the TxConfig (TCR) register */
308enum tcr_bits {
309 TCR_PQEN=0x01,
310 TCR_LB0=0x02, /* loopback[0] */
311 TCR_LB1=0x04, /* loopback[1] */
312 TCR_OFSET=0x08,
313 TCR_RTGOPT=0x10,
314 TCR_RTFT0=0x20,
315 TCR_RTFT1=0x40,
316 TCR_RTSF=0x80,
317};
318
319/* Bits in the CamCon (CAMC) register */
320enum camcon_bits {
321 CAMC_CAMEN=0x01,
322 CAMC_VCAMSL=0x02,
323 CAMC_CAMWR=0x04,
324 CAMC_CAMRD=0x08,
325};
326
327/* Bits in the PCIBusConfig1 (BCR1) register */
328enum bcr1_bits {
329 BCR1_POT0=0x01,
330 BCR1_POT1=0x02,
331 BCR1_POT2=0x04,
332 BCR1_CTFT0=0x08,
333 BCR1_CTFT1=0x10,
334 BCR1_CTSF=0x20,
335 BCR1_TXQNOBK=0x40, /* for VT6105 */
336 BCR1_VIDFR=0x80, /* for VT6105 */
337 BCR1_MED0=0x40, /* for VT6102 */
338 BCR1_MED1=0x80, /* for VT6102 */
339};
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341#ifdef USE_MMIO
342/* Registers we check that mmio and reg are the same. */
343static const int mmio_verify_registers[] = {
344 RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
345 0
346};
347#endif
348
349/* Bits in the interrupt status/mask registers. */
350enum intr_status_bits {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100351 IntrRxDone = 0x0001,
352 IntrTxDone = 0x0002,
353 IntrRxErr = 0x0004,
354 IntrTxError = 0x0008,
355 IntrRxEmpty = 0x0020,
356 IntrPCIErr = 0x0040,
357 IntrStatsMax = 0x0080,
358 IntrRxEarly = 0x0100,
359 IntrTxUnderrun = 0x0210,
360 IntrRxOverflow = 0x0400,
361 IntrRxDropped = 0x0800,
362 IntrRxNoBuf = 0x1000,
363 IntrTxAborted = 0x2000,
364 IntrLinkChange = 0x4000,
365 IntrRxWakeUp = 0x8000,
366 IntrTxDescRace = 0x080000, /* mapped from IntrStatus2 */
367 IntrNormalSummary = IntrRxDone | IntrTxDone,
368 IntrTxErrSummary = IntrTxDescRace | IntrTxAborted | IntrTxError |
369 IntrTxUnderrun,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
373enum wol_bits {
374 WOLucast = 0x10,
375 WOLmagic = 0x20,
376 WOLbmcast = 0x30,
377 WOLlnkon = 0x40,
378 WOLlnkoff = 0x80,
379};
380
381/* The Rx and Tx buffer descriptors. */
382struct rx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400383 __le32 rx_status;
384 __le32 desc_length; /* Chain flag, Buffer/frame length */
385 __le32 addr;
386 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388struct tx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400389 __le32 tx_status;
390 __le32 desc_length; /* Chain flag, Tx Config, Frame length */
391 __le32 addr;
392 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393};
394
395/* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
396#define TXDESC 0x00e08000
397
398enum rx_status_bits {
399 RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
400};
401
402/* Bits in *_desc.*_status */
403enum desc_status_bits {
404 DescOwn=0x80000000
405};
406
Roger Luethi38f49e82010-12-06 00:59:40 +0000407/* Bits in *_desc.*_length */
408enum desc_length_bits {
409 DescTag=0x00010000
410};
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* Bits in ChipCmd. */
413enum chip_cmd_bits {
414 CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
415 CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
416 Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
417 Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
418};
419
420struct rhine_private {
Roger Luethi38f49e82010-12-06 00:59:40 +0000421 /* Bit mask for configured VLAN ids */
422 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 /* Descriptor rings */
425 struct rx_desc *rx_ring;
426 struct tx_desc *tx_ring;
427 dma_addr_t rx_ring_dma;
428 dma_addr_t tx_ring_dma;
429
430 /* The addresses of receive-in-place skbuffs. */
431 struct sk_buff *rx_skbuff[RX_RING_SIZE];
432 dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
433
434 /* The saved address of a sent-in-place packet/buffer, for later free(). */
435 struct sk_buff *tx_skbuff[TX_RING_SIZE];
436 dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
437
Roger Luethi4be5de22006-04-04 20:49:16 +0200438 /* Tx bounce buffers (Rhine-I only) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 unsigned char *tx_buf[TX_RING_SIZE];
440 unsigned char *tx_bufs;
441 dma_addr_t tx_bufs_dma;
442
443 struct pci_dev *pdev;
444 long pioaddr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700445 struct net_device *dev;
446 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 spinlock_t lock;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100448 struct mutex task_lock;
449 bool task_enable;
450 struct work_struct slow_event_task;
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800451 struct work_struct reset_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Francois Romieufc3e0f82012-01-07 22:39:37 +0100453 u32 msg_enable;
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /* Frequently used values: keep some adjacent for cache effect. */
456 u32 quirks;
457 struct rx_desc *rx_head_desc;
458 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
459 unsigned int cur_tx, dirty_tx;
460 unsigned int rx_buf_sz; /* Based on MTU+slack. */
461 u8 wolopts;
462
463 u8 tx_thresh, rx_thresh;
464
465 struct mii_if_info mii_if;
466 void __iomem *base;
467};
468
Roger Luethi38f49e82010-12-06 00:59:40 +0000469#define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
470#define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
471#define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
472
473#define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
474#define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
475#define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
476
477#define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
478#define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
479#define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
480
481#define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
482#define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
483#define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
484
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486static int mdio_read(struct net_device *dev, int phy_id, int location);
487static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
488static int rhine_open(struct net_device *dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800489static void rhine_reset_task(struct work_struct *work);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100490static void rhine_slow_event_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491static void rhine_tx_timeout(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000492static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
493 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100494static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495static void rhine_tx(struct net_device *dev);
Roger Luethi633949a2006-08-14 23:00:17 -0700496static int rhine_rx(struct net_device *dev, int limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497static void rhine_set_rx_mode(struct net_device *dev);
498static struct net_device_stats *rhine_get_stats(struct net_device *dev);
499static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Jeff Garzik7282d492006-09-13 14:30:00 -0400500static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501static int rhine_close(struct net_device *dev);
Jiri Pirko8e586132011-12-08 19:52:37 -0500502static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid);
503static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100504static void rhine_restart_tx(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000506static void rhine_wait_bit(struct rhine_private *rp, u8 reg, u8 mask, bool low)
Francois Romieua384a332012-01-07 22:19:36 +0100507{
508 void __iomem *ioaddr = rp->base;
509 int i;
510
511 for (i = 0; i < 1024; i++) {
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000512 bool has_mask_bits = !!(ioread8(ioaddr + reg) & mask);
513
514 if (low ^ has_mask_bits)
Francois Romieua384a332012-01-07 22:19:36 +0100515 break;
516 udelay(10);
517 }
518 if (i > 64) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100519 netif_dbg(rp, hw, rp->dev, "%s bit wait (%02x/%02x) cycle "
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000520 "count: %04d\n", low ? "low" : "high", reg, mask, i);
Francois Romieua384a332012-01-07 22:19:36 +0100521 }
522}
523
524static void rhine_wait_bit_high(struct rhine_private *rp, u8 reg, u8 mask)
525{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000526 rhine_wait_bit(rp, reg, mask, false);
Francois Romieua384a332012-01-07 22:19:36 +0100527}
528
529static void rhine_wait_bit_low(struct rhine_private *rp, u8 reg, u8 mask)
530{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000531 rhine_wait_bit(rp, reg, mask, true);
Francois Romieua384a332012-01-07 22:19:36 +0100532}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Francois Romieua20a28b2011-12-30 14:53:58 +0100534static u32 rhine_get_events(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 void __iomem *ioaddr = rp->base;
537 u32 intr_status;
538
539 intr_status = ioread16(ioaddr + IntrStatus);
540 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
541 if (rp->quirks & rqStatusWBRace)
542 intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
543 return intr_status;
544}
545
Francois Romieua20a28b2011-12-30 14:53:58 +0100546static void rhine_ack_events(struct rhine_private *rp, u32 mask)
547{
548 void __iomem *ioaddr = rp->base;
549
550 if (rp->quirks & rqStatusWBRace)
551 iowrite8(mask >> 16, ioaddr + IntrStatus2);
552 iowrite16(mask, ioaddr + IntrStatus);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100553 mmiowb();
Francois Romieua20a28b2011-12-30 14:53:58 +0100554}
555
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556/*
557 * Get power related registers into sane state.
558 * Notify user about past WOL event.
559 */
560static void rhine_power_init(struct net_device *dev)
561{
562 struct rhine_private *rp = netdev_priv(dev);
563 void __iomem *ioaddr = rp->base;
564 u16 wolstat;
565
566 if (rp->quirks & rqWOL) {
567 /* Make sure chip is in power state D0 */
568 iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
569
570 /* Disable "force PME-enable" */
571 iowrite8(0x80, ioaddr + WOLcgClr);
572
573 /* Clear power-event config bits (WOL) */
574 iowrite8(0xFF, ioaddr + WOLcrClr);
575 /* More recent cards can manage two additional patterns */
576 if (rp->quirks & rq6patterns)
577 iowrite8(0x03, ioaddr + WOLcrClr1);
578
579 /* Save power-event status bits */
580 wolstat = ioread8(ioaddr + PwrcsrSet);
581 if (rp->quirks & rq6patterns)
582 wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
583
584 /* Clear power-event status bits */
585 iowrite8(0xFF, ioaddr + PwrcsrClr);
586 if (rp->quirks & rq6patterns)
587 iowrite8(0x03, ioaddr + PwrcsrClr1);
588
589 if (wolstat) {
590 char *reason;
591 switch (wolstat) {
592 case WOLmagic:
593 reason = "Magic packet";
594 break;
595 case WOLlnkon:
596 reason = "Link went up";
597 break;
598 case WOLlnkoff:
599 reason = "Link went down";
600 break;
601 case WOLucast:
602 reason = "Unicast packet";
603 break;
604 case WOLbmcast:
605 reason = "Multicast/broadcast packet";
606 break;
607 default:
608 reason = "Unknown";
609 }
Joe Perchesdf4511f2011-04-16 14:15:25 +0000610 netdev_info(dev, "Woke system up. Reason: %s\n",
611 reason);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
613 }
614}
615
616static void rhine_chip_reset(struct net_device *dev)
617{
618 struct rhine_private *rp = netdev_priv(dev);
619 void __iomem *ioaddr = rp->base;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100620 u8 cmd1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
622 iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
623 IOSYNC;
624
625 if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000626 netdev_info(dev, "Reset not complete yet. Trying harder.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
628 /* Force reset */
629 if (rp->quirks & rqForceReset)
630 iowrite8(0x40, ioaddr + MiscCmd);
631
632 /* Reset can take somewhat longer (rare) */
Francois Romieua384a332012-01-07 22:19:36 +0100633 rhine_wait_bit_low(rp, ChipCmd1, Cmd1Reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 }
635
Francois Romieufc3e0f82012-01-07 22:39:37 +0100636 cmd1 = ioread8(ioaddr + ChipCmd1);
637 netif_info(rp, hw, dev, "Reset %s\n", (cmd1 & Cmd1Reset) ?
638 "failed" : "succeeded");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
641#ifdef USE_MMIO
642static void enable_mmio(long pioaddr, u32 quirks)
643{
644 int n;
645 if (quirks & rqRhineI) {
646 /* More recent docs say that this bit is reserved ... */
647 n = inb(pioaddr + ConfigA) | 0x20;
648 outb(n, pioaddr + ConfigA);
649 } else {
650 n = inb(pioaddr + ConfigD) | 0x80;
651 outb(n, pioaddr + ConfigD);
652 }
653}
654#endif
655
656/*
657 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
658 * (plus 0x6C for Rhine-I/II)
659 */
660static void __devinit rhine_reload_eeprom(long pioaddr, struct net_device *dev)
661{
662 struct rhine_private *rp = netdev_priv(dev);
663 void __iomem *ioaddr = rp->base;
Francois Romieua384a332012-01-07 22:19:36 +0100664 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 outb(0x20, pioaddr + MACRegEEcsr);
Francois Romieua384a332012-01-07 22:19:36 +0100667 for (i = 0; i < 1024; i++) {
668 if (!(inb(pioaddr + MACRegEEcsr) & 0x20))
669 break;
670 }
671 if (i > 512)
672 pr_info("%4d cycles used @ %s:%d\n", i, __func__, __LINE__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
674#ifdef USE_MMIO
675 /*
676 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
677 * MMIO. If reloading EEPROM was done first this could be avoided, but
678 * it is not known if that still works with the "win98-reboot" problem.
679 */
680 enable_mmio(pioaddr, rp->quirks);
681#endif
682
683 /* Turn off EEPROM-controlled wake-up (magic packet) */
684 if (rp->quirks & rqWOL)
685 iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
686
687}
688
689#ifdef CONFIG_NET_POLL_CONTROLLER
690static void rhine_poll(struct net_device *dev)
691{
692 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100693 rhine_interrupt(dev->irq, (void *)dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 enable_irq(dev->irq);
695}
696#endif
697
Francois Romieu269f3112011-12-30 14:43:54 +0100698static void rhine_kick_tx_threshold(struct rhine_private *rp)
699{
700 if (rp->tx_thresh < 0xe0) {
701 void __iomem *ioaddr = rp->base;
702
703 rp->tx_thresh += 0x20;
704 BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
705 }
706}
707
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100708static void rhine_tx_err(struct rhine_private *rp, u32 status)
709{
710 struct net_device *dev = rp->dev;
711
712 if (status & IntrTxAborted) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100713 netif_info(rp, tx_err, dev,
714 "Abort %08x, frame dropped\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100715 }
716
717 if (status & IntrTxUnderrun) {
718 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100719 netif_info(rp, tx_err ,dev, "Transmitter underrun, "
720 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100721 }
722
Francois Romieufc3e0f82012-01-07 22:39:37 +0100723 if (status & IntrTxDescRace)
724 netif_info(rp, tx_err, dev, "Tx descriptor write-back race\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100725
726 if ((status & IntrTxError) &&
727 (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
728 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100729 netif_info(rp, tx_err, dev, "Unspecified error. "
730 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100731 }
732
733 rhine_restart_tx(dev);
734}
735
736static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
737{
738 void __iomem *ioaddr = rp->base;
739 struct net_device_stats *stats = &rp->dev->stats;
740
741 stats->rx_crc_errors += ioread16(ioaddr + RxCRCErrs);
742 stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
743
744 /*
745 * Clears the "tally counters" for CRC errors and missed frames(?).
746 * It has been reported that some chips need a write of 0 to clear
747 * these, for others the counters are set to 1 when written to and
748 * instead cleared when read. So we clear them both ways ...
749 */
750 iowrite32(0, ioaddr + RxMissed);
751 ioread16(ioaddr + RxCRCErrs);
752 ioread16(ioaddr + RxMissed);
753}
754
755#define RHINE_EVENT_NAPI_RX (IntrRxDone | \
756 IntrRxErr | \
757 IntrRxEmpty | \
758 IntrRxOverflow | \
759 IntrRxDropped | \
760 IntrRxNoBuf | \
761 IntrRxWakeUp)
762
763#define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
764 IntrTxAborted | \
765 IntrTxUnderrun | \
766 IntrTxDescRace)
767#define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
768
769#define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
770 RHINE_EVENT_NAPI_TX | \
771 IntrStatsMax)
772#define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
773#define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
774
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700775static int rhine_napipoll(struct napi_struct *napi, int budget)
Roger Luethi633949a2006-08-14 23:00:17 -0700776{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700777 struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
778 struct net_device *dev = rp->dev;
Roger Luethi633949a2006-08-14 23:00:17 -0700779 void __iomem *ioaddr = rp->base;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100780 u16 enable_mask = RHINE_EVENT & 0xffff;
781 int work_done = 0;
782 u32 status;
Roger Luethi633949a2006-08-14 23:00:17 -0700783
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100784 status = rhine_get_events(rp);
785 rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
786
787 if (status & RHINE_EVENT_NAPI_RX)
788 work_done += rhine_rx(dev, budget);
789
790 if (status & RHINE_EVENT_NAPI_TX) {
791 if (status & RHINE_EVENT_NAPI_TX_ERR) {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100792 /* Avoid scavenging before Tx engine turned off */
Francois Romieua384a332012-01-07 22:19:36 +0100793 rhine_wait_bit_low(rp, ChipCmd, CmdTxOn);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100794 if (ioread8(ioaddr + ChipCmd) & CmdTxOn)
795 netif_warn(rp, tx_err, dev, "Tx still on\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100796 }
Francois Romieufc3e0f82012-01-07 22:39:37 +0100797
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100798 rhine_tx(dev);
799
800 if (status & RHINE_EVENT_NAPI_TX_ERR)
801 rhine_tx_err(rp, status);
802 }
803
804 if (status & IntrStatsMax) {
805 spin_lock(&rp->lock);
806 rhine_update_rx_crc_and_missed_errord(rp);
807 spin_unlock(&rp->lock);
808 }
809
810 if (status & RHINE_EVENT_SLOW) {
811 enable_mask &= ~RHINE_EVENT_SLOW;
812 schedule_work(&rp->slow_event_task);
813 }
Roger Luethi633949a2006-08-14 23:00:17 -0700814
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700815 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800816 napi_complete(napi);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100817 iowrite16(enable_mask, ioaddr + IntrEnable);
818 mmiowb();
Roger Luethi633949a2006-08-14 23:00:17 -0700819 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700820 return work_done;
Roger Luethi633949a2006-08-14 23:00:17 -0700821}
Roger Luethi633949a2006-08-14 23:00:17 -0700822
Adrian Bunkde4e7c82008-01-30 22:02:05 +0200823static void __devinit rhine_hw_init(struct net_device *dev, long pioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824{
825 struct rhine_private *rp = netdev_priv(dev);
826
827 /* Reset the chip to erase previous misconfiguration. */
828 rhine_chip_reset(dev);
829
830 /* Rhine-I needs extra time to recuperate before EEPROM reload */
831 if (rp->quirks & rqRhineI)
832 msleep(5);
833
834 /* Reload EEPROM controlled bytes cleared by soft reset */
835 rhine_reload_eeprom(pioaddr, dev);
836}
837
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800838static const struct net_device_ops rhine_netdev_ops = {
839 .ndo_open = rhine_open,
840 .ndo_stop = rhine_close,
841 .ndo_start_xmit = rhine_start_tx,
842 .ndo_get_stats = rhine_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000843 .ndo_set_rx_mode = rhine_set_rx_mode,
Ben Hutchings635ecaa2009-07-09 17:59:01 +0000844 .ndo_change_mtu = eth_change_mtu,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800845 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +0000846 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800847 .ndo_do_ioctl = netdev_ioctl,
848 .ndo_tx_timeout = rhine_tx_timeout,
Roger Luethi38f49e82010-12-06 00:59:40 +0000849 .ndo_vlan_rx_add_vid = rhine_vlan_rx_add_vid,
850 .ndo_vlan_rx_kill_vid = rhine_vlan_rx_kill_vid,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800851#ifdef CONFIG_NET_POLL_CONTROLLER
852 .ndo_poll_controller = rhine_poll,
853#endif
854};
855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856static int __devinit rhine_init_one(struct pci_dev *pdev,
857 const struct pci_device_id *ent)
858{
859 struct net_device *dev;
860 struct rhine_private *rp;
861 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 u32 quirks;
863 long pioaddr;
864 long memaddr;
865 void __iomem *ioaddr;
866 int io_size, phy_id;
867 const char *name;
868#ifdef USE_MMIO
869 int bar = 1;
870#else
871 int bar = 0;
872#endif
873
874/* when built into the kernel, we only print version if device is found */
875#ifndef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +0000876 pr_info_once("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877#endif
878
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 io_size = 256;
880 phy_id = 0;
881 quirks = 0;
882 name = "Rhine";
Auke Kok44c10132007-06-08 15:46:36 -0700883 if (pdev->revision < VTunknown0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 quirks = rqRhineI;
885 io_size = 128;
886 }
Auke Kok44c10132007-06-08 15:46:36 -0700887 else if (pdev->revision >= VT6102) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 quirks = rqWOL | rqForceReset;
Auke Kok44c10132007-06-08 15:46:36 -0700889 if (pdev->revision < VT6105) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 name = "Rhine II";
891 quirks |= rqStatusWBRace; /* Rhine-II exclusive */
892 }
893 else {
894 phy_id = 1; /* Integrated PHY, phy_id fixed to 1 */
Auke Kok44c10132007-06-08 15:46:36 -0700895 if (pdev->revision >= VT6105_B0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 quirks |= rq6patterns;
Auke Kok44c10132007-06-08 15:46:36 -0700897 if (pdev->revision < VT6105M)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 name = "Rhine III";
899 else
900 name = "Rhine III (Management Adapter)";
901 }
902 }
903
904 rc = pci_enable_device(pdev);
905 if (rc)
906 goto err_out;
907
908 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -0700909 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 if (rc) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000911 dev_err(&pdev->dev,
912 "32-bit PCI DMA addresses not supported by the card!?\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 goto err_out;
914 }
915
916 /* sanity check */
917 if ((pci_resource_len(pdev, 0) < io_size) ||
918 (pci_resource_len(pdev, 1) < io_size)) {
919 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000920 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 goto err_out;
922 }
923
924 pioaddr = pci_resource_start(pdev, 0);
925 memaddr = pci_resource_start(pdev, 1);
926
927 pci_set_master(pdev);
928
929 dev = alloc_etherdev(sizeof(struct rhine_private));
930 if (!dev) {
931 rc = -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 goto err_out;
933 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 SET_NETDEV_DEV(dev, &pdev->dev);
935
936 rp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700937 rp->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 rp->quirks = quirks;
939 rp->pioaddr = pioaddr;
940 rp->pdev = pdev;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100941 rp->msg_enable = netif_msg_init(debug, RHINE_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
943 rc = pci_request_regions(pdev, DRV_NAME);
944 if (rc)
945 goto err_out_free_netdev;
946
947 ioaddr = pci_iomap(pdev, bar, io_size);
948 if (!ioaddr) {
949 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000950 dev_err(&pdev->dev,
951 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
952 pci_name(pdev), io_size, memaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 goto err_out_free_res;
954 }
955
956#ifdef USE_MMIO
957 enable_mmio(pioaddr, quirks);
958
959 /* Check that selected MMIO registers match the PIO ones */
960 i = 0;
961 while (mmio_verify_registers[i]) {
962 int reg = mmio_verify_registers[i++];
963 unsigned char a = inb(pioaddr+reg);
964 unsigned char b = readb(ioaddr+reg);
965 if (a != b) {
966 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000967 dev_err(&pdev->dev,
968 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
969 reg, a, b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 goto err_out_unmap;
971 }
972 }
973#endif /* USE_MMIO */
974
975 dev->base_addr = (unsigned long)ioaddr;
976 rp->base = ioaddr;
977
978 /* Get chip registers into a sane state */
979 rhine_power_init(dev);
980 rhine_hw_init(dev, pioaddr);
981
982 for (i = 0; i < 6; i++)
983 dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
984
Joe Perches482e3fe2011-04-16 14:15:26 +0000985 if (!is_valid_ether_addr(dev->dev_addr)) {
986 /* Report it and use a random ethernet address instead */
987 netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000988 eth_hw_addr_random(dev);
Joe Perches482e3fe2011-04-16 14:15:26 +0000989 netdev_info(dev, "Using random MAC address: %pM\n",
990 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 }
Joe Perches482e3fe2011-04-16 14:15:26 +0000992 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
994 /* For Rhine-I/II, phy_id is loaded from EEPROM */
995 if (!phy_id)
996 phy_id = ioread8(ioaddr + 0x6C);
997
998 dev->irq = pdev->irq;
999
1000 spin_lock_init(&rp->lock);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001001 mutex_init(&rp->task_lock);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001002 INIT_WORK(&rp->reset_task, rhine_reset_task);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001003 INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 rp->mii_if.dev = dev;
1006 rp->mii_if.mdio_read = mdio_read;
1007 rp->mii_if.mdio_write = mdio_write;
1008 rp->mii_if.phy_id_mask = 0x1f;
1009 rp->mii_if.reg_num_mask = 0x1f;
1010
1011 /* The chip-specific entries in the device structure. */
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001012 dev->netdev_ops = &rhine_netdev_ops;
1013 dev->ethtool_ops = &netdev_ethtool_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001015
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001016 netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
Francois Romieu32b0f532008-07-11 00:30:14 +02001017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 if (rp->quirks & rqRhineI)
1019 dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
1020
Roger Luethi38f49e82010-12-06 00:59:40 +00001021 if (pdev->revision >= VT6105M)
1022 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX |
1023 NETIF_F_HW_VLAN_FILTER;
1024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 /* dev->name not defined before register_netdev()! */
1026 rc = register_netdev(dev);
1027 if (rc)
1028 goto err_out_unmap;
1029
Joe Perchesdf4511f2011-04-16 14:15:25 +00001030 netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
1031 name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032#ifdef USE_MMIO
Joe Perchesdf4511f2011-04-16 14:15:25 +00001033 memaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034#else
Joe Perchesdf4511f2011-04-16 14:15:25 +00001035 (long)ioaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036#endif
Joe Perchesdf4511f2011-04-16 14:15:25 +00001037 dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
1039 pci_set_drvdata(pdev, dev);
1040
1041 {
1042 u16 mii_cmd;
1043 int mii_status = mdio_read(dev, phy_id, 1);
1044 mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1045 mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1046 if (mii_status != 0xffff && mii_status != 0x0000) {
1047 rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
Joe Perchesdf4511f2011-04-16 14:15:25 +00001048 netdev_info(dev,
1049 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1050 phy_id,
1051 mii_status, rp->mii_if.advertising,
1052 mdio_read(dev, phy_id, 5));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
1054 /* set IFF_RUNNING */
1055 if (mii_status & BMSR_LSTATUS)
1056 netif_carrier_on(dev);
1057 else
1058 netif_carrier_off(dev);
1059
1060 }
1061 }
1062 rp->mii_if.phy_id = phy_id;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001063 if (avoid_D3)
1064 netif_info(rp, probe, dev, "No D3 power state at shutdown\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
1066 return 0;
1067
1068err_out_unmap:
1069 pci_iounmap(pdev, ioaddr);
1070err_out_free_res:
1071 pci_release_regions(pdev);
1072err_out_free_netdev:
1073 free_netdev(dev);
1074err_out:
1075 return rc;
1076}
1077
1078static int alloc_ring(struct net_device* dev)
1079{
1080 struct rhine_private *rp = netdev_priv(dev);
1081 void *ring;
1082 dma_addr_t ring_dma;
1083
1084 ring = pci_alloc_consistent(rp->pdev,
1085 RX_RING_SIZE * sizeof(struct rx_desc) +
1086 TX_RING_SIZE * sizeof(struct tx_desc),
1087 &ring_dma);
1088 if (!ring) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001089 netdev_err(dev, "Could not allocate DMA memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 return -ENOMEM;
1091 }
1092 if (rp->quirks & rqRhineI) {
1093 rp->tx_bufs = pci_alloc_consistent(rp->pdev,
1094 PKT_BUF_SZ * TX_RING_SIZE,
1095 &rp->tx_bufs_dma);
1096 if (rp->tx_bufs == NULL) {
1097 pci_free_consistent(rp->pdev,
1098 RX_RING_SIZE * sizeof(struct rx_desc) +
1099 TX_RING_SIZE * sizeof(struct tx_desc),
1100 ring, ring_dma);
1101 return -ENOMEM;
1102 }
1103 }
1104
1105 rp->rx_ring = ring;
1106 rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1107 rp->rx_ring_dma = ring_dma;
1108 rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1109
1110 return 0;
1111}
1112
1113static void free_ring(struct net_device* dev)
1114{
1115 struct rhine_private *rp = netdev_priv(dev);
1116
1117 pci_free_consistent(rp->pdev,
1118 RX_RING_SIZE * sizeof(struct rx_desc) +
1119 TX_RING_SIZE * sizeof(struct tx_desc),
1120 rp->rx_ring, rp->rx_ring_dma);
1121 rp->tx_ring = NULL;
1122
1123 if (rp->tx_bufs)
1124 pci_free_consistent(rp->pdev, PKT_BUF_SZ * TX_RING_SIZE,
1125 rp->tx_bufs, rp->tx_bufs_dma);
1126
1127 rp->tx_bufs = NULL;
1128
1129}
1130
1131static void alloc_rbufs(struct net_device *dev)
1132{
1133 struct rhine_private *rp = netdev_priv(dev);
1134 dma_addr_t next;
1135 int i;
1136
1137 rp->dirty_rx = rp->cur_rx = 0;
1138
1139 rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1140 rp->rx_head_desc = &rp->rx_ring[0];
1141 next = rp->rx_ring_dma;
1142
1143 /* Init the ring entries */
1144 for (i = 0; i < RX_RING_SIZE; i++) {
1145 rp->rx_ring[i].rx_status = 0;
1146 rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1147 next += sizeof(struct rx_desc);
1148 rp->rx_ring[i].next_desc = cpu_to_le32(next);
1149 rp->rx_skbuff[i] = NULL;
1150 }
1151 /* Mark the last entry as wrapping the ring. */
1152 rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1153
1154 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1155 for (i = 0; i < RX_RING_SIZE; i++) {
Kevin Lob26b5552008-08-27 11:35:09 +08001156 struct sk_buff *skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 rp->rx_skbuff[i] = skb;
1158 if (skb == NULL)
1159 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
1161 rp->rx_skbuff_dma[i] =
David S. Miller689be432005-06-28 15:25:31 -07001162 pci_map_single(rp->pdev, skb->data, rp->rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 PCI_DMA_FROMDEVICE);
1164
1165 rp->rx_ring[i].addr = cpu_to_le32(rp->rx_skbuff_dma[i]);
1166 rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1167 }
1168 rp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1169}
1170
1171static void free_rbufs(struct net_device* dev)
1172{
1173 struct rhine_private *rp = netdev_priv(dev);
1174 int i;
1175
1176 /* Free all the skbuffs in the Rx queue. */
1177 for (i = 0; i < RX_RING_SIZE; i++) {
1178 rp->rx_ring[i].rx_status = 0;
1179 rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1180 if (rp->rx_skbuff[i]) {
1181 pci_unmap_single(rp->pdev,
1182 rp->rx_skbuff_dma[i],
1183 rp->rx_buf_sz, PCI_DMA_FROMDEVICE);
1184 dev_kfree_skb(rp->rx_skbuff[i]);
1185 }
1186 rp->rx_skbuff[i] = NULL;
1187 }
1188}
1189
1190static void alloc_tbufs(struct net_device* dev)
1191{
1192 struct rhine_private *rp = netdev_priv(dev);
1193 dma_addr_t next;
1194 int i;
1195
1196 rp->dirty_tx = rp->cur_tx = 0;
1197 next = rp->tx_ring_dma;
1198 for (i = 0; i < TX_RING_SIZE; i++) {
1199 rp->tx_skbuff[i] = NULL;
1200 rp->tx_ring[i].tx_status = 0;
1201 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1202 next += sizeof(struct tx_desc);
1203 rp->tx_ring[i].next_desc = cpu_to_le32(next);
Roger Luethi4be5de22006-04-04 20:49:16 +02001204 if (rp->quirks & rqRhineI)
1205 rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 }
1207 rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1208
1209}
1210
1211static void free_tbufs(struct net_device* dev)
1212{
1213 struct rhine_private *rp = netdev_priv(dev);
1214 int i;
1215
1216 for (i = 0; i < TX_RING_SIZE; i++) {
1217 rp->tx_ring[i].tx_status = 0;
1218 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1219 rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1220 if (rp->tx_skbuff[i]) {
1221 if (rp->tx_skbuff_dma[i]) {
1222 pci_unmap_single(rp->pdev,
1223 rp->tx_skbuff_dma[i],
1224 rp->tx_skbuff[i]->len,
1225 PCI_DMA_TODEVICE);
1226 }
1227 dev_kfree_skb(rp->tx_skbuff[i]);
1228 }
1229 rp->tx_skbuff[i] = NULL;
1230 rp->tx_buf[i] = NULL;
1231 }
1232}
1233
1234static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1235{
1236 struct rhine_private *rp = netdev_priv(dev);
1237 void __iomem *ioaddr = rp->base;
1238
Francois Romieufc3e0f82012-01-07 22:39:37 +01001239 mii_check_media(&rp->mii_if, netif_msg_link(rp), init_media);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241 if (rp->mii_if.full_duplex)
1242 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1243 ioaddr + ChipCmd1);
1244 else
1245 iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1246 ioaddr + ChipCmd1);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001247
1248 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1249 rp->mii_if.force_media, netif_carrier_ok(dev));
Roger Luethi00b428c2006-03-28 20:53:56 +02001250}
1251
1252/* Called after status of force_media possibly changed */
Adrian Bunk0761be42006-04-10 23:22:21 -07001253static void rhine_set_carrier(struct mii_if_info *mii)
Roger Luethi00b428c2006-03-28 20:53:56 +02001254{
Francois Romieufc3e0f82012-01-07 22:39:37 +01001255 struct net_device *dev = mii->dev;
1256 struct rhine_private *rp = netdev_priv(dev);
1257
Roger Luethi00b428c2006-03-28 20:53:56 +02001258 if (mii->force_media) {
1259 /* autoneg is off: Link is always assumed to be up */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001260 if (!netif_carrier_ok(dev))
1261 netif_carrier_on(dev);
1262 } else /* Let MMI library update carrier status */
1263 rhine_check_media(dev, 0);
1264
1265 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1266 mii->force_media, netif_carrier_ok(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267}
1268
Roger Luethi38f49e82010-12-06 00:59:40 +00001269/**
1270 * rhine_set_cam - set CAM multicast filters
1271 * @ioaddr: register block of this Rhine
1272 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1273 * @addr: multicast address (6 bytes)
1274 *
1275 * Load addresses into multicast filters.
1276 */
1277static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1278{
1279 int i;
1280
1281 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1282 wmb();
1283
1284 /* Paranoid -- idx out of range should never happen */
1285 idx &= (MCAM_SIZE - 1);
1286
1287 iowrite8((u8) idx, ioaddr + CamAddr);
1288
1289 for (i = 0; i < 6; i++, addr++)
1290 iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1291 udelay(10);
1292 wmb();
1293
1294 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1295 udelay(10);
1296
1297 iowrite8(0, ioaddr + CamCon);
1298}
1299
1300/**
1301 * rhine_set_vlan_cam - set CAM VLAN filters
1302 * @ioaddr: register block of this Rhine
1303 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1304 * @addr: VLAN ID (2 bytes)
1305 *
1306 * Load addresses into VLAN filters.
1307 */
1308static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1309{
1310 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1311 wmb();
1312
1313 /* Paranoid -- idx out of range should never happen */
1314 idx &= (VCAM_SIZE - 1);
1315
1316 iowrite8((u8) idx, ioaddr + CamAddr);
1317
1318 iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1319 udelay(10);
1320 wmb();
1321
1322 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1323 udelay(10);
1324
1325 iowrite8(0, ioaddr + CamCon);
1326}
1327
1328/**
1329 * rhine_set_cam_mask - set multicast CAM mask
1330 * @ioaddr: register block of this Rhine
1331 * @mask: multicast CAM mask
1332 *
1333 * Mask sets multicast filters active/inactive.
1334 */
1335static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1336{
1337 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1338 wmb();
1339
1340 /* write mask */
1341 iowrite32(mask, ioaddr + CamMask);
1342
1343 /* disable CAMEN */
1344 iowrite8(0, ioaddr + CamCon);
1345}
1346
1347/**
1348 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1349 * @ioaddr: register block of this Rhine
1350 * @mask: VLAN CAM mask
1351 *
1352 * Mask sets VLAN filters active/inactive.
1353 */
1354static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1355{
1356 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1357 wmb();
1358
1359 /* write mask */
1360 iowrite32(mask, ioaddr + CamMask);
1361
1362 /* disable CAMEN */
1363 iowrite8(0, ioaddr + CamCon);
1364}
1365
1366/**
1367 * rhine_init_cam_filter - initialize CAM filters
1368 * @dev: network device
1369 *
1370 * Initialize (disable) hardware VLAN and multicast support on this
1371 * Rhine.
1372 */
1373static void rhine_init_cam_filter(struct net_device *dev)
1374{
1375 struct rhine_private *rp = netdev_priv(dev);
1376 void __iomem *ioaddr = rp->base;
1377
1378 /* Disable all CAMs */
1379 rhine_set_vlan_cam_mask(ioaddr, 0);
1380 rhine_set_cam_mask(ioaddr, 0);
1381
1382 /* disable hardware VLAN support */
1383 BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1384 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1385}
1386
1387/**
1388 * rhine_update_vcam - update VLAN CAM filters
1389 * @rp: rhine_private data of this Rhine
1390 *
1391 * Update VLAN CAM filters to match configuration change.
1392 */
1393static void rhine_update_vcam(struct net_device *dev)
1394{
1395 struct rhine_private *rp = netdev_priv(dev);
1396 void __iomem *ioaddr = rp->base;
1397 u16 vid;
1398 u32 vCAMmask = 0; /* 32 vCAMs (6105M and better) */
1399 unsigned int i = 0;
1400
1401 for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1402 rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1403 vCAMmask |= 1 << i;
1404 if (++i >= VCAM_SIZE)
1405 break;
1406 }
1407 rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1408}
1409
Jiri Pirko8e586132011-12-08 19:52:37 -05001410static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001411{
1412 struct rhine_private *rp = netdev_priv(dev);
1413
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001414 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001415 set_bit(vid, rp->active_vlans);
1416 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001417 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001418 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001419}
1420
Jiri Pirko8e586132011-12-08 19:52:37 -05001421static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001422{
1423 struct rhine_private *rp = netdev_priv(dev);
1424
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001425 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001426 clear_bit(vid, rp->active_vlans);
1427 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001428 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001429 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001430}
1431
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432static void init_registers(struct net_device *dev)
1433{
1434 struct rhine_private *rp = netdev_priv(dev);
1435 void __iomem *ioaddr = rp->base;
1436 int i;
1437
1438 for (i = 0; i < 6; i++)
1439 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1440
1441 /* Initialize other registers. */
1442 iowrite16(0x0006, ioaddr + PCIBusConfig); /* Tune configuration??? */
1443 /* Configure initial FIFO thresholds. */
1444 iowrite8(0x20, ioaddr + TxConfig);
1445 rp->tx_thresh = 0x20;
1446 rp->rx_thresh = 0x60; /* Written in rhine_set_rx_mode(). */
1447
1448 iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1449 iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1450
1451 rhine_set_rx_mode(dev);
1452
Roger Luethi38f49e82010-12-06 00:59:40 +00001453 if (rp->pdev->revision >= VT6105M)
1454 rhine_init_cam_filter(dev);
1455
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001456 napi_enable(&rp->napi);
Stephen Hemmingerab197662006-08-14 23:00:18 -07001457
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001458 iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
1460 iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1461 ioaddr + ChipCmd);
1462 rhine_check_media(dev, 1);
1463}
1464
1465/* Enable MII link status auto-polling (required for IntrLinkChange) */
Francois Romieua384a332012-01-07 22:19:36 +01001466static void rhine_enable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467{
Francois Romieua384a332012-01-07 22:19:36 +01001468 void __iomem *ioaddr = rp->base;
1469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 iowrite8(0, ioaddr + MIICmd);
1471 iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1472 iowrite8(0x80, ioaddr + MIICmd);
1473
Francois Romieua384a332012-01-07 22:19:36 +01001474 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475
1476 iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1477}
1478
1479/* Disable MII link status auto-polling (required for MDIO access) */
Francois Romieua384a332012-01-07 22:19:36 +01001480static void rhine_disable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481{
Francois Romieua384a332012-01-07 22:19:36 +01001482 void __iomem *ioaddr = rp->base;
1483
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 iowrite8(0, ioaddr + MIICmd);
1485
Francois Romieua384a332012-01-07 22:19:36 +01001486 if (rp->quirks & rqRhineI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 iowrite8(0x01, ioaddr + MIIRegAddr); // MII_BMSR
1488
John W. Linville38bb6b22006-05-19 10:51:21 -04001489 /* Can be called from ISR. Evil. */
1490 mdelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491
1492 /* 0x80 must be set immediately before turning it off */
1493 iowrite8(0x80, ioaddr + MIICmd);
1494
Francois Romieua384a332012-01-07 22:19:36 +01001495 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
1497 /* Heh. Now clear 0x80 again. */
1498 iowrite8(0, ioaddr + MIICmd);
1499 }
1500 else
Francois Romieua384a332012-01-07 22:19:36 +01001501 rhine_wait_bit_high(rp, MIIRegAddr, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502}
1503
1504/* Read and write over the MII Management Data I/O (MDIO) interface. */
1505
1506static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1507{
1508 struct rhine_private *rp = netdev_priv(dev);
1509 void __iomem *ioaddr = rp->base;
1510 int result;
1511
Francois Romieua384a332012-01-07 22:19:36 +01001512 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
1514 /* rhine_disable_linkmon already cleared MIICmd */
1515 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1516 iowrite8(regnum, ioaddr + MIIRegAddr);
1517 iowrite8(0x40, ioaddr + MIICmd); /* Trigger read */
Francois Romieua384a332012-01-07 22:19:36 +01001518 rhine_wait_bit_low(rp, MIICmd, 0x40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 result = ioread16(ioaddr + MIIData);
1520
Francois Romieua384a332012-01-07 22:19:36 +01001521 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 return result;
1523}
1524
1525static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1526{
1527 struct rhine_private *rp = netdev_priv(dev);
1528 void __iomem *ioaddr = rp->base;
1529
Francois Romieua384a332012-01-07 22:19:36 +01001530 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
1532 /* rhine_disable_linkmon already cleared MIICmd */
1533 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1534 iowrite8(regnum, ioaddr + MIIRegAddr);
1535 iowrite16(value, ioaddr + MIIData);
1536 iowrite8(0x20, ioaddr + MIICmd); /* Trigger write */
Francois Romieua384a332012-01-07 22:19:36 +01001537 rhine_wait_bit_low(rp, MIICmd, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
Francois Romieua384a332012-01-07 22:19:36 +01001539 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540}
1541
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001542static void rhine_task_disable(struct rhine_private *rp)
1543{
1544 mutex_lock(&rp->task_lock);
1545 rp->task_enable = false;
1546 mutex_unlock(&rp->task_lock);
1547
1548 cancel_work_sync(&rp->slow_event_task);
1549 cancel_work_sync(&rp->reset_task);
1550}
1551
1552static void rhine_task_enable(struct rhine_private *rp)
1553{
1554 mutex_lock(&rp->task_lock);
1555 rp->task_enable = true;
1556 mutex_unlock(&rp->task_lock);
1557}
1558
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559static int rhine_open(struct net_device *dev)
1560{
1561 struct rhine_private *rp = netdev_priv(dev);
1562 void __iomem *ioaddr = rp->base;
1563 int rc;
1564
Julia Lawall76781382009-11-18 08:23:53 +00001565 rc = request_irq(rp->pdev->irq, rhine_interrupt, IRQF_SHARED, dev->name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 dev);
1567 if (rc)
1568 return rc;
1569
Francois Romieufc3e0f82012-01-07 22:39:37 +01001570 netif_dbg(rp, ifup, dev, "%s() irq %d\n", __func__, rp->pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
1572 rc = alloc_ring(dev);
1573 if (rc) {
1574 free_irq(rp->pdev->irq, dev);
1575 return rc;
1576 }
1577 alloc_rbufs(dev);
1578 alloc_tbufs(dev);
1579 rhine_chip_reset(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001580 rhine_task_enable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 init_registers(dev);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001582
1583 netif_dbg(rp, ifup, dev, "%s() Done - status %04x MII status: %04x\n",
1584 __func__, ioread16(ioaddr + ChipCmd),
1585 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
1587 netif_start_queue(dev);
1588
1589 return 0;
1590}
1591
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001592static void rhine_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593{
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001594 struct rhine_private *rp = container_of(work, struct rhine_private,
1595 reset_task);
1596 struct net_device *dev = rp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001598 mutex_lock(&rp->task_lock);
1599
1600 if (!rp->task_enable)
1601 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001603 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001604 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
1606 /* clear all descriptors */
1607 free_tbufs(dev);
1608 free_rbufs(dev);
1609 alloc_tbufs(dev);
1610 alloc_rbufs(dev);
1611
1612 /* Reinitialize the hardware. */
1613 rhine_chip_reset(dev);
1614 init_registers(dev);
1615
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001616 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001618 dev->trans_start = jiffies; /* prevent tx timeout */
Eric Dumazet553e2332009-05-27 10:34:50 +00001619 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 netif_wake_queue(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001621
1622out_unlock:
1623 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624}
1625
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001626static void rhine_tx_timeout(struct net_device *dev)
1627{
1628 struct rhine_private *rp = netdev_priv(dev);
1629 void __iomem *ioaddr = rp->base;
1630
Joe Perchesdf4511f2011-04-16 14:15:25 +00001631 netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1632 ioread16(ioaddr + IntrStatus),
1633 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001634
1635 schedule_work(&rp->reset_task);
1636}
1637
Stephen Hemminger613573252009-08-31 19:50:58 +00001638static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1639 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640{
1641 struct rhine_private *rp = netdev_priv(dev);
1642 void __iomem *ioaddr = rp->base;
1643 unsigned entry;
1644
1645 /* Caution: the write order is important here, set the field
1646 with the "ownership" bits last. */
1647
1648 /* Calculate the next Tx descriptor entry. */
1649 entry = rp->cur_tx % TX_RING_SIZE;
1650
Herbert Xu5b057c62006-06-23 02:06:41 -07001651 if (skb_padto(skb, ETH_ZLEN))
Patrick McHardy6ed10652009-06-23 06:03:08 +00001652 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654 rp->tx_skbuff[entry] = skb;
1655
1656 if ((rp->quirks & rqRhineI) &&
Patrick McHardy84fa7932006-08-29 16:44:56 -07001657 (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 /* Must use alignment buffer. */
1659 if (skb->len > PKT_BUF_SZ) {
1660 /* packet too long, drop it */
1661 dev_kfree_skb(skb);
1662 rp->tx_skbuff[entry] = NULL;
Eric Dumazet553e2332009-05-27 10:34:50 +00001663 dev->stats.tx_dropped++;
Patrick McHardy6ed10652009-06-23 06:03:08 +00001664 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 }
Craig Brind3e0d1672006-04-27 02:30:46 -07001666
1667 /* Padding is not copied and so must be redone. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
Craig Brind3e0d1672006-04-27 02:30:46 -07001669 if (skb->len < ETH_ZLEN)
1670 memset(rp->tx_buf[entry] + skb->len, 0,
1671 ETH_ZLEN - skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 rp->tx_skbuff_dma[entry] = 0;
1673 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1674 (rp->tx_buf[entry] -
1675 rp->tx_bufs));
1676 } else {
1677 rp->tx_skbuff_dma[entry] =
1678 pci_map_single(rp->pdev, skb->data, skb->len,
1679 PCI_DMA_TODEVICE);
1680 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1681 }
1682
1683 rp->tx_ring[entry].desc_length =
1684 cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1685
Roger Luethi38f49e82010-12-06 00:59:40 +00001686 if (unlikely(vlan_tx_tag_present(skb))) {
Roger Luethi48ae8a42013-09-21 14:24:11 +02001687 u16 vid_pcp = vlan_tx_tag_get(skb);
1688
1689 /* drop CFI/DEI bit, register needs VID and PCP */
1690 vid_pcp = (vid_pcp & VLAN_VID_MASK) |
1691 ((vid_pcp & VLAN_PRIO_MASK) >> 1);
1692 rp->tx_ring[entry].tx_status = cpu_to_le32((vid_pcp) << 16);
Roger Luethi38f49e82010-12-06 00:59:40 +00001693 /* request tagging */
1694 rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1695 }
1696 else
1697 rp->tx_ring[entry].tx_status = 0;
1698
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 /* lock eth irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 wmb();
Roger Luethi38f49e82010-12-06 00:59:40 +00001701 rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 wmb();
1703
1704 rp->cur_tx++;
1705
1706 /* Non-x86 Todo: explicitly flush cache lines here. */
1707
Roger Luethi38f49e82010-12-06 00:59:40 +00001708 if (vlan_tx_tag_present(skb))
1709 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1710 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1711
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 /* Wake the potentially-idle transmit channel */
1713 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1714 ioaddr + ChipCmd1);
1715 IOSYNC;
1716
1717 if (rp->cur_tx == rp->dirty_tx + TX_QUEUE_LEN)
1718 netif_stop_queue(dev);
1719
Francois Romieufc3e0f82012-01-07 22:39:37 +01001720 netif_dbg(rp, tx_queued, dev, "Transmit frame #%d queued in slot %d\n",
1721 rp->cur_tx - 1, entry);
1722
Patrick McHardy6ed10652009-06-23 06:03:08 +00001723 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724}
1725
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001726static void rhine_irq_disable(struct rhine_private *rp)
1727{
1728 iowrite16(0x0000, rp->base + IntrEnable);
1729 mmiowb();
1730}
1731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732/* The interrupt handler does all of the Rx thread work and cleans up
1733 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001734static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735{
1736 struct net_device *dev = dev_instance;
1737 struct rhine_private *rp = netdev_priv(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001738 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 int handled = 0;
1740
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001741 status = rhine_get_events(rp);
1742
Francois Romieufc3e0f82012-01-07 22:39:37 +01001743 netif_dbg(rp, intr, dev, "Interrupt, status %08x\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001744
1745 if (status & RHINE_EVENT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 handled = 1;
1747
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001748 rhine_irq_disable(rp);
1749 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 }
1751
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001752 if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001753 netif_err(rp, intr, dev, "Something Wicked happened! %08x\n",
1754 status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001755 }
1756
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 return IRQ_RETVAL(handled);
1758}
1759
1760/* This routine is logically part of the interrupt handler, but isolated
1761 for clarity. */
1762static void rhine_tx(struct net_device *dev)
1763{
1764 struct rhine_private *rp = netdev_priv(dev);
1765 int txstatus = 0, entry = rp->dirty_tx % TX_RING_SIZE;
1766
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 /* find and cleanup dirty tx descriptors */
1768 while (rp->dirty_tx != rp->cur_tx) {
1769 txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001770 netif_dbg(rp, tx_done, dev, "Tx scavenge %d status %08x\n",
1771 entry, txstatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 if (txstatus & DescOwn)
1773 break;
1774 if (txstatus & 0x8000) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001775 netif_dbg(rp, tx_done, dev,
1776 "Transmit error, Tx status %08x\n", txstatus);
Eric Dumazet553e2332009-05-27 10:34:50 +00001777 dev->stats.tx_errors++;
1778 if (txstatus & 0x0400)
1779 dev->stats.tx_carrier_errors++;
1780 if (txstatus & 0x0200)
1781 dev->stats.tx_window_errors++;
1782 if (txstatus & 0x0100)
1783 dev->stats.tx_aborted_errors++;
1784 if (txstatus & 0x0080)
1785 dev->stats.tx_heartbeat_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1787 (txstatus & 0x0800) || (txstatus & 0x1000)) {
Eric Dumazet553e2332009-05-27 10:34:50 +00001788 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1790 break; /* Keep the skb - we try again */
1791 }
1792 /* Transmitter restarted in 'abnormal' handler. */
1793 } else {
1794 if (rp->quirks & rqRhineI)
Eric Dumazet553e2332009-05-27 10:34:50 +00001795 dev->stats.collisions += (txstatus >> 3) & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 else
Eric Dumazet553e2332009-05-27 10:34:50 +00001797 dev->stats.collisions += txstatus & 0x0F;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001798 netif_dbg(rp, tx_done, dev, "collisions: %1.1x:%1.1x\n",
1799 (txstatus >> 3) & 0xF, txstatus & 0xF);
Eric Dumazet553e2332009-05-27 10:34:50 +00001800 dev->stats.tx_bytes += rp->tx_skbuff[entry]->len;
1801 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 }
1803 /* Free the original skb. */
1804 if (rp->tx_skbuff_dma[entry]) {
1805 pci_unmap_single(rp->pdev,
1806 rp->tx_skbuff_dma[entry],
1807 rp->tx_skbuff[entry]->len,
1808 PCI_DMA_TODEVICE);
1809 }
David S. Millerd7837802013-01-29 22:58:04 -05001810 dev_kfree_skb(rp->tx_skbuff[entry]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 rp->tx_skbuff[entry] = NULL;
1812 entry = (++rp->dirty_tx) % TX_RING_SIZE;
1813 }
1814 if ((rp->cur_tx - rp->dirty_tx) < TX_QUEUE_LEN - 4)
1815 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816}
1817
Roger Luethi38f49e82010-12-06 00:59:40 +00001818/**
1819 * rhine_get_vlan_tci - extract TCI from Rx data buffer
1820 * @skb: pointer to sk_buff
1821 * @data_size: used data area of the buffer including CRC
1822 *
1823 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
1824 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
1825 * aligned following the CRC.
1826 */
1827static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
1828{
1829 u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
Harvey Harrison4562b2f2011-03-28 17:08:59 +00001830 return be16_to_cpup((__be16 *)trailer);
Roger Luethi38f49e82010-12-06 00:59:40 +00001831}
1832
Roger Luethi633949a2006-08-14 23:00:17 -07001833/* Process up to limit frames from receive ring */
1834static int rhine_rx(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835{
1836 struct rhine_private *rp = netdev_priv(dev);
Roger Luethi633949a2006-08-14 23:00:17 -07001837 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 int entry = rp->cur_rx % RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839
Francois Romieufc3e0f82012-01-07 22:39:37 +01001840 netif_dbg(rp, rx_status, dev, "%s(), entry %d status %08x\n", __func__,
1841 entry, le32_to_cpu(rp->rx_head_desc->rx_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
1843 /* If EOP is set on the next entry, it's a new packet. Send it up. */
Roger Luethi633949a2006-08-14 23:00:17 -07001844 for (count = 0; count < limit; ++count) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 struct rx_desc *desc = rp->rx_head_desc;
1846 u32 desc_status = le32_to_cpu(desc->rx_status);
Roger Luethi38f49e82010-12-06 00:59:40 +00001847 u32 desc_length = le32_to_cpu(desc->desc_length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 int data_size = desc_status >> 16;
1849
Roger Luethi633949a2006-08-14 23:00:17 -07001850 if (desc_status & DescOwn)
1851 break;
1852
Francois Romieufc3e0f82012-01-07 22:39:37 +01001853 netif_dbg(rp, rx_status, dev, "%s() status %08x\n", __func__,
1854 desc_status);
Roger Luethi633949a2006-08-14 23:00:17 -07001855
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
1857 if ((desc_status & RxWholePkt) != RxWholePkt) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001858 netdev_warn(dev,
1859 "Oversized Ethernet frame spanned multiple buffers, "
1860 "entry %#x length %d status %08x!\n",
1861 entry, data_size,
1862 desc_status);
1863 netdev_warn(dev,
1864 "Oversized Ethernet frame %p vs %p\n",
1865 rp->rx_head_desc,
1866 &rp->rx_ring[entry]);
Eric Dumazet553e2332009-05-27 10:34:50 +00001867 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 } else if (desc_status & RxErr) {
1869 /* There was a error. */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001870 netif_dbg(rp, rx_err, dev,
1871 "%s() Rx error %08x\n", __func__,
1872 desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00001873 dev->stats.rx_errors++;
1874 if (desc_status & 0x0030)
1875 dev->stats.rx_length_errors++;
1876 if (desc_status & 0x0048)
1877 dev->stats.rx_fifo_errors++;
1878 if (desc_status & 0x0004)
1879 dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 if (desc_status & 0x0002) {
1881 /* this can also be updated outside the interrupt handler */
1882 spin_lock(&rp->lock);
Eric Dumazet553e2332009-05-27 10:34:50 +00001883 dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 spin_unlock(&rp->lock);
1885 }
1886 }
1887 } else {
Eric Dumazet89d71a62009-10-13 05:34:20 +00001888 struct sk_buff *skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 /* Length should omit the CRC */
1890 int pkt_len = data_size - 4;
Roger Luethi38f49e82010-12-06 00:59:40 +00001891 u16 vlan_tci = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
1893 /* Check if the packet is long enough to accept without
1894 copying to a minimally-sized skbuff. */
Eric Dumazet89d71a62009-10-13 05:34:20 +00001895 if (pkt_len < rx_copybreak)
1896 skb = netdev_alloc_skb_ip_align(dev, pkt_len);
1897 if (skb) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 pci_dma_sync_single_for_cpu(rp->pdev,
1899 rp->rx_skbuff_dma[entry],
1900 rp->rx_buf_sz,
1901 PCI_DMA_FROMDEVICE);
1902
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001903 skb_copy_to_linear_data(skb,
David S. Miller689be432005-06-28 15:25:31 -07001904 rp->rx_skbuff[entry]->data,
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001905 pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 skb_put(skb, pkt_len);
1907 pci_dma_sync_single_for_device(rp->pdev,
1908 rp->rx_skbuff_dma[entry],
1909 rp->rx_buf_sz,
1910 PCI_DMA_FROMDEVICE);
1911 } else {
1912 skb = rp->rx_skbuff[entry];
1913 if (skb == NULL) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001914 netdev_err(dev, "Inconsistent Rx descriptor chain\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 break;
1916 }
1917 rp->rx_skbuff[entry] = NULL;
1918 skb_put(skb, pkt_len);
1919 pci_unmap_single(rp->pdev,
1920 rp->rx_skbuff_dma[entry],
1921 rp->rx_buf_sz,
1922 PCI_DMA_FROMDEVICE);
1923 }
Roger Luethi38f49e82010-12-06 00:59:40 +00001924
1925 if (unlikely(desc_length & DescTag))
1926 vlan_tci = rhine_get_vlan_tci(skb, data_size);
1927
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 skb->protocol = eth_type_trans(skb, dev);
Roger Luethi38f49e82010-12-06 00:59:40 +00001929
1930 if (unlikely(desc_length & DescTag))
1931 __vlan_hwaccel_put_tag(skb, vlan_tci);
Roger Luethi633949a2006-08-14 23:00:17 -07001932 netif_receive_skb(skb);
Eric Dumazet553e2332009-05-27 10:34:50 +00001933 dev->stats.rx_bytes += pkt_len;
1934 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 }
1936 entry = (++rp->cur_rx) % RX_RING_SIZE;
1937 rp->rx_head_desc = &rp->rx_ring[entry];
1938 }
1939
1940 /* Refill the Rx ring buffers. */
1941 for (; rp->cur_rx - rp->dirty_rx > 0; rp->dirty_rx++) {
1942 struct sk_buff *skb;
1943 entry = rp->dirty_rx % RX_RING_SIZE;
1944 if (rp->rx_skbuff[entry] == NULL) {
Kevin Lob26b5552008-08-27 11:35:09 +08001945 skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 rp->rx_skbuff[entry] = skb;
1947 if (skb == NULL)
1948 break; /* Better luck next round. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 rp->rx_skbuff_dma[entry] =
David S. Miller689be432005-06-28 15:25:31 -07001950 pci_map_single(rp->pdev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 rp->rx_buf_sz,
1952 PCI_DMA_FROMDEVICE);
1953 rp->rx_ring[entry].addr = cpu_to_le32(rp->rx_skbuff_dma[entry]);
1954 }
1955 rp->rx_ring[entry].rx_status = cpu_to_le32(DescOwn);
1956 }
Roger Luethi633949a2006-08-14 23:00:17 -07001957
1958 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959}
1960
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961static void rhine_restart_tx(struct net_device *dev) {
1962 struct rhine_private *rp = netdev_priv(dev);
1963 void __iomem *ioaddr = rp->base;
1964 int entry = rp->dirty_tx % TX_RING_SIZE;
1965 u32 intr_status;
1966
1967 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001968 * If new errors occurred, we need to sort them out before doing Tx.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 * In that case the ISR will be back here RSN anyway.
1970 */
Francois Romieua20a28b2011-12-30 14:53:58 +01001971 intr_status = rhine_get_events(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972
1973 if ((intr_status & IntrTxErrSummary) == 0) {
1974
1975 /* We know better than the chip where it should continue. */
1976 iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
1977 ioaddr + TxRingPtr);
1978
1979 iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
1980 ioaddr + ChipCmd);
Roger Luethi38f49e82010-12-06 00:59:40 +00001981
1982 if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
1983 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1984 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1985
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1987 ioaddr + ChipCmd1);
1988 IOSYNC;
1989 }
1990 else {
1991 /* This should never happen */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001992 netif_warn(rp, tx_err, dev, "another error occurred %08x\n",
1993 intr_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 }
1995
1996}
1997
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001998static void rhine_slow_event_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999{
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002000 struct rhine_private *rp =
2001 container_of(work, struct rhine_private, slow_event_task);
2002 struct net_device *dev = rp->dev;
2003 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002005 mutex_lock(&rp->task_lock);
2006
2007 if (!rp->task_enable)
2008 goto out_unlock;
2009
2010 intr_status = rhine_get_events(rp);
2011 rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012
2013 if (intr_status & IntrLinkChange)
John W. Linville38bb6b22006-05-19 10:51:21 -04002014 rhine_check_media(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015
Francois Romieufc3e0f82012-01-07 22:39:37 +01002016 if (intr_status & IntrPCIErr)
2017 netif_warn(rp, hw, dev, "PCI error\n");
2018
David S. Millerd7837802013-01-29 22:58:04 -05002019 iowrite16(RHINE_EVENT & 0xffff, rp->base + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002021out_unlock:
2022 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023}
2024
2025static struct net_device_stats *rhine_get_stats(struct net_device *dev)
2026{
2027 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002029 spin_lock_bh(&rp->lock);
2030 rhine_update_rx_crc_and_missed_errord(rp);
2031 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032
Eric Dumazet553e2332009-05-27 10:34:50 +00002033 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034}
2035
2036static void rhine_set_rx_mode(struct net_device *dev)
2037{
2038 struct rhine_private *rp = netdev_priv(dev);
2039 void __iomem *ioaddr = rp->base;
2040 u32 mc_filter[2]; /* Multicast hash filter */
Roger Luethi38f49e82010-12-06 00:59:40 +00002041 u8 rx_mode = 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2042 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043
2044 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 rx_mode = 0x1C;
2046 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2047 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002048 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00002049 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 /* Too many to match, or accept all multicasts. */
2051 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2052 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Roger Luethi38f49e82010-12-06 00:59:40 +00002053 } else if (rp->pdev->revision >= VT6105M) {
2054 int i = 0;
2055 u32 mCAMmask = 0; /* 32 mCAMs (6105M and better) */
2056 netdev_for_each_mc_addr(ha, dev) {
2057 if (i == MCAM_SIZE)
2058 break;
2059 rhine_set_cam(ioaddr, i, ha->addr);
2060 mCAMmask |= 1 << i;
2061 i++;
2062 }
2063 rhine_set_cam_mask(ioaddr, mCAMmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad2010-04-01 21:22:57 +00002066 netdev_for_each_mc_addr(ha, dev) {
2067 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
2069 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2070 }
2071 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2072 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002074 /* enable/disable VLAN receive filtering */
2075 if (rp->pdev->revision >= VT6105M) {
2076 if (dev->flags & IFF_PROMISC)
2077 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2078 else
2079 BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2080 }
2081 BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082}
2083
2084static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2085{
2086 struct rhine_private *rp = netdev_priv(dev);
2087
Rick Jones23020ab2011-11-09 09:58:07 +00002088 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2089 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2090 strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091}
2092
2093static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2094{
2095 struct rhine_private *rp = netdev_priv(dev);
2096 int rc;
2097
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002098 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 rc = mii_ethtool_gset(&rp->mii_if, cmd);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002100 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101
2102 return rc;
2103}
2104
2105static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2106{
2107 struct rhine_private *rp = netdev_priv(dev);
2108 int rc;
2109
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002110 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 rc = mii_ethtool_sset(&rp->mii_if, cmd);
Roger Luethi00b428c2006-03-28 20:53:56 +02002112 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002113 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114
2115 return rc;
2116}
2117
2118static int netdev_nway_reset(struct net_device *dev)
2119{
2120 struct rhine_private *rp = netdev_priv(dev);
2121
2122 return mii_nway_restart(&rp->mii_if);
2123}
2124
2125static u32 netdev_get_link(struct net_device *dev)
2126{
2127 struct rhine_private *rp = netdev_priv(dev);
2128
2129 return mii_link_ok(&rp->mii_if);
2130}
2131
2132static u32 netdev_get_msglevel(struct net_device *dev)
2133{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002134 struct rhine_private *rp = netdev_priv(dev);
2135
2136 return rp->msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137}
2138
2139static void netdev_set_msglevel(struct net_device *dev, u32 value)
2140{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002141 struct rhine_private *rp = netdev_priv(dev);
2142
2143 rp->msg_enable = value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144}
2145
2146static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2147{
2148 struct rhine_private *rp = netdev_priv(dev);
2149
2150 if (!(rp->quirks & rqWOL))
2151 return;
2152
2153 spin_lock_irq(&rp->lock);
2154 wol->supported = WAKE_PHY | WAKE_MAGIC |
2155 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2156 wol->wolopts = rp->wolopts;
2157 spin_unlock_irq(&rp->lock);
2158}
2159
2160static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2161{
2162 struct rhine_private *rp = netdev_priv(dev);
2163 u32 support = WAKE_PHY | WAKE_MAGIC |
2164 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2165
2166 if (!(rp->quirks & rqWOL))
2167 return -EINVAL;
2168
2169 if (wol->wolopts & ~support)
2170 return -EINVAL;
2171
2172 spin_lock_irq(&rp->lock);
2173 rp->wolopts = wol->wolopts;
2174 spin_unlock_irq(&rp->lock);
2175
2176 return 0;
2177}
2178
Jeff Garzik7282d492006-09-13 14:30:00 -04002179static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 .get_drvinfo = netdev_get_drvinfo,
2181 .get_settings = netdev_get_settings,
2182 .set_settings = netdev_set_settings,
2183 .nway_reset = netdev_nway_reset,
2184 .get_link = netdev_get_link,
2185 .get_msglevel = netdev_get_msglevel,
2186 .set_msglevel = netdev_set_msglevel,
2187 .get_wol = rhine_get_wol,
2188 .set_wol = rhine_set_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189};
2190
2191static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2192{
2193 struct rhine_private *rp = netdev_priv(dev);
2194 int rc;
2195
2196 if (!netif_running(dev))
2197 return -EINVAL;
2198
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002199 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200 rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
Roger Luethi00b428c2006-03-28 20:53:56 +02002201 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002202 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203
2204 return rc;
2205}
2206
2207static int rhine_close(struct net_device *dev)
2208{
2209 struct rhine_private *rp = netdev_priv(dev);
2210 void __iomem *ioaddr = rp->base;
2211
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002212 rhine_task_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002213 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08002214 netif_stop_queue(dev);
2215
Francois Romieufc3e0f82012-01-07 22:39:37 +01002216 netif_dbg(rp, ifdown, dev, "Shutting down ethercard, status was %04x\n",
2217 ioread16(ioaddr + ChipCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218
2219 /* Switch to loopback mode to avoid hardware races. */
2220 iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2221
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002222 rhine_irq_disable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223
2224 /* Stop the chip's Tx and Rx processes. */
2225 iowrite16(CmdStop, ioaddr + ChipCmd);
2226
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 free_irq(rp->pdev->irq, dev);
2228 free_rbufs(dev);
2229 free_tbufs(dev);
2230 free_ring(dev);
2231
2232 return 0;
2233}
2234
2235
2236static void __devexit rhine_remove_one(struct pci_dev *pdev)
2237{
2238 struct net_device *dev = pci_get_drvdata(pdev);
2239 struct rhine_private *rp = netdev_priv(dev);
2240
2241 unregister_netdev(dev);
2242
2243 pci_iounmap(pdev, rp->base);
2244 pci_release_regions(pdev);
2245
2246 free_netdev(dev);
2247 pci_disable_device(pdev);
2248 pci_set_drvdata(pdev, NULL);
2249}
2250
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002251static void rhine_shutdown (struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 struct net_device *dev = pci_get_drvdata(pdev);
2254 struct rhine_private *rp = netdev_priv(dev);
2255 void __iomem *ioaddr = rp->base;
2256
2257 if (!(rp->quirks & rqWOL))
2258 return; /* Nothing to do for non-WOL adapters */
2259
2260 rhine_power_init(dev);
2261
2262 /* Make sure we use pattern 0, 1 and not 4, 5 */
2263 if (rp->quirks & rq6patterns)
Laura Garciaf11cf252008-02-23 18:56:35 +01002264 iowrite8(0x04, ioaddr + WOLcgClr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002266 spin_lock(&rp->lock);
2267
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 if (rp->wolopts & WAKE_MAGIC) {
2269 iowrite8(WOLmagic, ioaddr + WOLcrSet);
2270 /*
2271 * Turn EEPROM-controlled wake-up back on -- some hardware may
2272 * not cooperate otherwise.
2273 */
2274 iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2275 }
2276
2277 if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2278 iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2279
2280 if (rp->wolopts & WAKE_PHY)
2281 iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2282
2283 if (rp->wolopts & WAKE_UCAST)
2284 iowrite8(WOLucast, ioaddr + WOLcrSet);
2285
2286 if (rp->wolopts) {
2287 /* Enable legacy WOL (for old motherboards) */
2288 iowrite8(0x01, ioaddr + PwcfgSet);
2289 iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2290 }
2291
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002292 spin_unlock(&rp->lock);
2293
Francois Romieue92b9b32012-01-07 22:58:27 +01002294 if (system_state == SYSTEM_POWER_OFF && !avoid_D3) {
Roger Luethib933b4d2006-08-14 23:00:21 -07002295 iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296
Francois Romieue92b9b32012-01-07 22:58:27 +01002297 pci_wake_from_d3(pdev, true);
2298 pci_set_power_state(pdev, PCI_D3hot);
2299 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300}
2301
Francois Romieue92b9b32012-01-07 22:58:27 +01002302#ifdef CONFIG_PM_SLEEP
2303static int rhine_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304{
Francois Romieue92b9b32012-01-07 22:58:27 +01002305 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 struct net_device *dev = pci_get_drvdata(pdev);
2307 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308
2309 if (!netif_running(dev))
2310 return 0;
2311
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002312 rhine_task_disable(rp);
2313 rhine_irq_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002314 napi_disable(&rp->napi);
Francois Romieu32b0f532008-07-11 00:30:14 +02002315
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316 netif_device_detach(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002318 rhine_shutdown(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320 return 0;
2321}
2322
Francois Romieue92b9b32012-01-07 22:58:27 +01002323static int rhine_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324{
Francois Romieue92b9b32012-01-07 22:58:27 +01002325 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 struct net_device *dev = pci_get_drvdata(pdev);
2327 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328
2329 if (!netif_running(dev))
2330 return 0;
2331
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332#ifdef USE_MMIO
2333 enable_mmio(rp->pioaddr, rp->quirks);
2334#endif
2335 rhine_power_init(dev);
2336 free_tbufs(dev);
2337 free_rbufs(dev);
2338 alloc_tbufs(dev);
2339 alloc_rbufs(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002340 rhine_task_enable(rp);
2341 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342 init_registers(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002343 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
2345 netif_device_attach(dev);
2346
2347 return 0;
2348}
Francois Romieue92b9b32012-01-07 22:58:27 +01002349
2350static SIMPLE_DEV_PM_OPS(rhine_pm_ops, rhine_suspend, rhine_resume);
2351#define RHINE_PM_OPS (&rhine_pm_ops)
2352
2353#else
2354
2355#define RHINE_PM_OPS NULL
2356
2357#endif /* !CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358
2359static struct pci_driver rhine_driver = {
2360 .name = DRV_NAME,
2361 .id_table = rhine_pci_tbl,
2362 .probe = rhine_init_one,
2363 .remove = __devexit_p(rhine_remove_one),
Francois Romieue92b9b32012-01-07 22:58:27 +01002364 .shutdown = rhine_shutdown,
2365 .driver.pm = RHINE_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366};
2367
Roger Luethie84df482007-03-06 19:57:37 +01002368static struct dmi_system_id __initdata rhine_dmi_table[] = {
2369 {
2370 .ident = "EPIA-M",
2371 .matches = {
2372 DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2373 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2374 },
2375 },
2376 {
2377 .ident = "KV7",
2378 .matches = {
2379 DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2380 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2381 },
2382 },
2383 { NULL }
2384};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385
2386static int __init rhine_init(void)
2387{
2388/* when a module, this is printed whether or not devices are found in probe */
2389#ifdef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +00002390 pr_info("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391#endif
Roger Luethie84df482007-03-06 19:57:37 +01002392 if (dmi_check_system(rhine_dmi_table)) {
2393 /* these BIOSes fail at PXE boot if chip is in D3 */
Rusty Russelleb939922011-12-19 14:08:01 +00002394 avoid_D3 = true;
Joe Perchesdf4511f2011-04-16 14:15:25 +00002395 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
Roger Luethie84df482007-03-06 19:57:37 +01002396 }
2397 else if (avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002398 pr_info("avoid_D3 set\n");
Roger Luethie84df482007-03-06 19:57:37 +01002399
Jeff Garzik29917622006-08-19 17:48:59 -04002400 return pci_register_driver(&rhine_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401}
2402
2403
2404static void __exit rhine_cleanup(void)
2405{
2406 pci_unregister_driver(&rhine_driver);
2407}
2408
2409
2410module_init(rhine_init);
2411module_exit(rhine_cleanup);