blob: 4328b85f6fe4838860614c05de16e05022f9391a [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
14#include <linux/platform_device.h>
15#include <linux/io.h>
16#include <linux/irq.h>
Kenneth Heitke748593a2011-07-15 15:45:11 -060017#include <linux/i2c.h>
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -060018#include <linux/slimbus/slimbus.h>
Kenneth Heitke36920d32011-07-20 16:44:30 -060019#include <linux/msm_ssbi.h>
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -070020#include <linux/spi/spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/mach-types.h>
22#include <asm/mach/arch.h>
23#include <asm/hardware/gic.h>
Sahitya Tummala3586ed92011-08-03 09:13:23 +053024#include <asm/mach/mmc.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025
26#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <linux/usb/msm_hsusb.h>
29#include <linux/usb/android.h>
30#include <mach/socinfo.h>
Harini Jayaramanc4c58692011-07-19 14:50:10 -060031#include <mach/msm_spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include "timer.h"
33#include "devices.h"
Joel King4ebccc62011-07-22 09:43:22 -070034#include <mach/gpio.h>
35#include <mach/gpiomux.h>
36
Jay Chokshiea67c622011-07-29 17:12:26 -070037#include "board-apq8064.h"
38
Hemant Kumar4933b072011-10-17 23:43:11 -070039static struct platform_device android_usb_device = {
40 .name = "android_usb",
41 .id = -1,
42};
43
44static struct msm_otg_platform_data msm_otg_pdata = {
45 .mode = USB_PERIPHERAL,
46 .otg_control = OTG_PHY_CONTROL,
47 .phy_type = SNPS_28NM_INTEGRATED_PHY,
48 .pclk_src_name = "dfab_usb_hs_clk",
49};
50
Sahitya Tummalab4d883f2011-08-23 10:44:51 +053051/* APQ8064 have 4 SDCC controllers */
52enum sdcc_controllers {
53 SDCC1,
54 SDCC2,
55 SDCC3,
56 SDCC4,
57 MAX_SDCC_CONTROLLER
58};
59
60/* All SDCC controllers requires VDD/VCC voltage */
61static struct msm_mmc_reg_data mmc_vdd_reg_data[MAX_SDCC_CONTROLLER] = {
62 /* SDCC1 : eMMC card connected */
63 [SDCC1] = {
64 .name = "sdc_vdd",
65 .set_voltage_sup = 1,
66 .high_vol_level = 2950000,
67 .low_vol_level = 2950000,
68 .always_on = 1,
69 .lpm_sup = 1,
70 .lpm_uA = 9000,
71 .hpm_uA = 200000, /* 200mA */
72 },
73 /* SDCC3 : External card slot connected */
74 [SDCC3] = {
75 .name = "sdc_vdd",
76 .set_voltage_sup = 1,
77 .high_vol_level = 2950000,
78 .low_vol_level = 2950000,
79 .hpm_uA = 600000, /* 600mA */
80 }
81};
82
83/* Only slots having eMMC card will require VCCQ voltage */
84static struct msm_mmc_reg_data mmc_vccq_reg_data[1] = {
85 /* SDCC1 : eMMC card connected */
86 [SDCC1] = {
87 .name = "sdc_vccq",
88 .set_voltage_sup = 1,
89 .always_on = 1,
90 .high_vol_level = 1800000,
91 .low_vol_level = 1800000,
92 .hpm_uA = 200000, /* 200mA */
93 }
94};
95
96/* All SDCC controllers may require voting for VDD PAD voltage */
97static struct msm_mmc_reg_data mmc_vddp_reg_data[MAX_SDCC_CONTROLLER] = {
98 /* SDCC3 : External card slot connected */
99 [SDCC3] = {
100 .name = "sdc_vddp",
101 .set_voltage_sup = 1,
102 .high_vol_level = 2950000,
103 .low_vol_level = 1850000,
104 .always_on = 1,
105 .lpm_sup = 1,
106 /* Max. Active current required is 16 mA */
107 .hpm_uA = 16000,
108 /*
109 * Sleep current required is ~300 uA. But min. vote can be
110 * in terms of mA (min. 1 mA). So let's vote for 2 mA
111 * during sleep.
112 */
113 .lpm_uA = 2000,
114 }
115};
116
117static struct msm_mmc_slot_reg_data mmc_slot_vreg_data[MAX_SDCC_CONTROLLER] = {
118 /* SDCC1 : eMMC card connected */
119 [SDCC1] = {
120 .vdd_data = &mmc_vdd_reg_data[SDCC1],
121 .vccq_data = &mmc_vccq_reg_data[SDCC1],
122 },
123 /* SDCC3 : External card slot connected */
124 [SDCC3] = {
125 .vdd_data = &mmc_vdd_reg_data[SDCC3],
126 .vddp_data = &mmc_vddp_reg_data[SDCC3],
127 }
128};
129
130/* SDC1 pad data */
131static struct msm_mmc_pad_drv sdc1_pad_drv_on_cfg[] = {
132 {TLMM_HDRV_SDC1_CLK, GPIO_CFG_16MA},
133 {TLMM_HDRV_SDC1_CMD, GPIO_CFG_10MA},
134 {TLMM_HDRV_SDC1_DATA, GPIO_CFG_10MA}
135};
136
137static struct msm_mmc_pad_drv sdc1_pad_drv_off_cfg[] = {
138 {TLMM_HDRV_SDC1_CLK, GPIO_CFG_2MA},
139 {TLMM_HDRV_SDC1_CMD, GPIO_CFG_2MA},
140 {TLMM_HDRV_SDC1_DATA, GPIO_CFG_2MA}
141};
142
143static struct msm_mmc_pad_pull sdc1_pad_pull_on_cfg[] = {
Sahitya Tummalaf5764e82011-10-03 13:46:00 +0530144 {TLMM_PULL_SDC1_CLK, GPIO_CFG_NO_PULL},
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530145 {TLMM_PULL_SDC1_CMD, GPIO_CFG_PULL_UP},
146 {TLMM_PULL_SDC1_DATA, GPIO_CFG_PULL_UP}
147};
148
149static struct msm_mmc_pad_pull sdc1_pad_pull_off_cfg[] = {
Sahitya Tummalaf5764e82011-10-03 13:46:00 +0530150 {TLMM_PULL_SDC1_CLK, GPIO_CFG_NO_PULL},
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530151 {TLMM_PULL_SDC1_CMD, GPIO_CFG_PULL_DOWN},
152 {TLMM_PULL_SDC1_DATA, GPIO_CFG_PULL_DOWN}
153};
154
155/* SDC3 pad data */
156static struct msm_mmc_pad_drv sdc3_pad_drv_on_cfg[] = {
157 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_8MA},
158 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_8MA},
159 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_8MA}
160};
161
162static struct msm_mmc_pad_drv sdc3_pad_drv_off_cfg[] = {
163 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_2MA},
164 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_2MA},
165 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_2MA}
166};
167
168static struct msm_mmc_pad_pull sdc3_pad_pull_on_cfg[] = {
Sahitya Tummalaf5764e82011-10-03 13:46:00 +0530169 {TLMM_PULL_SDC3_CLK, GPIO_CFG_NO_PULL},
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530170 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_UP},
171 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_UP}
172};
173
174static struct msm_mmc_pad_pull sdc3_pad_pull_off_cfg[] = {
Sahitya Tummalaf5764e82011-10-03 13:46:00 +0530175 {TLMM_PULL_SDC3_CLK, GPIO_CFG_NO_PULL},
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530176 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_DOWN},
177 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_DOWN}
178};
179
180static struct msm_mmc_pad_pull_data mmc_pad_pull_data[MAX_SDCC_CONTROLLER] = {
181 [SDCC1] = {
182 .on = sdc1_pad_pull_on_cfg,
183 .off = sdc1_pad_pull_off_cfg,
184 .size = ARRAY_SIZE(sdc1_pad_pull_on_cfg)
185 },
186 [SDCC3] = {
187 .on = sdc3_pad_pull_on_cfg,
188 .off = sdc3_pad_pull_off_cfg,
189 .size = ARRAY_SIZE(sdc3_pad_pull_on_cfg)
190 },
191};
192
193static struct msm_mmc_pad_drv_data mmc_pad_drv_data[MAX_SDCC_CONTROLLER] = {
194 [SDCC1] = {
195 .on = sdc1_pad_drv_on_cfg,
196 .off = sdc1_pad_drv_off_cfg,
197 .size = ARRAY_SIZE(sdc1_pad_drv_on_cfg)
198 },
199 [SDCC3] = {
200 .on = sdc3_pad_drv_on_cfg,
201 .off = sdc3_pad_drv_off_cfg,
202 .size = ARRAY_SIZE(sdc3_pad_drv_on_cfg)
203 },
204};
205
206static struct msm_mmc_pad_data mmc_pad_data[MAX_SDCC_CONTROLLER] = {
207 [SDCC1] = {
208 .pull = &mmc_pad_pull_data[SDCC1],
209 .drv = &mmc_pad_drv_data[SDCC1]
210 },
211 [SDCC3] = {
212 .pull = &mmc_pad_pull_data[SDCC3],
213 .drv = &mmc_pad_drv_data[SDCC3]
214 },
215};
216
217static struct msm_mmc_pin_data mmc_slot_pin_data[MAX_SDCC_CONTROLLER] = {
218 [SDCC1] = {
219 .pad_data = &mmc_pad_data[SDCC1],
220 },
221 [SDCC3] = {
222 .pad_data = &mmc_pad_data[SDCC3],
223 },
224};
225
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530226#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
227static unsigned int sdc1_sup_clk_rates[] = {
228 400000, 24000000, 48000000, 96000000
229};
230
231static struct mmc_platform_data sdc1_data = {
232 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
Sahitya Tummala01431972011-10-03 13:52:26 +0530233#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
234 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
235#else
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530236 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
Sahitya Tummala01431972011-10-03 13:52:26 +0530237#endif
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530238 .sup_clk_table = sdc1_sup_clk_rates,
239 .sup_clk_cnt = ARRAY_SIZE(sdc1_sup_clk_rates),
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530240 .pin_data = &mmc_slot_pin_data[SDCC1],
241 .vreg_data = &mmc_slot_vreg_data[SDCC1],
242 .sdcc_v4_sup = true,
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530243};
244static struct mmc_platform_data *apq8064_sdc1_pdata = &sdc1_data;
245#else
246static struct mmc_platform_data *apq8064_sdc1_pdata;
247#endif
248
249#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
250static unsigned int sdc3_sup_clk_rates[] = {
251 400000, 24000000, 48000000, 96000000
252};
253
254static struct mmc_platform_data sdc3_data = {
255 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
256 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
257 .sup_clk_table = sdc3_sup_clk_rates,
258 .sup_clk_cnt = ARRAY_SIZE(sdc3_sup_clk_rates),
Sahitya Tummalab4d883f2011-08-23 10:44:51 +0530259 .pin_data = &mmc_slot_pin_data[SDCC3],
260 .vreg_data = &mmc_slot_vreg_data[SDCC3],
261 .sdcc_v4_sup = true,
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530262};
263static struct mmc_platform_data *apq8064_sdc3_pdata = &sdc3_data;
264#else
265static struct mmc_platform_data *apq8064_sdc3_pdata;
266#endif
267
268static void __init apq8064_init_mmc(void)
269{
Amol Jadi7d4ce032011-09-09 17:07:18 -0700270 if ((machine_is_apq8064_rumi3()) || machine_is_apq8064_sim()) {
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530271 if (apq8064_sdc1_pdata) {
Sahitya Tummalad9df3272011-08-19 16:50:46 +0530272 apq8064_sdc1_pdata->disable_bam = true;
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530273 apq8064_sdc1_pdata->disable_runtime_pm = true;
Sahitya Tummala85fa0702011-09-15 09:39:37 +0530274 apq8064_sdc1_pdata->disable_cmd23 = true;
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530275 }
276 if (apq8064_sdc3_pdata) {
Sahitya Tummalad9df3272011-08-19 16:50:46 +0530277 apq8064_sdc3_pdata->disable_bam = true;
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530278 apq8064_sdc3_pdata->disable_runtime_pm = true;
Sahitya Tummala85fa0702011-09-15 09:39:37 +0530279 apq8064_sdc3_pdata->disable_cmd23 = true;
Sahitya Tummalab07e1ae2011-09-02 11:58:42 +0530280 }
Sahitya Tummalad9df3272011-08-19 16:50:46 +0530281 }
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530282 apq8064_add_sdcc(1, apq8064_sdc1_pdata);
283 apq8064_add_sdcc(3, apq8064_sdc3_pdata);
284}
285
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600286#define MSM_SHARED_RAM_PHYS 0x80000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700287static void __init apq8064_map_io(void)
288{
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600289 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700290 msm_map_apq8064_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -0700291 if (socinfo_init() < 0)
292 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700293}
294
295static void __init apq8064_init_irq(void)
296{
297 unsigned int i;
298 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
299 (void *)MSM_QGIC_CPU_BASE);
300
301 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
302 writel_relaxed(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
303
304 writel_relaxed(0x0000FFFF, MSM_QGIC_DIST_BASE + GIC_DIST_ENABLE_SET);
305 mb();
306
307 /*
308 * FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
309 * as they are configured as level, which does not play nice with
310 * handle_percpu_irq.
311 */
312 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
313 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
314 irq_set_handler(i, handle_percpu_irq);
315 }
316}
317
318static struct platform_device *common_devices[] __initdata = {
Kenneth Heitke748593a2011-07-15 15:45:11 -0600319 &apq8064_device_qup_i2c_gsbi4,
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600320 &apq8064_device_qup_spi_gsbi5,
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600321 &apq8064_slim_ctrl,
Jay Chokshi9c25f072011-09-23 18:19:15 -0700322 &apq8064_device_ssbi_pmic1,
323 &apq8064_device_ssbi_pmic2,
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600324 &msm_device_smd_apq8064,
Hemant Kumar4933b072011-10-17 23:43:11 -0700325 &apq8064_device_otg,
326 &apq8064_device_gadget_peripheral,
327 &android_usb_device,
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600328};
329
Joel King4e7ad222011-08-17 15:47:38 -0700330static struct platform_device *sim_devices[] __initdata = {
331 &apq8064_device_dmov,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700332 &apq8064_device_uart_gsbi3,
Yan He06913ce2011-08-26 16:33:46 -0700333 &msm_device_sps_apq8064,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700334};
335
336static struct platform_device *rumi3_devices[] __initdata = {
337 &apq8064_device_uart_gsbi1,
Joel King4e7ad222011-08-17 15:47:38 -0700338};
339
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600340static struct msm_spi_platform_data apq8064_qup_spi_gsbi5_pdata = {
341 .max_clock_speed = 26000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700342};
343
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700344#define KS8851_IRQ_GPIO 43
345
346static struct spi_board_info spi_board_info[] __initdata = {
347 {
348 .modalias = "ks8851",
349 .irq = MSM_GPIO_TO_INT(KS8851_IRQ_GPIO),
350 .max_speed_hz = 19200000,
351 .bus_num = 0,
352 .chip_select = 2,
353 .mode = SPI_MODE_0,
354 },
355};
356
357#ifdef CONFIG_KS8851
358static struct gpiomux_setting gpio_eth_config = {
359 .pull = GPIOMUX_PULL_NONE,
360 .drv = GPIOMUX_DRV_8MA,
361 .func = GPIOMUX_FUNC_GPIO,
362};
363
364/* The SPI configurations apply to GSBI 5*/
365static struct gpiomux_setting gpio_spi_config = {
366 .func = GPIOMUX_FUNC_2,
367 .drv = GPIOMUX_DRV_8MA,
368 .pull = GPIOMUX_PULL_NONE,
369};
370
371/* The SPI configurations apply to GSBI 5 chip select 2*/
372static struct gpiomux_setting gpio_spi_cs2_config = {
373 .func = GPIOMUX_FUNC_3,
374 .drv = GPIOMUX_DRV_8MA,
375 .pull = GPIOMUX_PULL_NONE,
376};
377#endif
378
379struct msm_gpiomux_config apq8064_ethernet_configs[NR_GPIO_IRQS] = {
380#ifdef CONFIG_KS8851
381 {
382 .gpio = KS8851_IRQ_GPIO,
383 .settings = {
384 [GPIOMUX_SUSPENDED] = &gpio_eth_config,
385 [GPIOMUX_ACTIVE] = &gpio_eth_config,
386 }
387 },
388#endif
389};
390
391static struct msm_gpiomux_config apq8064_gsbi_configs[] __initdata = {
392#ifdef CONFIG_KS8851
393 {
394 .gpio = 51, /* GSBI5 QUP SPI_DATA_MOSI */
395 .settings = {
396 [GPIOMUX_SUSPENDED] = &gpio_spi_config,
397 },
398 },
399 {
400 .gpio = 52, /* GSBI5 QUP SPI_DATA_MISO */
401 .settings = {
402 [GPIOMUX_SUSPENDED] = &gpio_spi_config,
403 },
404 },
405 {
406 .gpio = 31, /* GSBI5 QUP SPI_CS2_N */
407 .settings = {
408 [GPIOMUX_SUSPENDED] = &gpio_spi_cs2_config,
409 },
410 },
411 {
412 .gpio = 54, /* GSBI5 QUP SPI_CLK */
413 .settings = {
414 [GPIOMUX_SUSPENDED] = &gpio_spi_config,
415 },
416 },
417#endif
418};
419
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700420static struct pm8xxx_mpp_platform_data
421apq8064_pm8921_mpp_pdata __devinitdata = {
422 .mpp_base = PM8921_MPP_PM_TO_SYS(1),
423};
424
425static struct pm8xxx_gpio_platform_data
426apq8064_pm8921_gpio_pdata __devinitdata = {
427 .gpio_base = PM8921_GPIO_PM_TO_SYS(1),
428};
429
430static struct pm8xxx_irq_platform_data
431apq8064_pm8921_irq_pdata __devinitdata = {
432 .irq_base = PM8921_IRQ_BASE,
Jay Chokshi44873f72011-08-30 17:24:26 -0700433 .devirq = PM8921_USR_IRQ_N,
434 .irq_trigger_flag = IRQF_TRIGGER_HIGH,
Jay Chokshi9e926e72011-09-23 19:19:58 -0700435 .dev_id = 0,
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700436};
437
438static struct pm8921_platform_data
439apq8064_pm8921_platform_data __devinitdata = {
Jay Chokshiea67c622011-07-29 17:12:26 -0700440 .regulator_pdatas = msm8064_pm8921_regulator_pdata,
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700441 .irq_pdata = &apq8064_pm8921_irq_pdata,
442 .gpio_pdata = &apq8064_pm8921_gpio_pdata,
443 .mpp_pdata = &apq8064_pm8921_mpp_pdata,
Jay Chokshiea67c622011-07-29 17:12:26 -0700444};
445
Jay Chokshi44873f72011-08-30 17:24:26 -0700446static struct pm8xxx_irq_platform_data
447apq8064_pm8821_irq_pdata __devinitdata = {
448 .irq_base = PM8821_IRQ_BASE,
449 .devirq = PM8821_USR_IRQ_N,
450 .irq_trigger_flag = IRQF_TRIGGER_HIGH,
Jay Chokshi9e926e72011-09-23 19:19:58 -0700451 .dev_id = 1,
Jay Chokshi44873f72011-08-30 17:24:26 -0700452};
453
454static struct pm8xxx_mpp_platform_data
455apq8064_pm8821_mpp_pdata __devinitdata = {
456 .mpp_base = PM8821_MPP_PM_TO_SYS(1),
457};
458
459static struct pm8821_platform_data
460apq8064_pm8821_platform_data __devinitdata = {
461 .irq_pdata = &apq8064_pm8821_irq_pdata,
462 .mpp_pdata = &apq8064_pm8821_mpp_pdata,
463};
464
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700465static struct msm_ssbi_platform_data apq8064_ssbi_pm8921_pdata __devinitdata = {
466 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
467 .slave = {
Jay Chokshiea67c622011-07-29 17:12:26 -0700468 .name = "pm8921-core",
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700469 .platform_data = &apq8064_pm8921_platform_data,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700470 },
471};
472
473static struct msm_ssbi_platform_data apq8064_ssbi_pm8821_pdata __devinitdata = {
474 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
475 .slave = {
Jay Chokshi44873f72011-08-30 17:24:26 -0700476 .name = "pm8821-core",
477 .platform_data = &apq8064_pm8821_platform_data,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700478 },
479};
480
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600481static struct slim_boardinfo apq8064_slim_devices[] = {
482 /* Add slimbus slaves as needed */
483};
484
Kenneth Heitke748593a2011-07-15 15:45:11 -0600485static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi4_pdata = {
486 .clk_freq = 100000,
487 .src_clk_rate = 24000000,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600488};
489
490static void __init apq8064_i2c_init(void)
491{
492 apq8064_device_qup_i2c_gsbi4.dev.platform_data =
493 &apq8064_i2c_qup_gsbi4_pdata;
494}
495
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700496static int __init gpiomux_init(void)
497{
498 int rc;
499
500 rc = msm_gpiomux_init(NR_GPIO_IRQS);
501 if (rc) {
502 pr_err(KERN_ERR "msm_gpiomux_init failed %d\n", rc);
503 return rc;
504 }
505 msm_gpiomux_install(apq8064_ethernet_configs,
506 ARRAY_SIZE(apq8064_ethernet_configs));
507
508 msm_gpiomux_install(apq8064_gsbi_configs,
509 ARRAY_SIZE(apq8064_gsbi_configs));
510 return 0;
511}
512
513#ifdef CONFIG_KS8851
514static int ethernet_init(void)
515{
516 int ret;
517 ret = gpio_request(KS8851_IRQ_GPIO, "ks8851_irq");
518 if (ret) {
519 pr_err("ks8851 gpio_request failed: %d\n", ret);
520 goto fail;
521 }
522
523 return 0;
524fail:
525 return ret;
526}
527#else
528static int ethernet_init(void)
529{
530 return 0;
531}
532#endif
533
Tianyi Gou41515e22011-09-01 19:37:43 -0700534static void __init apq8064_clock_init(void)
535{
536 if (machine_is_apq8064_sim())
537 msm_clock_init(&apq8064_clock_init_data);
538 else
539 msm_clock_init(&apq8064_dummy_clock_init_data);
540}
541
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700542static void __init apq8064_common_init(void)
543{
544 if (socinfo_init() < 0)
545 pr_err("socinfo_init() failed!\n");
Tianyi Gou41515e22011-09-01 19:37:43 -0700546 apq8064_clock_init();
Joel King4ebccc62011-07-22 09:43:22 -0700547 gpiomux_init();
Kenneth Heitke748593a2011-07-15 15:45:11 -0600548 apq8064_i2c_init();
Kenneth Heitke36920d32011-07-20 16:44:30 -0600549
Harini Jayaramanc4c58692011-07-19 14:50:10 -0600550 apq8064_device_qup_spi_gsbi5.dev.platform_data =
551 &apq8064_qup_spi_gsbi5_pdata;
Kenneth Heitke36920d32011-07-20 16:44:30 -0600552 apq8064_device_ssbi_pmic1.dev.platform_data =
Jay Chokshiea67c622011-07-29 17:12:26 -0700553 &apq8064_ssbi_pm8921_pdata;
Kenneth Heitke36920d32011-07-20 16:44:30 -0600554 apq8064_device_ssbi_pmic2.dev.platform_data =
555 &apq8064_ssbi_pm8821_pdata;
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700556 apq8064_device_otg.dev.platform_data = &msm_otg_pdata;
557 apq8064_device_gadget_peripheral.dev.parent = &apq8064_device_otg.dev;
Jay Chokshibc3d98d2011-08-10 17:14:23 -0700558 apq8064_pm8921_platform_data.num_regulators =
Jay Chokshiea67c622011-07-29 17:12:26 -0700559 msm8064_pm8921_regulator_pdata_len;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700560 platform_add_devices(common_devices, ARRAY_SIZE(common_devices));
Sahitya Tummala3586ed92011-08-03 09:13:23 +0530561 apq8064_init_mmc();
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600562 slim_register_board_info(apq8064_slim_devices,
563 ARRAY_SIZE(apq8064_slim_devices));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564}
565
566static void __init apq8064_sim_init(void)
567{
568 apq8064_common_init();
Joel King4e7ad222011-08-17 15:47:38 -0700569 platform_add_devices(sim_devices, ARRAY_SIZE(sim_devices));
570}
571
572static void __init apq8064_rumi3_init(void)
573{
Jay Chokshi9c25f072011-09-23 18:19:15 -0700574 apq8064_pm8921_irq_pdata.devirq = 0;
575 apq8064_pm8821_irq_pdata.devirq = 0;
Joel King4e7ad222011-08-17 15:47:38 -0700576 apq8064_common_init();
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700577 ethernet_init();
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700578 platform_add_devices(rumi3_devices, ARRAY_SIZE(rumi3_devices));
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -0700579 spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580}
581
582MACHINE_START(APQ8064_SIM, "QCT APQ8064 SIMULATOR")
583 .map_io = apq8064_map_io,
584 .init_irq = apq8064_init_irq,
585 .timer = &msm_timer,
586 .init_machine = apq8064_sim_init,
587MACHINE_END
588
Joel King4e7ad222011-08-17 15:47:38 -0700589MACHINE_START(APQ8064_RUMI3, "QCT APQ8064 RUMI3")
590 .map_io = apq8064_map_io,
591 .init_irq = apq8064_init_irq,
592 .timer = &msm_timer,
593 .init_machine = apq8064_rumi3_init,
594MACHINE_END
595