blob: c31b1c96a9d3bafade469a02c8a9f456c5a92415 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
3 *
4 * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
5 * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
6 * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
7 * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
Vivek Goyal1ab60e02007-05-02 19:27:07 +02008 * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11
12#include <linux/linkage.h>
13#include <linux/threads.h>
Siddha, Suresh Bf6c2e332005-11-05 17:25:53 +010014#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <asm/desc.h>
16#include <asm/segment.h>
Vivek Goyal67dcbb62007-05-02 19:27:06 +020017#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/page.h>
19#include <asm/msr.h>
20#include <asm/cache.h>
Vivek Goyal1ab60e02007-05-02 19:27:07 +020021
Glauber de Oliveira Costa49a69782008-01-30 13:31:10 +010022#ifdef CONFIG_PARAVIRT
23#include <asm/asm-offsets.h>
24#include <asm/paravirt.h>
25#else
26#define GET_CR2_INTO_RCX movq %cr2, %rcx
27#endif
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* we are not able to switch in one step to the final KERNEL ADRESS SPACE
Vivek Goyal1ab60e02007-05-02 19:27:07 +020030 * because we need identity-mapped pages.
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 */
33
34 .text
Andi Kleen92417df2007-07-22 11:12:45 +020035 .section .text.head
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 .code64
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 .globl startup_64
38startup_64:
Vivek Goyal1ab60e02007-05-02 19:27:07 +020039
40 /*
41 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
42 * and someone has loaded an identity mapped page table
43 * for us. These identity mapped page tables map all of the
44 * kernel pages and possibly all of memory.
45 *
46 * %esi holds a physical pointer to real_mode_data.
47 *
48 * We come here either directly from a 64bit bootloader, or from
49 * arch/x86_64/boot/compressed/head.S.
50 *
51 * We only come here initially at boot nothing else comes here.
52 *
53 * Since we may be loaded at an address different from what we were
54 * compiled to run at we first fixup the physical addresses in our page
55 * tables and then reload them.
56 */
57
58 /* Compute the delta between the address I am compiled to run at and the
59 * address I am actually running at.
60 */
61 leaq _text(%rip), %rbp
62 subq $_text - __START_KERNEL_map, %rbp
63
64 /* Is the address not 2M aligned? */
65 movq %rbp, %rax
66 andl $~LARGE_PAGE_MASK, %eax
67 testl %eax, %eax
68 jnz bad_address
69
70 /* Is the address too large? */
71 leaq _text(%rip), %rdx
72 movq $PGDIR_SIZE, %rax
73 cmpq %rax, %rdx
74 jae bad_address
75
76 /* Fixup the physical addresses in the page table
77 */
78 addq %rbp, init_level4_pgt + 0(%rip)
79 addq %rbp, init_level4_pgt + (258*8)(%rip)
80 addq %rbp, init_level4_pgt + (511*8)(%rip)
81
82 addq %rbp, level3_ident_pgt + 0(%rip)
Eric W. Bidermanb1c931e2007-07-15 23:37:28 -070083
Vivek Goyal1ab60e02007-05-02 19:27:07 +020084 addq %rbp, level3_kernel_pgt + (510*8)(%rip)
Eric W. Bidermanb1c931e2007-07-15 23:37:28 -070085 addq %rbp, level3_kernel_pgt + (511*8)(%rip)
86
87 addq %rbp, level2_fixmap_pgt + (506*8)(%rip)
Vivek Goyal1ab60e02007-05-02 19:27:07 +020088
89 /* Add an Identity mapping if I am above 1G */
90 leaq _text(%rip), %rdi
91 andq $LARGE_PAGE_MASK, %rdi
92
93 movq %rdi, %rax
94 shrq $PUD_SHIFT, %rax
95 andq $(PTRS_PER_PUD - 1), %rax
96 jz ident_complete
97
98 leaq (level2_spare_pgt - __START_KERNEL_map + _KERNPG_TABLE)(%rbp), %rdx
99 leaq level3_ident_pgt(%rip), %rbx
100 movq %rdx, 0(%rbx, %rax, 8)
101
102 movq %rdi, %rax
103 shrq $PMD_SHIFT, %rax
104 andq $(PTRS_PER_PMD - 1), %rax
105 leaq __PAGE_KERNEL_LARGE_EXEC(%rdi), %rdx
106 leaq level2_spare_pgt(%rip), %rbx
107 movq %rdx, 0(%rbx, %rax, 8)
108ident_complete:
109
110 /* Fixup the kernel text+data virtual addresses
111 */
112 leaq level2_kernel_pgt(%rip), %rdi
113 leaq 4096(%rdi), %r8
114 /* See if it is a valid page table entry */
1151: testq $1, 0(%rdi)
116 jz 2f
117 addq %rbp, 0(%rdi)
118 /* Go to the next page */
1192: addq $8, %rdi
120 cmp %r8, %rdi
121 jne 1b
122
123 /* Fixup phys_base */
124 addq %rbp, phys_base(%rip)
125
126#ifdef CONFIG_SMP
127 addq %rbp, trampoline_level4_pgt + 0(%rip)
128 addq %rbp, trampoline_level4_pgt + (511*8)(%rip)
129#endif
Len Brown673d5b42007-07-28 03:33:16 -0400130#ifdef CONFIG_ACPI_SLEEP
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200131 addq %rbp, wakeup_level4_pgt + 0(%rip)
132 addq %rbp, wakeup_level4_pgt + (511*8)(%rip)
133#endif
134
135 /* Due to ENTRY(), sometimes the empty space gets filled with
136 * zeros. Better take a jmp than relying on empty space being
137 * filled with 0x90 (nop)
138 */
139 jmp secondary_startup_64
Vivek Goyal90b1c202007-05-02 19:27:07 +0200140ENTRY(secondary_startup_64)
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200141 /*
142 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
143 * and someone has loaded a mapped page table.
144 *
145 * %esi holds a physical pointer to real_mode_data.
146 *
147 * We come here either from startup_64 (using physical addresses)
148 * or from trampoline.S (using virtual addresses).
149 *
150 * Using virtual addresses from trampoline.S removes the need
151 * to have any identity mapped pages in the kernel page table
152 * after the boot processor executes this code.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 */
154
155 /* Enable PAE mode and PGE */
156 xorq %rax, %rax
157 btsq $5, %rax
158 btsq $7, %rax
159 movq %rax, %cr4
160
161 /* Setup early boot stage 4 level pagetables. */
Vivek Goyalcfd243d2007-05-02 19:27:07 +0200162 movq $(init_level4_pgt - __START_KERNEL_map), %rax
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200163 addq phys_base(%rip), %rax
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 movq %rax, %cr3
165
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200166 /* Ensure I am executing from virtual addresses */
167 movq $1f, %rax
168 jmp *%rax
1691:
170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 /* Check if nx is implemented */
172 movl $0x80000001, %eax
173 cpuid
174 movl %edx,%edi
175
176 /* Setup EFER (Extended Feature Enable Register) */
177 movl $MSR_EFER, %ecx
178 rdmsr
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200179 btsl $_EFER_SCE, %eax /* Enable System Call */
180 btl $20,%edi /* No Execute supported? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 jnc 1f
182 btsl $_EFER_NX, %eax
Vivek Goyal1ab60e02007-05-02 19:27:07 +02001831: wrmsr /* Make changes effective */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185 /* Setup cr0 */
Andi Kleen3829ee62005-07-28 21:15:48 -0700186#define CR0_PM 1 /* protected mode */
187#define CR0_MP (1<<1)
188#define CR0_ET (1<<4)
189#define CR0_NE (1<<5)
190#define CR0_WP (1<<16)
191#define CR0_AM (1<<18)
192#define CR0_PAGING (1<<31)
193 movl $CR0_PM|CR0_MP|CR0_ET|CR0_NE|CR0_WP|CR0_AM|CR0_PAGING,%eax
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 /* Make changes effective */
195 movq %rax, %cr0
196
197 /* Setup a boot time stack */
198 movq init_rsp(%rip),%rsp
199
200 /* zero EFLAGS after setting rsp */
201 pushq $0
202 popfq
203
204 /*
205 * We must switch to a new descriptor in kernel space for the GDT
206 * because soon the kernel won't have access anymore to the userspace
207 * addresses where we're currently running on. We have to do that here
208 * because in 32bit we couldn't load a 64bit linear address.
209 */
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200210 lgdt cpu_gdt_descr(%rip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
Zachary Amsdenffb60172007-02-13 13:26:24 +0100212 /* set up data segments. actually 0 would do too */
213 movl $__KERNEL_DS,%eax
214 movl %eax,%ds
215 movl %eax,%ss
216 movl %eax,%es
217
218 /*
219 * We don't really need to load %fs or %gs, but load them anyway
220 * to kill any stale realmode selectors. This allows execution
221 * under VT hardware.
222 */
223 movl %eax,%fs
224 movl %eax,%gs
225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 /*
227 * Setup up a dummy PDA. this is just for some early bootup code
228 * that does in_interrupt()
229 */
230 movl $MSR_GS_BASE,%ecx
231 movq $empty_zero_page,%rax
232 movq %rax,%rdx
233 shrq $32,%rdx
234 wrmsr
235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 /* esi is pointer to real mode structure with interesting info.
237 pass it to C */
238 movl %esi, %edi
239
240 /* Finally jump to run C code and to be on real kernel address
241 * Since we are running on identity-mapped space we have to jump
Eric W. Biederman26374c72006-09-26 10:52:38 +0200242 * to the full 64bit address, this is only possible as indirect
243 * jump. In addition we need to ensure %cs is set so we make this
244 * a far return.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 */
246 movq initial_code(%rip),%rax
Eric W. Biederman26374c72006-09-26 10:52:38 +0200247 pushq $0 # fake return address to stop unwinder
248 pushq $__KERNEL_CS # set correct cs
249 pushq %rax # target address in negative space
250 lretq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
Jan Beuliche57113b2006-03-25 16:30:01 +0100252 /* SMP bootup changes these two */
Andi Kleen92417df2007-07-22 11:12:45 +0200253#ifndef CONFIG_HOTPLUG_CPU
254 .pushsection .init.data
255#endif
Jan Beuliche57113b2006-03-25 16:30:01 +0100256 .align 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 .globl initial_code
258initial_code:
259 .quad x86_64_start_kernel
Andi Kleen92417df2007-07-22 11:12:45 +0200260#ifndef CONFIG_HOTPLUG_CPU
261 .popsection
262#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 .globl init_rsp
264init_rsp:
265 .quad init_thread_union+THREAD_SIZE-8
266
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200267bad_address:
268 jmp bad_address
269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270ENTRY(early_idt_handler)
Andi Kleenb9575912005-04-16 15:25:00 -0700271 cmpl $2,early_recursion_flag(%rip)
272 jz 1f
273 incl early_recursion_flag(%rip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 xorl %eax,%eax
275 movq 8(%rsp),%rsi # get rip
276 movq (%rsp),%rdx
Glauber de Oliveira Costa49a69782008-01-30 13:31:10 +0100277 GET_CR2_INTO_RCX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 leaq early_idt_msg(%rip),%rdi
279 call early_printk
Andi Kleenb9575912005-04-16 15:25:00 -0700280 cmpl $2,early_recursion_flag(%rip)
281 jz 1f
282 call dump_stack
Andi Kleen6574ffd2006-02-16 23:42:10 +0100283#ifdef CONFIG_KALLSYMS
284 leaq early_idt_ripmsg(%rip),%rdi
285 movq 8(%rsp),%rsi # get rip again
286 call __print_symbol
287#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881: hlt
289 jmp 1b
Andi Kleenb9575912005-04-16 15:25:00 -0700290early_recursion_flag:
291 .long 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
293early_idt_msg:
294 .asciz "PANIC: early exception rip %lx error %lx cr2 %lx\n"
Andi Kleen6574ffd2006-02-16 23:42:10 +0100295early_idt_ripmsg:
296 .asciz "RIP %s\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200298.balign PAGE_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100300#define NEXT_PAGE(name) \
Vivek Goyal67dcbb62007-05-02 19:27:06 +0200301 .balign PAGE_SIZE; \
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100302ENTRY(name)
303
Vivek Goyal67dcbb62007-05-02 19:27:06 +0200304/* Automate the creation of 1 to 1 mapping pmd entries */
305#define PMDS(START, PERM, COUNT) \
306 i = 0 ; \
307 .rept (COUNT) ; \
308 .quad (START) + (i << 21) + (PERM) ; \
309 i = i + 1 ; \
310 .endr
311
Vivek Goyalcfd243d2007-05-02 19:27:07 +0200312 /*
313 * This default setting generates an ident mapping at address 0x100000
314 * and a mapping for the kernel that precisely maps virtual address
315 * 0xffffffff80000000 to physical address 0x000000. (always using
316 * 2Mbyte large pages provided by PAE mode)
317 */
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100318NEXT_PAGE(init_level4_pgt)
Vivek Goyalcfd243d2007-05-02 19:27:07 +0200319 .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
320 .fill 257,8,0
321 .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
322 .fill 252,8,0
323 /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
324 .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100326NEXT_PAGE(level3_ident_pgt)
Vivek Goyal67dcbb62007-05-02 19:27:06 +0200327 .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 .fill 511,8,0
329
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100330NEXT_PAGE(level3_kernel_pgt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 .fill 510,8,0
332 /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
Vivek Goyal67dcbb62007-05-02 19:27:06 +0200333 .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
Eric W. Bidermanb1c931e2007-07-15 23:37:28 -0700334 .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
335
336NEXT_PAGE(level2_fixmap_pgt)
337 .fill 506,8,0
338 .quad level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
339 /* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */
340 .fill 5,8,0
341
342NEXT_PAGE(level1_fixmap_pgt)
343 .fill 512,8,0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100345NEXT_PAGE(level2_ident_pgt)
Vivek Goyal67dcbb62007-05-02 19:27:06 +0200346 /* Since I easily can, map the first 1G.
347 * Don't set NX because code runs from these pages.
348 */
349 PMDS(0x0000000000000000, __PAGE_KERNEL_LARGE_EXEC, PTRS_PER_PMD)
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200350
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100351NEXT_PAGE(level2_kernel_pgt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 /* 40MB kernel mapping. The kernel code cannot be bigger than that.
353 When you change this change KERNEL_TEXT_SIZE in page.h too. */
354 /* (2^48-(2*1024*1024*1024)-((2^39)*511)-((2^30)*510)) = 0 */
Andi Kleen6e351532007-08-15 02:40:36 +0200355 PMDS(0x0000000000000000, __PAGE_KERNEL_LARGE_EXEC|_PAGE_GLOBAL, KERNEL_TEXT_SIZE/PMD_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 /* Module mapping starts here */
Vivek Goyal67dcbb62007-05-02 19:27:06 +0200357 .fill (PTRS_PER_PMD - (KERNEL_TEXT_SIZE/PMD_SIZE)),8,0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200359NEXT_PAGE(level2_spare_pgt)
360 .fill 512,8,0
361
Vivek Goyal67dcbb62007-05-02 19:27:06 +0200362#undef PMDS
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100363#undef NEXT_PAGE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
Jan Beulichf0cf5d12006-01-17 07:03:32 +0100365 .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 .align 16
367 .globl cpu_gdt_descr
368cpu_gdt_descr:
Jan Beuliche57113b2006-03-25 16:30:01 +0100369 .word gdt_end-cpu_gdt_table-1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370gdt:
371 .quad cpu_gdt_table
372#ifdef CONFIG_SMP
373 .rept NR_CPUS-1
374 .word 0
375 .quad 0
376 .endr
377#endif
378
Vivek Goyal1ab60e02007-05-02 19:27:07 +0200379ENTRY(phys_base)
380 /* This must match the first entry in level2_kernel_pgt */
381 .quad 0x0000000000000000
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383/* We need valid kernel segments for data and code in long mode too
384 * IRET will check the segment types kkeil 2000/10/28
385 * Also sysret mandates a special GDT layout
386 */
387
Jan Beuliche57113b2006-03-25 16:30:01 +0100388 .section .data.page_aligned, "aw"
389 .align PAGE_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391/* The TLS descriptors are currently at a different place compared to i386.
392 Hopefully nobody expects them at a fixed place (Wine?) */
393
394ENTRY(cpu_gdt_table)
395 .quad 0x0000000000000000 /* NULL descriptor */
Vivek Goyal30f47282007-05-02 19:27:07 +0200396 .quad 0x00cf9b000000ffff /* __KERNEL32_CS */
397 .quad 0x00af9b000000ffff /* __KERNEL_CS */
398 .quad 0x00cf93000000ffff /* __KERNEL_DS */
399 .quad 0x00cffb000000ffff /* __USER32_CS */
400 .quad 0x00cff3000000ffff /* __USER_DS, __USER32_DS */
401 .quad 0x00affb000000ffff /* __USER_CS */
Andi Kleencdc4b9c2006-01-11 22:46:24 +0100402 .quad 0x0 /* unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 .quad 0,0 /* TSS */
404 .quad 0,0 /* LDT */
405 .quad 0,0,0 /* three TLS descriptors */
Vojtech Pavlikc08c8202006-09-26 10:52:28 +0200406 .quad 0x0000f40000000000 /* node/CPU stored in limit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407gdt_end:
408 /* asm/segment.h:GDT_ENTRIES must match this */
409 /* This should be a multiple of the cache line size */
Ravikiran G Thirumalaic11efdf2006-01-11 22:43:57 +0100410 /* GDTs of other CPUs are now dynamically allocated */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Ravikiran G Thirumalaic11efdf2006-01-11 22:43:57 +0100412 /* zero the remaining page */
413 .fill PAGE_SIZE / 8 - GDT_ENTRIES,8,0
414
Jan Beuliche57113b2006-03-25 16:30:01 +0100415 .section .bss, "aw", @nobits
416 .align L1_CACHE_BYTES
417ENTRY(idt_table)
418 .skip 256 * 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Jan Beuliche57113b2006-03-25 16:30:01 +0100420 .section .bss.page_aligned, "aw", @nobits
421 .align PAGE_SIZE
422ENTRY(empty_zero_page)
423 .skip PAGE_SIZE