blob: 73d00b3abb4f15bb564fb528ff8786caa29e4d88 [file] [log] [blame]
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070013#include <linux/uaccess.h>
14#include <linux/vmalloc.h>
15#include <linux/ioctl.h>
16#include <linux/sched.h>
17
18#include <mach/socinfo.h>
19
20#include "kgsl.h"
21#include "kgsl_pwrscale.h"
22#include "kgsl_cffdump.h"
23#include "kgsl_sharedmem.h"
24
25#include "adreno.h"
26#include "adreno_pm4types.h"
27#include "adreno_debugfs.h"
28#include "adreno_postmortem.h"
29
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070030#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070031#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032
33#define DRIVER_VERSION_MAJOR 3
34#define DRIVER_VERSION_MINOR 1
35
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036/* Adreno MH arbiter config*/
37#define ADRENO_CFG_MHARB \
38 (0x10 \
39 | (0 << MH_ARBITER_CONFIG__SAME_PAGE_GRANULARITY__SHIFT) \
40 | (1 << MH_ARBITER_CONFIG__L1_ARB_ENABLE__SHIFT) \
41 | (1 << MH_ARBITER_CONFIG__L1_ARB_HOLD_ENABLE__SHIFT) \
42 | (0 << MH_ARBITER_CONFIG__L2_ARB_CONTROL__SHIFT) \
43 | (1 << MH_ARBITER_CONFIG__PAGE_SIZE__SHIFT) \
44 | (1 << MH_ARBITER_CONFIG__TC_REORDER_ENABLE__SHIFT) \
45 | (1 << MH_ARBITER_CONFIG__TC_ARB_HOLD_ENABLE__SHIFT) \
46 | (0 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT_ENABLE__SHIFT) \
47 | (0x8 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT__SHIFT) \
48 | (1 << MH_ARBITER_CONFIG__CP_CLNT_ENABLE__SHIFT) \
49 | (1 << MH_ARBITER_CONFIG__VGT_CLNT_ENABLE__SHIFT) \
50 | (1 << MH_ARBITER_CONFIG__TC_CLNT_ENABLE__SHIFT) \
51 | (1 << MH_ARBITER_CONFIG__RB_CLNT_ENABLE__SHIFT) \
52 | (1 << MH_ARBITER_CONFIG__PA_CLNT_ENABLE__SHIFT))
53
54#define ADRENO_MMU_CONFIG \
55 (0x01 \
56 | (MMU_CONFIG << MH_MMU_CONFIG__RB_W_CLNT_BEHAVIOR__SHIFT) \
57 | (MMU_CONFIG << MH_MMU_CONFIG__CP_W_CLNT_BEHAVIOR__SHIFT) \
58 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R0_CLNT_BEHAVIOR__SHIFT) \
59 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R1_CLNT_BEHAVIOR__SHIFT) \
60 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R2_CLNT_BEHAVIOR__SHIFT) \
61 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R3_CLNT_BEHAVIOR__SHIFT) \
62 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R4_CLNT_BEHAVIOR__SHIFT) \
63 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R0_CLNT_BEHAVIOR__SHIFT) \
64 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R1_CLNT_BEHAVIOR__SHIFT) \
65 | (MMU_CONFIG << MH_MMU_CONFIG__TC_R_CLNT_BEHAVIOR__SHIFT) \
66 | (MMU_CONFIG << MH_MMU_CONFIG__PA_W_CLNT_BEHAVIOR__SHIFT))
67
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070068static const struct kgsl_functable adreno_functable;
69
70static struct adreno_device device_3d0 = {
71 .dev = {
72 .name = DEVICE_3D0_NAME,
73 .id = KGSL_DEVICE_3D0,
74 .ver_major = DRIVER_VERSION_MAJOR,
75 .ver_minor = DRIVER_VERSION_MINOR,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060076 .mh = {
77 .mharb = ADRENO_CFG_MHARB,
78 /* Remove 1k boundary check in z470 to avoid a GPU
79 * hang. Notice that this solution won't work if
80 * both EBI and SMI are used
81 */
82 .mh_intf_cfg1 = 0x00032f07,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070083 /* turn off memory protection unit by setting
84 acceptable physical address range to include
85 all pages. */
86 .mpu_base = 0x00000000,
87 .mpu_range = 0xFFFFF000,
88 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060089 .mmu = {
90 .config = ADRENO_MMU_CONFIG,
91 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092 .pwrctrl = {
93 .regulator_name = "fs_gfx3d",
94 .irq_name = KGSL_3D0_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095 },
96 .mutex = __MUTEX_INITIALIZER(device_3d0.dev.mutex),
97 .state = KGSL_STATE_INIT,
98 .active_cnt = 0,
99 .iomemname = KGSL_3D0_REG_MEMORY,
100 .ftbl = &adreno_functable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101#ifdef CONFIG_HAS_EARLYSUSPEND
Jordan Crouse9f739212011-07-28 08:37:57 -0600102 .display_off = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
104 .suspend = kgsl_early_suspend_driver,
105 .resume = kgsl_late_resume_driver,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106 },
Jordan Crouse9f739212011-07-28 08:37:57 -0600107#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 },
109 .gmemspace = {
110 .gpu_base = 0,
111 .sizebytes = SZ_256K,
112 },
113 .pfp_fw = NULL,
114 .pm4_fw = NULL,
Jordan Crouse95b33272011-11-11 14:50:12 -0700115 .wait_timeout = 10000, /* in milliseconds */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700116};
117
Jordan Crouse95b33272011-11-11 14:50:12 -0700118
Jordan Crouse505df9c2011-07-28 08:37:59 -0600119/*
120 * This is the master list of all GPU cores that are supported by this
121 * driver.
122 */
123
124#define ANY_ID (~0)
125
126static const struct {
127 enum adreno_gpurev gpurev;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600128 unsigned int core, major, minor, patchid;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600129 const char *pm4fw;
130 const char *pfpfw;
131 struct adreno_gpudev *gpudev;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700132 unsigned int istore_size;
133 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -0700134 unsigned int instruction_size; /* Size of an instruction in dwords */
Jordan Crouse505df9c2011-07-28 08:37:59 -0600135} adreno_gpulist[] = {
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600136 { ADRENO_REV_A200, 0, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700137 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700138 512, 384, 3},
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600139 { ADRENO_REV_A205, 0, 1, 0, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700140 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700141 512, 384, 3},
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600142 { ADRENO_REV_A220, 2, 1, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700143 "leia_pm4_470.fw", "leia_pfp_470.fw", &adreno_a2xx_gpudev,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700144 512, 384, 3},
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600145 /*
146 * patchlevel 5 (8960v2) needs special pm4 firmware to work around
147 * a hardware problem.
148 */
149 { ADRENO_REV_A225, 2, 2, 0, 5,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700150 "a225p5_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700151 1536, 768, 3 },
Carter Cooperf27ec722011-11-17 15:20:38 -0700152 { ADRENO_REV_A225, 2, 2, 0, 6,
153 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700154 1536, 768, 3 },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600155 { ADRENO_REV_A225, 2, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700156 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700157 1536, 768, 3 },
158 /* A3XX doesn't use the pix_shader_start */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700159 { ADRENO_REV_A320, 3, 1, ANY_ID, ANY_ID,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700160 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
161 512, 0, 2 },
162
Jordan Crouse505df9c2011-07-28 08:37:59 -0600163};
164
Jordan Crouse9f739212011-07-28 08:37:57 -0600165static irqreturn_t adreno_isr(int irq, void *data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166{
Jordan Crousea78c9172011-07-11 13:14:09 -0600167 irqreturn_t result;
168 struct kgsl_device *device = data;
169 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170
Jordan Crousea78c9172011-07-11 13:14:09 -0600171 result = adreno_dev->gpudev->irq_handler(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700172
173 if (device->requested_state == KGSL_STATE_NONE) {
174 if (device->pwrctrl.nap_allowed == true) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700175 kgsl_pwrctrl_request_state(device, KGSL_STATE_NAP);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700176 queue_work(device->work_queue, &device->idle_check_ws);
177 } else if (device->pwrscale.policy != NULL) {
178 queue_work(device->work_queue, &device->idle_check_ws);
179 }
180 }
181
182 /* Reset the time-out in our idle timer */
Tarun Karra68755762012-01-12 16:07:09 -0800183 mod_timer_pending(&device->idle_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700184 jiffies + device->pwrctrl.interval_timeout);
185 return result;
186}
187
Jordan Crouse9f739212011-07-28 08:37:57 -0600188static void adreno_cleanup_pt(struct kgsl_device *device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700189 struct kgsl_pagetable *pagetable)
190{
191 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
192 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
193
194 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
195
196 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
197
198 kgsl_mmu_unmap(pagetable, &device->memstore);
199
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600200 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201}
202
203static int adreno_setup_pt(struct kgsl_device *device,
204 struct kgsl_pagetable *pagetable)
205{
206 int result = 0;
207 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
208 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
209
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700210 result = kgsl_mmu_map_global(pagetable, &rb->buffer_desc,
211 GSL_PT_PAGE_RV);
212 if (result)
213 goto error;
214
215 result = kgsl_mmu_map_global(pagetable, &rb->memptrs_desc,
216 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
217 if (result)
218 goto unmap_buffer_desc;
219
220 result = kgsl_mmu_map_global(pagetable, &device->memstore,
221 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
222 if (result)
223 goto unmap_memptrs_desc;
224
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600225 result = kgsl_mmu_map_global(pagetable, &device->mmu.setstate_memory,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
227 if (result)
228 goto unmap_memstore_desc;
229
230 return result;
231
232unmap_memstore_desc:
233 kgsl_mmu_unmap(pagetable, &device->memstore);
234
235unmap_memptrs_desc:
236 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
237
238unmap_buffer_desc:
239 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
240
241error:
242 return result;
243}
244
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600245static void adreno_setstate(struct kgsl_device *device,
246 uint32_t flags)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700247{
248 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
249 unsigned int link[32];
250 unsigned int *cmds = &link[0];
251 int sizedwords = 0;
252 unsigned int mh_mmu_invalidate = 0x00000003; /*invalidate all and tc */
253
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600254 /*
Jordan Crousee3f80ea2012-02-04 14:22:36 -0700255 * A3XX doesn't support the fast path (the registers don't even exist)
256 * so just bail out early
257 */
258
259 if (adreno_is_a3xx(adreno_dev)) {
260 kgsl_mmu_device_setstate(device, flags);
261 return;
262 }
263
264 /*
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600265 * If possible, then set the state via the command stream to avoid
266 * a CPU idle. Otherwise, use the default setstate which uses register
267 * writes For CFF dump we must idle and use the registers so that it is
268 * easier to filter out the mmu accesses from the dump
269 */
270 if (!kgsl_cff_dump_enable && adreno_dev->drawctxt_active) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700271 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
272 /* wait for graphics pipe to be idle */
Jordan Crouse084427d2011-07-28 08:37:58 -0600273 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700274 *cmds++ = 0x00000000;
275
276 /* set page table base */
Jordan Crouse084427d2011-07-28 08:37:58 -0600277 *cmds++ = cp_type0_packet(MH_MMU_PT_BASE, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600278 *cmds++ = kgsl_pt_get_base_addr(
279 device->mmu.hwpagetable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700280 sizedwords += 4;
281 }
282
283 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
284 if (!(flags & KGSL_MMUFLAGS_PTUPDATE)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600285 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700286 1);
287 *cmds++ = 0x00000000;
288 sizedwords += 2;
289 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600290 *cmds++ = cp_type0_packet(MH_MMU_INVALIDATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700291 *cmds++ = mh_mmu_invalidate;
292 sizedwords += 2;
293 }
294
295 if (flags & KGSL_MMUFLAGS_PTUPDATE &&
Jeremy Gebben5bb7ece2011-08-02 11:04:48 -0600296 adreno_is_a20x(adreno_dev)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700297 /* HW workaround: to resolve MMU page fault interrupts
298 * caused by the VGT.It prevents the CP PFP from filling
299 * the VGT DMA request fifo too early,thereby ensuring
300 * that the VGT will not fetch vertex/bin data until
301 * after the page table base register has been updated.
302 *
303 * Two null DRAW_INDX_BIN packets are inserted right
304 * after the page table base update, followed by a
305 * wait for idle. The null packets will fill up the
306 * VGT DMA request fifo and prevent any further
307 * vertex/bin updates from occurring until the wait
308 * has finished. */
Jordan Crouse084427d2011-07-28 08:37:58 -0600309 *cmds++ = cp_type3_packet(CP_SET_CONSTANT, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700310 *cmds++ = (0x4 << 16) |
311 (REG_PA_SU_SC_MODE_CNTL - 0x2000);
312 *cmds++ = 0; /* disable faceness generation */
Jordan Crouse084427d2011-07-28 08:37:58 -0600313 *cmds++ = cp_type3_packet(CP_SET_BIN_BASE_OFFSET, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600314 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Jordan Crouse084427d2011-07-28 08:37:58 -0600315 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700316 *cmds++ = 0; /* viz query info */
317 *cmds++ = 0x0003C004; /* draw indicator */
318 *cmds++ = 0; /* bin base */
319 *cmds++ = 3; /* bin size */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600320 *cmds++ =
321 device->mmu.setstate_memory.gpuaddr; /* dma base */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700322 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600323 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700324 *cmds++ = 0; /* viz query info */
325 *cmds++ = 0x0003C004; /* draw indicator */
326 *cmds++ = 0; /* bin base */
327 *cmds++ = 3; /* bin size */
328 /* dma base */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600329 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700330 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600331 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700332 *cmds++ = 0x00000000;
333 sizedwords += 21;
334 }
335
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600336
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700337 if (flags & (KGSL_MMUFLAGS_PTUPDATE | KGSL_MMUFLAGS_TLBFLUSH)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600338 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700339 *cmds++ = 0x7fff; /* invalidate all base pointers */
340 sizedwords += 2;
341 }
342
343 adreno_ringbuffer_issuecmds(device, KGSL_CMD_FLAGS_PMODE,
344 &link[0], sizedwords);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600345 } else {
346 kgsl_mmu_device_setstate(device, flags);
347 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700348}
349
350static unsigned int
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700351a3xx_getchipid(struct kgsl_device *device)
352{
353 unsigned int chipid = 0;
354 unsigned int coreid, majorid, minorid, patchid;
355 unsigned int version;
356
357 adreno_regread(device, A3XX_RBBM_HW_VERSION, &version);
358
359 coreid = 0x03;
360
361 /* Version might not be set - if it isn't, assume this is 320 */
362 if (version)
363 majorid = version & 0x0F;
364 else
365 majorid = 1;
366
367 minorid = (version >> 4) & 0xFFF;
368 patchid = 0;
369
370 chipid = (coreid << 24) | (majorid << 16) | (minorid << 8) | patchid;
371
372 return chipid;
373}
374
375static unsigned int
376a2xx_getchipid(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700377{
378 unsigned int chipid = 0;
379 unsigned int coreid, majorid, minorid, patchid, revid;
Carter Cooperf27ec722011-11-17 15:20:38 -0700380 uint32_t soc_platform_version = socinfo_get_version();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700381
382 adreno_regread(device, REG_RBBM_PERIPHID1, &coreid);
383 adreno_regread(device, REG_RBBM_PERIPHID2, &majorid);
384 adreno_regread(device, REG_RBBM_PATCH_RELEASE, &revid);
385
386 /*
387 * adreno 22x gpus are indicated by coreid 2,
388 * but REG_RBBM_PERIPHID1 always contains 0 for this field
389 */
Stepan Moskovchenko8eea9cf2011-10-25 14:45:42 -0700390 if (cpu_is_msm8960() || cpu_is_msm8x60() || cpu_is_msm8930())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700391 chipid = 2 << 24;
392 else
393 chipid = (coreid & 0xF) << 24;
394
395 chipid |= ((majorid >> 4) & 0xF) << 16;
396
397 minorid = ((revid >> 0) & 0xFF);
398
399 patchid = ((revid >> 16) & 0xFF);
400
401 /* 8x50 returns 0 for patch release, but it should be 1 */
Carter Cooperf27ec722011-11-17 15:20:38 -0700402 /* 8960v3 returns 5 for patch release, but it should be 6 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700403 if (cpu_is_qsd8x50())
404 patchid = 1;
Carter Cooperf27ec722011-11-17 15:20:38 -0700405 else if (cpu_is_msm8960() &&
406 SOCINFO_VERSION_MAJOR(soc_platform_version) == 3)
407 patchid = 6;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700408
409 chipid |= (minorid << 8) | patchid;
410
411 return chipid;
412}
413
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700414static unsigned int
415adreno_getchipid(struct kgsl_device *device)
416{
417 if (cpu_is_apq8064())
418 return a3xx_getchipid(device);
419 else
420 return a2xx_getchipid(device);
421}
422
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700423static inline bool _rev_match(unsigned int id, unsigned int entry)
424{
Jordan Crouse505df9c2011-07-28 08:37:59 -0600425 return (entry == ANY_ID || entry == id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700426}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700427
428static void
429adreno_identify_gpu(struct adreno_device *adreno_dev)
430{
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600431 unsigned int i, core, major, minor, patchid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700432
433 adreno_dev->chip_id = adreno_getchipid(&adreno_dev->dev);
434
435 core = (adreno_dev->chip_id >> 24) & 0xff;
436 major = (adreno_dev->chip_id >> 16) & 0xff;
437 minor = (adreno_dev->chip_id >> 8) & 0xff;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600438 patchid = (adreno_dev->chip_id & 0xff);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700439
Jordan Crouse505df9c2011-07-28 08:37:59 -0600440 for (i = 0; i < ARRAY_SIZE(adreno_gpulist); i++) {
441 if (core == adreno_gpulist[i].core &&
442 _rev_match(major, adreno_gpulist[i].major) &&
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600443 _rev_match(minor, adreno_gpulist[i].minor) &&
444 _rev_match(patchid, adreno_gpulist[i].patchid))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700445 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700446 }
447
Jordan Crouse505df9c2011-07-28 08:37:59 -0600448 if (i == ARRAY_SIZE(adreno_gpulist)) {
449 adreno_dev->gpurev = ADRENO_REV_UNKNOWN;
450 return;
451 }
452
453 adreno_dev->gpurev = adreno_gpulist[i].gpurev;
454 adreno_dev->gpudev = adreno_gpulist[i].gpudev;
455 adreno_dev->pfp_fwfile = adreno_gpulist[i].pfpfw;
456 adreno_dev->pm4_fwfile = adreno_gpulist[i].pm4fw;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700457 adreno_dev->istore_size = adreno_gpulist[i].istore_size;
458 adreno_dev->pix_shader_start = adreno_gpulist[i].pix_shader_start;
Jordan Crouse55d98fd2012-02-04 10:23:51 -0700459 adreno_dev->instruction_size = adreno_gpulist[i].instruction_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700460}
461
462static int __devinit
463adreno_probe(struct platform_device *pdev)
464{
465 struct kgsl_device *device;
466 struct adreno_device *adreno_dev;
467 int status = -EINVAL;
468
469 device = (struct kgsl_device *)pdev->id_entry->driver_data;
470 adreno_dev = ADRENO_DEVICE(device);
471 device->parentdev = &pdev->dev;
472
473 init_completion(&device->recovery_gate);
474
475 status = adreno_ringbuffer_init(device);
476 if (status != 0)
477 goto error;
478
479 status = kgsl_device_platform_probe(device, adreno_isr);
480 if (status)
481 goto error_close_rb;
482
483 adreno_debugfs_init(device);
484
485 kgsl_pwrscale_init(device);
486 kgsl_pwrscale_attach_policy(device, ADRENO_DEFAULT_PWRSCALE_POLICY);
487
488 device->flags &= ~KGSL_FLAGS_SOFT_RESET;
489 return 0;
490
491error_close_rb:
492 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
493error:
494 device->parentdev = NULL;
495 return status;
496}
497
498static int __devexit adreno_remove(struct platform_device *pdev)
499{
500 struct kgsl_device *device;
501 struct adreno_device *adreno_dev;
502
503 device = (struct kgsl_device *)pdev->id_entry->driver_data;
504 adreno_dev = ADRENO_DEVICE(device);
505
506 kgsl_pwrscale_detach_policy(device);
507 kgsl_pwrscale_close(device);
508
509 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
510 kgsl_device_platform_remove(device);
511
512 return 0;
513}
514
515static int adreno_start(struct kgsl_device *device, unsigned int init_ram)
516{
517 int status = -EINVAL;
518 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700519
Jeremy Gebben388c2972011-12-16 09:05:07 -0700520 kgsl_pwrctrl_set_state(device, KGSL_STATE_INIT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700521
522 /* Power up the device */
523 kgsl_pwrctrl_enable(device);
524
525 /* Identify the specific GPU */
526 adreno_identify_gpu(adreno_dev);
527
Jordan Crouse505df9c2011-07-28 08:37:59 -0600528 if (adreno_dev->gpurev == ADRENO_REV_UNKNOWN) {
529 KGSL_DRV_ERR(device, "Unknown chip ID %x\n",
530 adreno_dev->chip_id);
531 goto error_clk_off;
532 }
533
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700534 /* Set up the MMU */
535 if (adreno_is_a2xx(adreno_dev)) {
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600536 /*
537 * the MH_CLNT_INTF_CTRL_CONFIG registers aren't present
538 * on older gpus
539 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700540 if (adreno_is_a20x(adreno_dev)) {
541 device->mh.mh_intf_cfg1 = 0;
542 device->mh.mh_intf_cfg2 = 0;
543 }
544
545 kgsl_mh_start(device);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600546 }
547
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700548 status = kgsl_mmu_start(device);
549 if (status)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700550 goto error_clk_off;
551
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700552 /* Start the GPU */
553 adreno_dev->gpudev->start(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700554
555 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_ON);
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700556 device->ftbl->irqctrl(device, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700557
558 status = adreno_ringbuffer_start(&adreno_dev->ringbuffer, init_ram);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700559 if (status == 0) {
560 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
561 return 0;
562 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700563
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600565 kgsl_mmu_stop(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700566error_clk_off:
567 kgsl_pwrctrl_disable(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700568
569 return status;
570}
571
572static int adreno_stop(struct kgsl_device *device)
573{
574 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
575
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700576 adreno_dev->drawctxt_active = NULL;
577
578 adreno_ringbuffer_stop(&adreno_dev->ringbuffer);
579
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700580 kgsl_mmu_stop(device);
581
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700582 device->ftbl->irqctrl(device, 0);
Ranjhith Kalisamyce75b0c2012-02-01 19:31:23 +0530583 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Suman Tatiraju4a32c652012-02-17 11:59:05 -0800584 del_timer_sync(&device->idle_timer);
Lucille Sylvester844b1c82011-08-29 15:26:06 -0600585
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700586 /* Power down the device */
587 kgsl_pwrctrl_disable(device);
588
589 return 0;
590}
591
592static int
593adreno_recover_hang(struct kgsl_device *device)
594{
595 int ret;
596 unsigned int *rb_buffer;
597 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
598 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
599 unsigned int timestamp;
600 unsigned int num_rb_contents;
601 unsigned int bad_context;
602 unsigned int reftimestamp;
603 unsigned int enable_ts;
604 unsigned int soptimestamp;
605 unsigned int eoptimestamp;
606 struct adreno_context *drawctxt;
607
608 KGSL_DRV_ERR(device, "Starting recovery from 3D GPU hang....\n");
609 rb_buffer = vmalloc(rb->buffer_desc.size);
610 if (!rb_buffer) {
611 KGSL_MEM_ERR(device,
612 "Failed to allocate memory for recovery: %x\n",
613 rb->buffer_desc.size);
614 return -ENOMEM;
615 }
616 /* Extract valid contents from rb which can stil be executed after
617 * hang */
618 ret = adreno_ringbuffer_extract(rb, rb_buffer, &num_rb_contents);
619 if (ret)
620 goto done;
621 timestamp = rb->timestamp;
622 KGSL_DRV_ERR(device, "Last issued timestamp: %x\n", timestamp);
623 kgsl_sharedmem_readl(&device->memstore, &bad_context,
624 KGSL_DEVICE_MEMSTORE_OFFSET(current_context));
625 kgsl_sharedmem_readl(&device->memstore, &reftimestamp,
626 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts));
627 kgsl_sharedmem_readl(&device->memstore, &enable_ts,
628 KGSL_DEVICE_MEMSTORE_OFFSET(ts_cmp_enable));
629 kgsl_sharedmem_readl(&device->memstore, &soptimestamp,
630 KGSL_DEVICE_MEMSTORE_OFFSET(soptimestamp));
631 kgsl_sharedmem_readl(&device->memstore, &eoptimestamp,
632 KGSL_DEVICE_MEMSTORE_OFFSET(eoptimestamp));
633 /* Make sure memory is synchronized before restarting the GPU */
634 mb();
635 KGSL_CTXT_ERR(device,
636 "Context that caused a GPU hang: %x\n", bad_context);
637 /* restart device */
638 ret = adreno_stop(device);
639 if (ret)
640 goto done;
641 ret = adreno_start(device, true);
642 if (ret)
643 goto done;
644 KGSL_DRV_ERR(device, "Device has been restarted after hang\n");
645 /* Restore timestamp states */
646 kgsl_sharedmem_writel(&device->memstore,
647 KGSL_DEVICE_MEMSTORE_OFFSET(soptimestamp),
648 soptimestamp);
649 kgsl_sharedmem_writel(&device->memstore,
650 KGSL_DEVICE_MEMSTORE_OFFSET(eoptimestamp),
651 eoptimestamp);
652 kgsl_sharedmem_writel(&device->memstore,
653 KGSL_DEVICE_MEMSTORE_OFFSET(soptimestamp),
654 soptimestamp);
655 if (num_rb_contents) {
656 kgsl_sharedmem_writel(&device->memstore,
657 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts),
658 reftimestamp);
659 kgsl_sharedmem_writel(&device->memstore,
660 KGSL_DEVICE_MEMSTORE_OFFSET(ts_cmp_enable),
661 enable_ts);
662 }
663 /* Make sure all writes are posted before the GPU reads them */
664 wmb();
665 /* Mark the invalid context so no more commands are accepted from
666 * that context */
667
668 drawctxt = (struct adreno_context *) bad_context;
669
670 KGSL_CTXT_ERR(device,
671 "Context that caused a GPU hang: %x\n", bad_context);
672
673 drawctxt->flags |= CTXT_FLAGS_GPU_HANG;
674
675 /* Restore valid commands in ringbuffer */
676 adreno_ringbuffer_restore(rb, rb_buffer, num_rb_contents);
677 rb->timestamp = timestamp;
678done:
679 vfree(rb_buffer);
680 return ret;
681}
682
683static int
684adreno_dump_and_recover(struct kgsl_device *device)
685{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700686 int result = -ETIMEDOUT;
687
688 if (device->state == KGSL_STATE_HUNG)
689 goto done;
Jeremy Gebben388c2972011-12-16 09:05:07 -0700690 if (device->state == KGSL_STATE_DUMP_AND_RECOVER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700691 mutex_unlock(&device->mutex);
692 wait_for_completion(&device->recovery_gate);
693 mutex_lock(&device->mutex);
Jeremy Gebben388c2972011-12-16 09:05:07 -0700694 if (device->state != KGSL_STATE_HUNG)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700695 result = 0;
696 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700697 kgsl_pwrctrl_set_state(device, KGSL_STATE_DUMP_AND_RECOVER);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700698 INIT_COMPLETION(device->recovery_gate);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700699 /* Detected a hang */
700
701
702 /*
703 * Trigger an automatic dump of the state to
704 * the console
705 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700706 adreno_postmortem_dump(device, 0);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700707
708 /*
709 * Make a GPU snapshot. For now, do it after the PM dump so we
710 * can at least be sure the PM dump will work as it always has
711 */
712 kgsl_device_snapshot(device, 1);
713
Jeremy Gebben388c2972011-12-16 09:05:07 -0700714 result = adreno_recover_hang(device);
715 if (result)
716 kgsl_pwrctrl_set_state(device, KGSL_STATE_HUNG);
717 else
718 kgsl_pwrctrl_set_state(device, KGSL_STATE_ACTIVE);
719 complete_all(&device->recovery_gate);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700720 }
721done:
722 return result;
723}
724
725static int adreno_getproperty(struct kgsl_device *device,
726 enum kgsl_property_type type,
727 void *value,
728 unsigned int sizebytes)
729{
730 int status = -EINVAL;
731 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
732
733 switch (type) {
734 case KGSL_PROP_DEVICE_INFO:
735 {
736 struct kgsl_devinfo devinfo;
737
738 if (sizebytes != sizeof(devinfo)) {
739 status = -EINVAL;
740 break;
741 }
742
743 memset(&devinfo, 0, sizeof(devinfo));
744 devinfo.device_id = device->id+1;
745 devinfo.chip_id = adreno_dev->chip_id;
746 devinfo.mmu_enabled = kgsl_mmu_enabled();
747 devinfo.gpu_id = adreno_dev->gpurev;
748 devinfo.gmem_gpubaseaddr = adreno_dev->gmemspace.
749 gpu_base;
750 devinfo.gmem_sizebytes = adreno_dev->gmemspace.
751 sizebytes;
752
753 if (copy_to_user(value, &devinfo, sizeof(devinfo)) !=
754 0) {
755 status = -EFAULT;
756 break;
757 }
758 status = 0;
759 }
760 break;
761 case KGSL_PROP_DEVICE_SHADOW:
762 {
763 struct kgsl_shadowprop shadowprop;
764
765 if (sizebytes != sizeof(shadowprop)) {
766 status = -EINVAL;
767 break;
768 }
769 memset(&shadowprop, 0, sizeof(shadowprop));
770 if (device->memstore.hostptr) {
771 /*NOTE: with mmu enabled, gpuaddr doesn't mean
772 * anything to mmap().
773 */
774 shadowprop.gpuaddr = device->memstore.physaddr;
775 shadowprop.size = device->memstore.size;
776 /* GSL needs this to be set, even if it
777 appears to be meaningless */
778 shadowprop.flags = KGSL_FLAGS_INITIALIZED;
779 }
780 if (copy_to_user(value, &shadowprop,
781 sizeof(shadowprop))) {
782 status = -EFAULT;
783 break;
784 }
785 status = 0;
786 }
787 break;
788 case KGSL_PROP_MMU_ENABLE:
789 {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600790 int mmu_prop = kgsl_mmu_enabled();
791
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700792 if (sizebytes != sizeof(int)) {
793 status = -EINVAL;
794 break;
795 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600796 if (copy_to_user(value, &mmu_prop, sizeof(mmu_prop))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700797 status = -EFAULT;
798 break;
799 }
800 status = 0;
801 }
802 break;
803 case KGSL_PROP_INTERRUPT_WAITS:
804 {
805 int int_waits = 1;
806 if (sizebytes != sizeof(int)) {
807 status = -EINVAL;
808 break;
809 }
810 if (copy_to_user(value, &int_waits, sizeof(int))) {
811 status = -EFAULT;
812 break;
813 }
814 status = 0;
815 }
816 break;
817 default:
818 status = -EINVAL;
819 }
820
821 return status;
822}
823
Lynus Vaz06a9a902011-10-04 19:25:33 +0530824static inline void adreno_poke(struct kgsl_device *device)
825{
826 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
827 adreno_regwrite(device, REG_CP_RB_WPTR, adreno_dev->ringbuffer.wptr);
828}
829
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700830/* Caller must hold the device mutex. */
831int adreno_idle(struct kgsl_device *device, unsigned int timeout)
832{
833 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
834 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
835 unsigned int rbbm_status;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +0530836 unsigned long wait_timeout =
837 msecs_to_jiffies(adreno_dev->wait_timeout);
Lynus Vaz284d1042012-01-31 16:32:31 +0530838 unsigned long wait_time;
839 unsigned long wait_time_part;
840 unsigned int msecs;
841 unsigned int msecs_first;
842 unsigned int msecs_part;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700843
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700844 kgsl_cffdump_regpoll(device->id,
845 adreno_dev->gpudev->reg_rbbm_status << 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700846 0x00000000, 0x80000000);
847 /* first, wait until the CP has consumed all the commands in
848 * the ring buffer
849 */
850retry:
851 if (rb->flags & KGSL_FLAGS_STARTED) {
Lynus Vaz284d1042012-01-31 16:32:31 +0530852 msecs = adreno_dev->wait_timeout;
853 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
854 msecs_part = (msecs - msecs_first + 3) / 4;
855 wait_time = jiffies + wait_timeout;
856 wait_time_part = jiffies + msecs_to_jiffies(msecs_first);
Jeremy Gebbenf8594542012-01-13 12:27:21 -0700857 adreno_poke(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700858 do {
Lynus Vaz284d1042012-01-31 16:32:31 +0530859 if (time_after(jiffies, wait_time_part)) {
860 adreno_poke(device);
861 wait_time_part = jiffies +
862 msecs_to_jiffies(msecs_part);
863 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700864 GSL_RB_GET_READPTR(rb, &rb->rptr);
865 if (time_after(jiffies, wait_time)) {
866 KGSL_DRV_ERR(device, "rptr: %x, wptr: %x\n",
867 rb->rptr, rb->wptr);
868 goto err;
869 }
870 } while (rb->rptr != rb->wptr);
871 }
872
873 /* now, wait for the GPU to finish its operations */
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +0530874 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 while (time_before(jiffies, wait_time)) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700876 adreno_regread(device, adreno_dev->gpudev->reg_rbbm_status,
877 &rbbm_status);
878 if (adreno_is_a2xx(adreno_dev)) {
879 if (rbbm_status == 0x110)
880 return 0;
881 } else {
882 if (!(rbbm_status & 0x80000000))
883 return 0;
884 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700885 }
886
887err:
888 KGSL_DRV_ERR(device, "spun too long waiting for RB to idle\n");
889 if (!adreno_dump_and_recover(device)) {
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +0530890 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700891 goto retry;
892 }
893 return -ETIMEDOUT;
894}
895
896static unsigned int adreno_isidle(struct kgsl_device *device)
897{
898 int status = false;
899 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
900 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
901 unsigned int rbbm_status;
902
Lucille Sylvester51b764d2011-12-15 16:51:52 -0700903 WARN_ON(device->state == KGSL_STATE_INIT);
904 /* If the device isn't active, don't force it on. */
905 if (device->state == KGSL_STATE_ACTIVE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700906 /* Is the ring buffer is empty? */
907 GSL_RB_GET_READPTR(rb, &rb->rptr);
908 if (!device->active_cnt && (rb->rptr == rb->wptr)) {
909 /* Is the core idle? */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700910 adreno_regread(device,
911 adreno_dev->gpudev->reg_rbbm_status,
912 &rbbm_status);
913
914 if (adreno_is_a2xx(adreno_dev)) {
915 if (rbbm_status == 0x110)
916 status = true;
917 } else {
918 if (!(rbbm_status & 0x80000000))
919 status = true;
920 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700921 }
922 } else {
Jeremy Gebbenaeb23872011-12-13 15:58:24 -0700923 status = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700924 }
925 return status;
926}
927
928/* Caller must hold the device mutex. */
929static int adreno_suspend_context(struct kgsl_device *device)
930{
931 int status = 0;
932 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
933
934 /* switch to NULL ctxt */
935 if (adreno_dev->drawctxt_active != NULL) {
936 adreno_drawctxt_switch(adreno_dev, NULL, 0);
937 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
938 }
939
940 return status;
941}
942
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700943const struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
944 unsigned int pt_base,
945 unsigned int gpuaddr,
946 unsigned int size)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700947{
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700948 struct kgsl_memdesc *result = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700949 struct kgsl_mem_entry *entry;
950 struct kgsl_process_private *priv;
951 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
952 struct adreno_ringbuffer *ringbuffer = &adreno_dev->ringbuffer;
Jeremy Gebbenfaabed72011-11-18 10:03:36 -0700953 struct kgsl_context *context;
954 int next = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700955
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700956 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->buffer_desc, gpuaddr, size))
957 return &ringbuffer->buffer_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700958
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700959 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->memptrs_desc, gpuaddr, size))
960 return &ringbuffer->memptrs_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700961
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700962 if (kgsl_gpuaddr_in_memdesc(&device->memstore, gpuaddr, size))
963 return &device->memstore;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700964
965 mutex_lock(&kgsl_driver.process_mutex);
966 list_for_each_entry(priv, &kgsl_driver.process_list, list) {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600967 if (!kgsl_mmu_pt_equal(priv->pagetable, pt_base))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968 continue;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700969 spin_lock(&priv->mem_lock);
970 entry = kgsl_sharedmem_find_region(priv, gpuaddr,
971 sizeof(unsigned int));
972 if (entry) {
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700973 result = &entry->memdesc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700974 spin_unlock(&priv->mem_lock);
975 mutex_unlock(&kgsl_driver.process_mutex);
976 return result;
977 }
978 spin_unlock(&priv->mem_lock);
979 }
980 mutex_unlock(&kgsl_driver.process_mutex);
981
Jeremy Gebbenfaabed72011-11-18 10:03:36 -0700982 while (1) {
983 struct adreno_context *adreno_context = NULL;
Jeremy Gebbenfaabed72011-11-18 10:03:36 -0700984 context = idr_get_next(&device->context_idr, &next);
985 if (context == NULL)
986 break;
987
988 adreno_context = (struct adreno_context *)context->devctxt;
989
Jeremy Gebben775d48b2011-12-12 17:10:19 -0700990 if (kgsl_mmu_pt_equal(adreno_context->pagetable, pt_base)) {
991 struct kgsl_memdesc *desc;
Jeremy Gebbenfaabed72011-11-18 10:03:36 -0700992
Jeremy Gebben775d48b2011-12-12 17:10:19 -0700993 desc = &adreno_context->gpustate;
994 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size)) {
995 result = desc;
996 return result;
997 }
Jeremy Gebbenfaabed72011-11-18 10:03:36 -0700998
Jeremy Gebben775d48b2011-12-12 17:10:19 -0700999 desc = &adreno_context->context_gmem_shadow.gmemshadow;
1000 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size)) {
1001 result = desc;
1002 return result;
1003 }
1004 }
Jeremy Gebbenfaabed72011-11-18 10:03:36 -07001005 next = next + 1;
1006 }
1007
1008 return NULL;
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001009
1010}
1011
1012uint8_t *adreno_convertaddr(struct kgsl_device *device, unsigned int pt_base,
1013 unsigned int gpuaddr, unsigned int size)
1014{
1015 const struct kgsl_memdesc *memdesc;
1016
1017 memdesc = adreno_find_region(device, pt_base, gpuaddr, size);
1018
1019 return memdesc ? kgsl_gpuaddr_to_vaddr(memdesc, gpuaddr) : NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001020}
1021
1022void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
1023 unsigned int *value)
1024{
1025 unsigned int *reg;
1026 BUG_ON(offsetwords*sizeof(uint32_t) >= device->regspace.sizebytes);
1027 reg = (unsigned int *)(device->regspace.mmio_virt_base
1028 + (offsetwords << 2));
1029
1030 if (!in_interrupt())
1031 kgsl_pre_hwaccess(device);
1032
1033 /*ensure this read finishes before the next one.
1034 * i.e. act like normal readl() */
1035 *value = __raw_readl(reg);
1036 rmb();
1037}
1038
1039void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
1040 unsigned int value)
1041{
1042 unsigned int *reg;
1043
1044 BUG_ON(offsetwords*sizeof(uint32_t) >= device->regspace.sizebytes);
1045
1046 if (!in_interrupt())
1047 kgsl_pre_hwaccess(device);
1048
1049 kgsl_cffdump_regwrite(device->id, offsetwords << 2, value);
1050 reg = (unsigned int *)(device->regspace.mmio_virt_base
1051 + (offsetwords << 2));
1052
1053 /*ensure previous writes post before this one,
1054 * i.e. act like normal writel() */
1055 wmb();
1056 __raw_writel(value, reg);
1057}
1058
1059static int kgsl_check_interrupt_timestamp(struct kgsl_device *device,
1060 unsigned int timestamp)
1061{
1062 int status;
1063 unsigned int ref_ts, enableflag;
1064
1065 status = kgsl_check_timestamp(device, timestamp);
1066 if (!status) {
1067 mutex_lock(&device->mutex);
1068 kgsl_sharedmem_readl(&device->memstore, &enableflag,
1069 KGSL_DEVICE_MEMSTORE_OFFSET(ts_cmp_enable));
1070 mb();
1071
1072 if (enableflag) {
1073 kgsl_sharedmem_readl(&device->memstore, &ref_ts,
1074 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts));
1075 mb();
Jordan Crousee6239dd2011-11-17 13:39:21 -07001076 if (timestamp_cmp(ref_ts, timestamp) >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001077 kgsl_sharedmem_writel(&device->memstore,
1078 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts),
1079 timestamp);
1080 wmb();
1081 }
1082 } else {
1083 unsigned int cmds[2];
1084 kgsl_sharedmem_writel(&device->memstore,
1085 KGSL_DEVICE_MEMSTORE_OFFSET(ref_wait_ts),
1086 timestamp);
1087 enableflag = 1;
1088 kgsl_sharedmem_writel(&device->memstore,
1089 KGSL_DEVICE_MEMSTORE_OFFSET(ts_cmp_enable),
1090 enableflag);
1091 wmb();
1092 /* submit a dummy packet so that even if all
1093 * commands upto timestamp get executed we will still
1094 * get an interrupt */
Jordan Crouse084427d2011-07-28 08:37:58 -06001095 cmds[0] = cp_type3_packet(CP_NOP, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001096 cmds[1] = 0;
Jordan Crousee0ea7622012-01-24 09:32:04 -07001097 adreno_ringbuffer_issuecmds(device, KGSL_CMD_FLAGS_NONE,
1098 &cmds[0], 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001099 }
1100 mutex_unlock(&device->mutex);
1101 }
1102
1103 return status;
1104}
1105
1106/*
Lucille Sylvester02e46292011-09-21 14:59:17 -06001107 wait_event_interruptible_timeout checks for the exit condition before
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001108 placing a process in wait q. For conditional interrupts we expect the
1109 process to already be in its wait q when its exit condition checking
1110 function is called.
1111*/
Lucille Sylvester02e46292011-09-21 14:59:17 -06001112#define kgsl_wait_event_interruptible_timeout(wq, condition, timeout, io)\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001113({ \
1114 long __ret = timeout; \
Lucille Sylvester02e46292011-09-21 14:59:17 -06001115 if (io) \
1116 __wait_io_event_interruptible_timeout(wq, condition, __ret);\
1117 else \
1118 __wait_event_interruptible_timeout(wq, condition, __ret);\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001119 __ret; \
1120})
1121
1122/* MUST be called with the device mutex held */
1123static int adreno_waittimestamp(struct kgsl_device *device,
1124 unsigned int timestamp,
1125 unsigned int msecs)
1126{
1127 long status = 0;
Lucille Sylvester02e46292011-09-21 14:59:17 -06001128 uint io = 1;
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001129 static uint io_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001130 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Lucille Sylvester02e46292011-09-21 14:59:17 -06001131 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Lynus Vaz06a9a902011-10-04 19:25:33 +05301132 int retries;
1133 unsigned int msecs_first;
1134 unsigned int msecs_part;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001135
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301136 /* Don't wait forever, set a max value for now */
1137 if (msecs == -1)
1138 msecs = adreno_dev->wait_timeout;
1139
Jordan Crousee6239dd2011-11-17 13:39:21 -07001140 if (timestamp_cmp(timestamp, adreno_dev->ringbuffer.timestamp) > 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001141 KGSL_DRV_ERR(device, "Cannot wait for invalid ts: %x, "
1142 "rb->timestamp: %x\n",
1143 timestamp, adreno_dev->ringbuffer.timestamp);
1144 status = -EINVAL;
1145 goto done;
1146 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001147
Lynus Vaz06a9a902011-10-04 19:25:33 +05301148 /* Keep the first timeout as 100msecs before rewriting
1149 * the WPTR. Less visible impact if the WPTR has not
1150 * been updated properly.
1151 */
1152 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
1153 msecs_part = (msecs - msecs_first + 3) / 4;
1154 for (retries = 0; retries < 5; retries++) {
Jeremy Gebben63904832012-02-07 16:10:55 -07001155 if (kgsl_check_timestamp(device, timestamp)) {
1156 /* if the timestamp happens while we're not
1157 * waiting, there's a chance that an interrupt
1158 * will not be generated and thus the timestamp
1159 * work needs to be queued.
Lynus Vaz06a9a902011-10-04 19:25:33 +05301160 */
Jeremy Gebben63904832012-02-07 16:10:55 -07001161 queue_work(device->work_queue, &device->ts_expired_ws);
1162 status = 0;
1163 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001164 }
Jeremy Gebben63904832012-02-07 16:10:55 -07001165 adreno_poke(device);
1166 io_cnt = (io_cnt + 1) % 100;
1167 if (io_cnt <
1168 pwr->pwrlevels[pwr->active_pwrlevel].io_fraction)
1169 io = 0;
1170 mutex_unlock(&device->mutex);
1171 /* We need to make sure that the process is
1172 * placed in wait-q before its condition is called
1173 */
1174 status = kgsl_wait_event_interruptible_timeout(
1175 device->wait_queue,
1176 kgsl_check_interrupt_timestamp(device,
1177 timestamp),
1178 msecs_to_jiffies(retries ?
1179 msecs_part : msecs_first), io);
1180 mutex_lock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001181
Jeremy Gebben63904832012-02-07 16:10:55 -07001182 if (status > 0) {
1183 /*completed before the wait finished */
1184 status = 0;
1185 goto done;
1186 } else if (status < 0) {
1187 /*an error occurred*/
1188 goto done;
1189 }
1190 /*this wait timed out*/
1191 }
1192 status = -ETIMEDOUT;
1193 KGSL_DRV_ERR(device,
1194 "Device hang detected while waiting for timestamp: %x,"
1195 "last submitted(rb->timestamp): %x, wptr: %x\n",
1196 timestamp, adreno_dev->ringbuffer.timestamp,
1197 adreno_dev->ringbuffer.wptr);
1198 if (!adreno_dump_and_recover(device)) {
1199 /* wait for idle after recovery as the
1200 * timestamp that this process wanted
1201 * to wait on may be invalid */
1202 if (!adreno_idle(device, KGSL_TIMEOUT_DEFAULT))
1203 status = 0;
1204 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001205done:
1206 return (int)status;
1207}
1208
1209static unsigned int adreno_readtimestamp(struct kgsl_device *device,
1210 enum kgsl_timestamp_type type)
1211{
1212 unsigned int timestamp = 0;
1213
1214 if (type == KGSL_TIMESTAMP_CONSUMED)
1215 adreno_regread(device, REG_CP_TIMESTAMP, &timestamp);
1216 else if (type == KGSL_TIMESTAMP_RETIRED)
1217 kgsl_sharedmem_readl(&device->memstore, &timestamp,
1218 KGSL_DEVICE_MEMSTORE_OFFSET(eoptimestamp));
1219 rmb();
1220
1221 return timestamp;
1222}
1223
1224static long adreno_ioctl(struct kgsl_device_private *dev_priv,
1225 unsigned int cmd, void *data)
1226{
1227 int result = 0;
1228 struct kgsl_drawctxt_set_bin_base_offset *binbase;
1229 struct kgsl_context *context;
1230
1231 switch (cmd) {
1232 case IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET:
1233 binbase = data;
1234
1235 context = kgsl_find_context(dev_priv, binbase->drawctxt_id);
1236 if (context) {
1237 adreno_drawctxt_set_bin_base_offset(
1238 dev_priv->device, context, binbase->offset);
1239 } else {
1240 result = -EINVAL;
1241 KGSL_DRV_ERR(dev_priv->device,
1242 "invalid drawctxt drawctxt_id %d "
1243 "device_id=%d\n",
1244 binbase->drawctxt_id, dev_priv->device->id);
1245 }
1246 break;
1247
1248 default:
1249 KGSL_DRV_INFO(dev_priv->device,
1250 "invalid ioctl code %08x\n", cmd);
1251 result = -EINVAL;
1252 break;
1253 }
1254 return result;
1255
1256}
1257
1258static inline s64 adreno_ticks_to_us(u32 ticks, u32 gpu_freq)
1259{
1260 gpu_freq /= 1000000;
1261 return ticks / gpu_freq;
1262}
1263
1264static void adreno_power_stats(struct kgsl_device *device,
1265 struct kgsl_power_stats *stats)
1266{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001267 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001268 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001269 unsigned int cycles;
1270
1271 /* Get the busy cycles counted since the counter was last reset */
1272 /* Calling this function also resets and restarts the counter */
1273
1274 cycles = adreno_dev->gpudev->busy_cycles(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001275
1276 /* In order to calculate idle you have to have run the algorithm *
1277 * at least once to get a start time. */
1278 if (pwr->time != 0) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001279 s64 tmp = ktime_to_us(ktime_get());
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001280 stats->total_time = tmp - pwr->time;
1281 pwr->time = tmp;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001282 stats->busy_time = adreno_ticks_to_us(cycles, device->pwrctrl.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001283 pwrlevels[device->pwrctrl.active_pwrlevel].
1284 gpu_freq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001285 } else {
1286 stats->total_time = 0;
1287 stats->busy_time = 0;
1288 pwr->time = ktime_to_us(ktime_get());
1289 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001290}
1291
1292void adreno_irqctrl(struct kgsl_device *device, int state)
1293{
Jordan Crousea78c9172011-07-11 13:14:09 -06001294 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1295 adreno_dev->gpudev->irq_control(adreno_dev, state);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001296}
1297
Jordan Crousea0758f22011-12-07 11:19:22 -07001298static unsigned int adreno_gpuid(struct kgsl_device *device)
1299{
1300 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1301
1302 /* Standard KGSL gpuid format:
1303 * top word is 0x0002 for 2D or 0x0003 for 3D
1304 * Bottom word is core specific identifer
1305 */
1306
1307 return (0x0003 << 16) | ((int) adreno_dev->gpurev);
1308}
1309
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001310static const struct kgsl_functable adreno_functable = {
1311 /* Mandatory functions */
1312 .regread = adreno_regread,
1313 .regwrite = adreno_regwrite,
1314 .idle = adreno_idle,
1315 .isidle = adreno_isidle,
1316 .suspend_context = adreno_suspend_context,
1317 .start = adreno_start,
1318 .stop = adreno_stop,
1319 .getproperty = adreno_getproperty,
1320 .waittimestamp = adreno_waittimestamp,
1321 .readtimestamp = adreno_readtimestamp,
1322 .issueibcmds = adreno_ringbuffer_issueibcmds,
1323 .ioctl = adreno_ioctl,
1324 .setup_pt = adreno_setup_pt,
1325 .cleanup_pt = adreno_cleanup_pt,
1326 .power_stats = adreno_power_stats,
1327 .irqctrl = adreno_irqctrl,
Jordan Crousea0758f22011-12-07 11:19:22 -07001328 .gpuid = adreno_gpuid,
Jordan Crouse156cfbc2012-01-24 09:32:04 -07001329 .snapshot = adreno_snapshot,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001330 /* Optional functions */
1331 .setstate = adreno_setstate,
1332 .drawctxt_create = adreno_drawctxt_create,
1333 .drawctxt_destroy = adreno_drawctxt_destroy,
1334};
1335
1336static struct platform_device_id adreno_id_table[] = {
1337 { DEVICE_3D0_NAME, (kernel_ulong_t)&device_3d0.dev, },
1338 { },
1339};
1340MODULE_DEVICE_TABLE(platform, adreno_id_table);
1341
1342static struct platform_driver adreno_platform_driver = {
1343 .probe = adreno_probe,
1344 .remove = __devexit_p(adreno_remove),
1345 .suspend = kgsl_suspend_driver,
1346 .resume = kgsl_resume_driver,
1347 .id_table = adreno_id_table,
1348 .driver = {
1349 .owner = THIS_MODULE,
1350 .name = DEVICE_3D_NAME,
1351 .pm = &kgsl_pm_ops,
1352 }
1353};
1354
1355static int __init kgsl_3d_init(void)
1356{
1357 return platform_driver_register(&adreno_platform_driver);
1358}
1359
1360static void __exit kgsl_3d_exit(void)
1361{
1362 platform_driver_unregister(&adreno_platform_driver);
1363}
1364
1365module_init(kgsl_3d_init);
1366module_exit(kgsl_3d_exit);
1367
1368MODULE_DESCRIPTION("3D Graphics driver");
1369MODULE_VERSION("1.2");
1370MODULE_LICENSE("GPL v2");
1371MODULE_ALIAS("platform:kgsl_3d");