| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 1 | /* | 
|  | 2 | *  linux/arch/arm/common/gic.c | 
|  | 3 | * | 
|  | 4 | *  Copyright (C) 2002 ARM Limited, All Rights Reserved. | 
|  | 5 | * | 
|  | 6 | * This program is free software; you can redistribute it and/or modify | 
|  | 7 | * it under the terms of the GNU General Public License version 2 as | 
|  | 8 | * published by the Free Software Foundation. | 
|  | 9 | * | 
|  | 10 | * Interrupt architecture for the GIC: | 
|  | 11 | * | 
|  | 12 | * o There is one Interrupt Distributor, which receives interrupts | 
|  | 13 | *   from system devices and sends them to the Interrupt Controllers. | 
|  | 14 | * | 
|  | 15 | * o There is one CPU Interface per CPU, which sends interrupts sent | 
|  | 16 | *   by the Distributor, and interrupts generated locally, to the | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 17 | *   associated CPU. The base address of the CPU interface is usually | 
|  | 18 | *   aliased so that the same address points to different chips depending | 
|  | 19 | *   on the CPU it is accessed from. | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 20 | * | 
|  | 21 | * Note that IRQs 0-31 are special - they are local to each CPU. | 
|  | 22 | * As such, the enable set/clear, pending set/clear and active bit | 
|  | 23 | * registers are banked per-cpu for these sources. | 
|  | 24 | */ | 
|  | 25 | #include <linux/init.h> | 
|  | 26 | #include <linux/kernel.h> | 
|  | 27 | #include <linux/list.h> | 
|  | 28 | #include <linux/smp.h> | 
| Catalin Marinas | dcb86e8 | 2005-08-31 21:45:14 +0100 | [diff] [blame] | 29 | #include <linux/cpumask.h> | 
| Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 30 | #include <linux/io.h> | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 31 |  | 
|  | 32 | #include <asm/irq.h> | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 33 | #include <asm/mach/irq.h> | 
|  | 34 | #include <asm/hardware/gic.h> | 
|  | 35 |  | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 36 | static DEFINE_SPINLOCK(irq_controller_lock); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 37 |  | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 38 | struct gic_chip_data { | 
|  | 39 | unsigned int irq_offset; | 
|  | 40 | void __iomem *dist_base; | 
|  | 41 | void __iomem *cpu_base; | 
|  | 42 | }; | 
|  | 43 |  | 
|  | 44 | #ifndef MAX_GIC_NR | 
|  | 45 | #define MAX_GIC_NR	1 | 
|  | 46 | #endif | 
|  | 47 |  | 
|  | 48 | static struct gic_chip_data gic_data[MAX_GIC_NR]; | 
|  | 49 |  | 
|  | 50 | static inline void __iomem *gic_dist_base(unsigned int irq) | 
|  | 51 | { | 
|  | 52 | struct gic_chip_data *gic_data = get_irq_chip_data(irq); | 
|  | 53 | return gic_data->dist_base; | 
|  | 54 | } | 
|  | 55 |  | 
|  | 56 | static inline void __iomem *gic_cpu_base(unsigned int irq) | 
|  | 57 | { | 
|  | 58 | struct gic_chip_data *gic_data = get_irq_chip_data(irq); | 
|  | 59 | return gic_data->cpu_base; | 
|  | 60 | } | 
|  | 61 |  | 
|  | 62 | static inline unsigned int gic_irq(unsigned int irq) | 
|  | 63 | { | 
|  | 64 | struct gic_chip_data *gic_data = get_irq_chip_data(irq); | 
|  | 65 | return irq - gic_data->irq_offset; | 
|  | 66 | } | 
|  | 67 |  | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 68 | /* | 
|  | 69 | * Routines to acknowledge, disable and enable interrupts | 
|  | 70 | * | 
|  | 71 | * Linux assumes that when we're done with an interrupt we need to | 
|  | 72 | * unmask it, in the same way we need to unmask an interrupt when | 
|  | 73 | * we first enable it. | 
|  | 74 | * | 
| Simon Arlott | 6cbdc8c | 2007-05-11 20:40:30 +0100 | [diff] [blame] | 75 | * The GIC has a separate notion of "end of interrupt" to re-enable | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 76 | * an interrupt after handling, in order to support hardware | 
|  | 77 | * prioritisation. | 
|  | 78 | * | 
|  | 79 | * We can make the GIC behave in the way that Linux expects by making | 
|  | 80 | * our "acknowledge" routine disable the interrupt, then mark it as | 
|  | 81 | * complete. | 
|  | 82 | */ | 
|  | 83 | static void gic_ack_irq(unsigned int irq) | 
|  | 84 | { | 
|  | 85 | u32 mask = 1 << (irq % 32); | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 86 |  | 
|  | 87 | spin_lock(&irq_controller_lock); | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 88 | writel(mask, gic_dist_base(irq) + GIC_DIST_ENABLE_CLEAR + (gic_irq(irq) / 32) * 4); | 
|  | 89 | writel(gic_irq(irq), gic_cpu_base(irq) + GIC_CPU_EOI); | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 90 | spin_unlock(&irq_controller_lock); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 91 | } | 
|  | 92 |  | 
|  | 93 | static void gic_mask_irq(unsigned int irq) | 
|  | 94 | { | 
|  | 95 | u32 mask = 1 << (irq % 32); | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 96 |  | 
|  | 97 | spin_lock(&irq_controller_lock); | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 98 | writel(mask, gic_dist_base(irq) + GIC_DIST_ENABLE_CLEAR + (gic_irq(irq) / 32) * 4); | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 99 | spin_unlock(&irq_controller_lock); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 100 | } | 
|  | 101 |  | 
|  | 102 | static void gic_unmask_irq(unsigned int irq) | 
|  | 103 | { | 
|  | 104 | u32 mask = 1 << (irq % 32); | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 105 |  | 
|  | 106 | spin_lock(&irq_controller_lock); | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 107 | writel(mask, gic_dist_base(irq) + GIC_DIST_ENABLE_SET + (gic_irq(irq) / 32) * 4); | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 108 | spin_unlock(&irq_controller_lock); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 109 | } | 
|  | 110 |  | 
| Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 111 | static int gic_set_type(unsigned int irq, unsigned int type) | 
|  | 112 | { | 
|  | 113 | void __iomem *base = gic_dist_base(irq); | 
|  | 114 | unsigned int gicirq = gic_irq(irq); | 
|  | 115 | u32 enablemask = 1 << (gicirq % 32); | 
|  | 116 | u32 enableoff = (gicirq / 32) * 4; | 
|  | 117 | u32 confmask = 0x2 << ((gicirq % 16) * 2); | 
|  | 118 | u32 confoff = (gicirq / 16) * 4; | 
|  | 119 | bool enabled = false; | 
|  | 120 | u32 val; | 
|  | 121 |  | 
|  | 122 | /* Interrupt configuration for SGIs can't be changed */ | 
|  | 123 | if (gicirq < 16) | 
|  | 124 | return -EINVAL; | 
|  | 125 |  | 
|  | 126 | if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING) | 
|  | 127 | return -EINVAL; | 
|  | 128 |  | 
|  | 129 | spin_lock(&irq_controller_lock); | 
|  | 130 |  | 
|  | 131 | val = readl(base + GIC_DIST_CONFIG + confoff); | 
|  | 132 | if (type == IRQ_TYPE_LEVEL_HIGH) | 
|  | 133 | val &= ~confmask; | 
|  | 134 | else if (type == IRQ_TYPE_EDGE_RISING) | 
|  | 135 | val |= confmask; | 
|  | 136 |  | 
|  | 137 | /* | 
|  | 138 | * As recommended by the spec, disable the interrupt before changing | 
|  | 139 | * the configuration | 
|  | 140 | */ | 
|  | 141 | if (readl(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) { | 
|  | 142 | writel(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff); | 
|  | 143 | enabled = true; | 
|  | 144 | } | 
|  | 145 |  | 
|  | 146 | writel(val, base + GIC_DIST_CONFIG + confoff); | 
|  | 147 |  | 
|  | 148 | if (enabled) | 
|  | 149 | writel(enablemask, base + GIC_DIST_ENABLE_SET + enableoff); | 
|  | 150 |  | 
|  | 151 | spin_unlock(&irq_controller_lock); | 
|  | 152 |  | 
|  | 153 | return 0; | 
|  | 154 | } | 
|  | 155 |  | 
| Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 156 | #ifdef CONFIG_SMP | 
| Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 157 | static int gic_set_cpu(unsigned int irq, const struct cpumask *mask_val) | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 158 | { | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 159 | void __iomem *reg = gic_dist_base(irq) + GIC_DIST_TARGET + (gic_irq(irq) & ~3); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 160 | unsigned int shift = (irq % 4) * 8; | 
| Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 161 | unsigned int cpu = cpumask_first(mask_val); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 162 | u32 val; | 
|  | 163 |  | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 164 | spin_lock(&irq_controller_lock); | 
| Catalin Marinas | 41184f6 | 2009-06-19 11:30:12 +0100 | [diff] [blame] | 165 | irq_desc[irq].node = cpu; | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 166 | val = readl(reg) & ~(0xff << shift); | 
|  | 167 | val |= 1 << (cpu + shift); | 
|  | 168 | writel(val, reg); | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 169 | spin_unlock(&irq_controller_lock); | 
| Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 170 |  | 
|  | 171 | return 0; | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 172 | } | 
| Catalin Marinas | a06f546 | 2005-09-30 16:07:05 +0100 | [diff] [blame] | 173 | #endif | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 174 |  | 
| Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 175 | static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc) | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 176 | { | 
|  | 177 | struct gic_chip_data *chip_data = get_irq_data(irq); | 
|  | 178 | struct irq_chip *chip = get_irq_chip(irq); | 
| Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 179 | unsigned int cascade_irq, gic_irq; | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 180 | unsigned long status; | 
|  | 181 |  | 
|  | 182 | /* primary controller ack'ing */ | 
|  | 183 | chip->ack(irq); | 
|  | 184 |  | 
|  | 185 | spin_lock(&irq_controller_lock); | 
|  | 186 | status = readl(chip_data->cpu_base + GIC_CPU_INTACK); | 
|  | 187 | spin_unlock(&irq_controller_lock); | 
|  | 188 |  | 
| Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 189 | gic_irq = (status & 0x3ff); | 
|  | 190 | if (gic_irq == 1023) | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 191 | goto out; | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 192 |  | 
| Russell King | 0f347bb | 2007-05-17 10:11:34 +0100 | [diff] [blame] | 193 | cascade_irq = gic_irq + chip_data->irq_offset; | 
|  | 194 | if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS)) | 
|  | 195 | do_bad_IRQ(cascade_irq, desc); | 
|  | 196 | else | 
|  | 197 | generic_handle_irq(cascade_irq); | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 198 |  | 
|  | 199 | out: | 
|  | 200 | /* primary controller unmasking */ | 
|  | 201 | chip->unmask(irq); | 
|  | 202 | } | 
|  | 203 |  | 
| David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 204 | static struct irq_chip gic_chip = { | 
|  | 205 | .name		= "GIC", | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 206 | .ack		= gic_ack_irq, | 
|  | 207 | .mask		= gic_mask_irq, | 
|  | 208 | .unmask		= gic_unmask_irq, | 
| Rabin Vincent | 5c0c1f0 | 2010-05-28 04:37:38 +0100 | [diff] [blame] | 209 | .set_type	= gic_set_type, | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 210 | #ifdef CONFIG_SMP | 
| Thomas Gleixner | c4bfa28 | 2006-07-01 22:32:14 +0100 | [diff] [blame] | 211 | .set_affinity	= gic_set_cpu, | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 212 | #endif | 
|  | 213 | }; | 
|  | 214 |  | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 215 | void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq) | 
|  | 216 | { | 
|  | 217 | if (gic_nr >= MAX_GIC_NR) | 
|  | 218 | BUG(); | 
|  | 219 | if (set_irq_data(irq, &gic_data[gic_nr]) != 0) | 
|  | 220 | BUG(); | 
|  | 221 | set_irq_chained_handler(irq, gic_handle_cascade_irq); | 
|  | 222 | } | 
|  | 223 |  | 
|  | 224 | void __init gic_dist_init(unsigned int gic_nr, void __iomem *base, | 
|  | 225 | unsigned int irq_start) | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 226 | { | 
|  | 227 | unsigned int max_irq, i; | 
|  | 228 | u32 cpumask = 1 << smp_processor_id(); | 
|  | 229 |  | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 230 | if (gic_nr >= MAX_GIC_NR) | 
|  | 231 | BUG(); | 
|  | 232 |  | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 233 | cpumask |= cpumask << 8; | 
|  | 234 | cpumask |= cpumask << 16; | 
|  | 235 |  | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 236 | gic_data[gic_nr].dist_base = base; | 
|  | 237 | gic_data[gic_nr].irq_offset = (irq_start - 1) & ~31; | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 238 |  | 
|  | 239 | writel(0, base + GIC_DIST_CTRL); | 
|  | 240 |  | 
|  | 241 | /* | 
|  | 242 | * Find out how many interrupts are supported. | 
|  | 243 | */ | 
|  | 244 | max_irq = readl(base + GIC_DIST_CTR) & 0x1f; | 
|  | 245 | max_irq = (max_irq + 1) * 32; | 
|  | 246 |  | 
|  | 247 | /* | 
|  | 248 | * The GIC only supports up to 1020 interrupt sources. | 
|  | 249 | * Limit this to either the architected maximum, or the | 
|  | 250 | * platform maximum. | 
|  | 251 | */ | 
|  | 252 | if (max_irq > max(1020, NR_IRQS)) | 
|  | 253 | max_irq = max(1020, NR_IRQS); | 
|  | 254 |  | 
|  | 255 | /* | 
|  | 256 | * Set all global interrupts to be level triggered, active low. | 
|  | 257 | */ | 
|  | 258 | for (i = 32; i < max_irq; i += 16) | 
|  | 259 | writel(0, base + GIC_DIST_CONFIG + i * 4 / 16); | 
|  | 260 |  | 
|  | 261 | /* | 
|  | 262 | * Set all global interrupts to this CPU only. | 
|  | 263 | */ | 
|  | 264 | for (i = 32; i < max_irq; i += 4) | 
|  | 265 | writel(cpumask, base + GIC_DIST_TARGET + i * 4 / 4); | 
|  | 266 |  | 
|  | 267 | /* | 
|  | 268 | * Set priority on all interrupts. | 
|  | 269 | */ | 
|  | 270 | for (i = 0; i < max_irq; i += 4) | 
|  | 271 | writel(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4); | 
|  | 272 |  | 
|  | 273 | /* | 
|  | 274 | * Disable all interrupts. | 
|  | 275 | */ | 
|  | 276 | for (i = 0; i < max_irq; i += 32) | 
|  | 277 | writel(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32); | 
|  | 278 |  | 
|  | 279 | /* | 
|  | 280 | * Setup the Linux IRQ subsystem. | 
|  | 281 | */ | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 282 | for (i = irq_start; i < gic_data[gic_nr].irq_offset + max_irq; i++) { | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 283 | set_irq_chip(i, &gic_chip); | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 284 | set_irq_chip_data(i, &gic_data[gic_nr]); | 
| Russell King | 10dd5ce | 2006-11-23 11:41:32 +0000 | [diff] [blame] | 285 | set_irq_handler(i, handle_level_irq); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 286 | set_irq_flags(i, IRQF_VALID | IRQF_PROBE); | 
|  | 287 | } | 
|  | 288 |  | 
|  | 289 | writel(1, base + GIC_DIST_CTRL); | 
|  | 290 | } | 
|  | 291 |  | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 292 | void __cpuinit gic_cpu_init(unsigned int gic_nr, void __iomem *base) | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 293 | { | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 294 | if (gic_nr >= MAX_GIC_NR) | 
|  | 295 | BUG(); | 
|  | 296 |  | 
|  | 297 | gic_data[gic_nr].cpu_base = base; | 
|  | 298 |  | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 299 | writel(0xf0, base + GIC_CPU_PRIMASK); | 
|  | 300 | writel(1, base + GIC_CPU_CTRL); | 
|  | 301 | } | 
|  | 302 |  | 
|  | 303 | #ifdef CONFIG_SMP | 
| Russell King | 8266810 | 2009-05-17 16:20:18 +0100 | [diff] [blame] | 304 | void gic_raise_softirq(const struct cpumask *mask, unsigned int irq) | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 305 | { | 
| Russell King | 8266810 | 2009-05-17 16:20:18 +0100 | [diff] [blame] | 306 | unsigned long map = *cpus_addr(*mask); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 307 |  | 
| Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 308 | /* this always happens on GIC0 */ | 
|  | 309 | writel(map << 16 | irq, gic_data[0].dist_base + GIC_DIST_SOFTINT); | 
| Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 310 | } | 
|  | 311 | #endif |