Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1 | #undef DEBUG |
| 2 | |
| 3 | /* |
| 4 | * ARM performance counter support. |
| 5 | * |
| 6 | * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles |
Will Deacon | 43eab87 | 2010-11-13 19:04:32 +0000 | [diff] [blame] | 7 | * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com> |
Jean PIHET | 796d129 | 2010-01-26 18:51:05 +0100 | [diff] [blame] | 8 | * |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 9 | * This code is based on the sparc64 perf event code, which is in turn based |
| 10 | * on the x86 code. Callchain code is based on the ARM OProfile backtrace |
| 11 | * code. |
| 12 | */ |
| 13 | #define pr_fmt(fmt) "hw perfevents: " fmt |
| 14 | |
Mark Rutland | 7325eae | 2011-08-23 11:59:49 +0100 | [diff] [blame] | 15 | #include <linux/bitmap.h> |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 16 | #include <linux/interrupt.h> |
| 17 | #include <linux/kernel.h> |
Paul Gortmaker | ecea4ab | 2011-07-22 10:58:34 -0400 | [diff] [blame] | 18 | #include <linux/export.h> |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 19 | #include <linux/perf_event.h> |
Will Deacon | 49c006b | 2010-04-29 17:13:24 +0100 | [diff] [blame] | 20 | #include <linux/platform_device.h> |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 21 | #include <linux/spinlock.h> |
| 22 | #include <linux/uaccess.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 23 | #include <linux/irq.h> |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 24 | |
| 25 | #include <asm/cputype.h> |
| 26 | #include <asm/irq.h> |
| 27 | #include <asm/irq_regs.h> |
| 28 | #include <asm/pmu.h> |
| 29 | #include <asm/stacktrace.h> |
| 30 | |
Ashwin Chaugule | f53fe44 | 2012-06-07 13:41:37 -0400 | [diff] [blame] | 31 | #include <linux/cpu_pm.h> |
| 32 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 33 | /* |
Will Deacon | ecf5a89 | 2011-07-19 22:43:28 +0100 | [diff] [blame] | 34 | * ARMv6 supports a maximum of 3 events, starting from index 0. If we add |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 35 | * another platform that supports more, we need to increase this to be the |
| 36 | * largest of all platforms. |
Jean PIHET | 796d129 | 2010-01-26 18:51:05 +0100 | [diff] [blame] | 37 | * |
| 38 | * ARMv7 supports up to 32 events: |
| 39 | * cycle counter CCNT + 31 events counters CNT0..30. |
| 40 | * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters. |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 41 | */ |
Will Deacon | ecf5a89 | 2011-07-19 22:43:28 +0100 | [diff] [blame] | 42 | #define ARMPMU_MAX_HWEVENTS 32 |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 43 | |
Ashwin Chaugule | 5343d0c | 2012-09-06 17:49:31 -0400 | [diff] [blame] | 44 | static DEFINE_PER_CPU(u32, from_idle); |
Mark Rutland | 3fc2c83 | 2011-06-24 11:30:59 +0100 | [diff] [blame] | 45 | static DEFINE_PER_CPU(struct perf_event * [ARMPMU_MAX_HWEVENTS], hw_events); |
| 46 | static DEFINE_PER_CPU(unsigned long [BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)], used_mask); |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 47 | static DEFINE_PER_CPU(struct pmu_hw_events, cpu_hw_events); |
Will Deacon | 181193f | 2010-04-30 11:32:44 +0100 | [diff] [blame] | 48 | |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 49 | #define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu)) |
| 50 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 51 | /* Set at runtime when we know what CPU type we are. */ |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 52 | static struct arm_pmu *cpu_pmu; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 53 | |
Will Deacon | 181193f | 2010-04-30 11:32:44 +0100 | [diff] [blame] | 54 | enum arm_perf_pmu_ids |
| 55 | armpmu_get_pmu_id(void) |
| 56 | { |
| 57 | int id = -ENODEV; |
| 58 | |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 59 | if (cpu_pmu != NULL) |
| 60 | id = cpu_pmu->id; |
Will Deacon | 181193f | 2010-04-30 11:32:44 +0100 | [diff] [blame] | 61 | |
| 62 | return id; |
| 63 | } |
| 64 | EXPORT_SYMBOL_GPL(armpmu_get_pmu_id); |
| 65 | |
Will Deacon | feb45d0 | 2011-11-14 10:33:05 +0000 | [diff] [blame] | 66 | int perf_num_counters(void) |
Will Deacon | 929f519 | 2010-04-30 11:34:26 +0100 | [diff] [blame] | 67 | { |
| 68 | int max_events = 0; |
| 69 | |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 70 | if (cpu_pmu != NULL) |
| 71 | max_events = cpu_pmu->num_events; |
Will Deacon | 929f519 | 2010-04-30 11:34:26 +0100 | [diff] [blame] | 72 | |
| 73 | return max_events; |
| 74 | } |
Matt Fleming | 3bf101b | 2010-09-27 20:22:24 +0100 | [diff] [blame] | 75 | EXPORT_SYMBOL_GPL(perf_num_counters); |
| 76 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 77 | #define HW_OP_UNSUPPORTED 0xFFFF |
| 78 | |
| 79 | #define C(_x) \ |
| 80 | PERF_COUNT_HW_CACHE_##_x |
| 81 | |
| 82 | #define CACHE_OP_UNSUPPORTED 0xFFFF |
| 83 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 84 | static int |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 85 | armpmu_map_cache_event(unsigned (*cache_map) |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 86 | [PERF_COUNT_HW_CACHE_MAX] |
| 87 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 88 | [PERF_COUNT_HW_CACHE_RESULT_MAX], |
| 89 | u64 config) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 90 | { |
| 91 | unsigned int cache_type, cache_op, cache_result, ret; |
| 92 | |
| 93 | cache_type = (config >> 0) & 0xff; |
| 94 | if (cache_type >= PERF_COUNT_HW_CACHE_MAX) |
| 95 | return -EINVAL; |
| 96 | |
| 97 | cache_op = (config >> 8) & 0xff; |
| 98 | if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX) |
| 99 | return -EINVAL; |
| 100 | |
| 101 | cache_result = (config >> 16) & 0xff; |
| 102 | if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX) |
| 103 | return -EINVAL; |
| 104 | |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 105 | ret = (int)(*cache_map)[cache_type][cache_op][cache_result]; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 106 | |
| 107 | if (ret == CACHE_OP_UNSUPPORTED) |
| 108 | return -ENOENT; |
| 109 | |
| 110 | return ret; |
| 111 | } |
| 112 | |
| 113 | static int |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 114 | armpmu_map_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config) |
Will Deacon | 84fee97 | 2010-11-13 17:13:56 +0000 | [diff] [blame] | 115 | { |
Stephen Boyd | b5bebaf | 2013-08-08 18:41:59 +0100 | [diff] [blame] | 116 | int mapping; |
| 117 | |
| 118 | if (config >= PERF_COUNT_HW_MAX) |
| 119 | return -EINVAL; |
| 120 | |
| 121 | mapping = (*event_map)[config]; |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 122 | return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping; |
Will Deacon | 84fee97 | 2010-11-13 17:13:56 +0000 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | static int |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 126 | armpmu_map_raw_event(u32 raw_event_mask, u64 config) |
Will Deacon | 84fee97 | 2010-11-13 17:13:56 +0000 | [diff] [blame] | 127 | { |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 128 | return (int)(config & raw_event_mask); |
| 129 | } |
| 130 | |
| 131 | static int map_cpu_event(struct perf_event *event, |
| 132 | const unsigned (*event_map)[PERF_COUNT_HW_MAX], |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 133 | unsigned (*cache_map) |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 134 | [PERF_COUNT_HW_CACHE_MAX] |
| 135 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 136 | [PERF_COUNT_HW_CACHE_RESULT_MAX], |
| 137 | u32 raw_event_mask) |
| 138 | { |
| 139 | u64 config = event->attr.config; |
| 140 | |
| 141 | switch (event->attr.type) { |
| 142 | case PERF_TYPE_HARDWARE: |
| 143 | return armpmu_map_event(event_map, config); |
| 144 | case PERF_TYPE_HW_CACHE: |
| 145 | return armpmu_map_cache_event(cache_map, config); |
| 146 | case PERF_TYPE_RAW: |
| 147 | return armpmu_map_raw_event(raw_event_mask, config); |
| 148 | } |
| 149 | |
| 150 | return -ENOENT; |
Will Deacon | 84fee97 | 2010-11-13 17:13:56 +0000 | [diff] [blame] | 151 | } |
| 152 | |
Mark Rutland | 0ce4708 | 2011-05-19 10:07:57 +0100 | [diff] [blame] | 153 | int |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 154 | armpmu_event_set_period(struct perf_event *event, |
| 155 | struct hw_perf_event *hwc, |
| 156 | int idx) |
| 157 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 158 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 159 | s64 left = local64_read(&hwc->period_left); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 160 | s64 period = hwc->sample_period; |
| 161 | int ret = 0; |
| 162 | |
| 163 | if (unlikely(left <= -period)) { |
| 164 | left = period; |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 165 | local64_set(&hwc->period_left, left); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 166 | hwc->last_period = period; |
| 167 | ret = 1; |
| 168 | } |
| 169 | |
| 170 | if (unlikely(left <= 0)) { |
| 171 | left += period; |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 172 | local64_set(&hwc->period_left, left); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 173 | hwc->last_period = period; |
| 174 | ret = 1; |
| 175 | } |
| 176 | |
| 177 | if (left > (s64)armpmu->max_period) |
| 178 | left = armpmu->max_period; |
| 179 | |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 180 | local64_set(&hwc->prev_count, (u64)-left); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 181 | |
| 182 | armpmu->write_counter(idx, (u64)(-left) & 0xffffffff); |
| 183 | |
| 184 | perf_event_update_userpage(event); |
| 185 | |
| 186 | return ret; |
| 187 | } |
| 188 | |
Mark Rutland | 0ce4708 | 2011-05-19 10:07:57 +0100 | [diff] [blame] | 189 | u64 |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 190 | armpmu_event_update(struct perf_event *event, |
| 191 | struct hw_perf_event *hwc, |
Will Deacon | 5727347 | 2012-03-06 17:33:17 +0100 | [diff] [blame] | 192 | int idx) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 193 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 194 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Will Deacon | a737823 | 2011-03-25 17:12:37 +0100 | [diff] [blame] | 195 | u64 delta, prev_raw_count, new_raw_count; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 196 | |
| 197 | again: |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 198 | prev_raw_count = local64_read(&hwc->prev_count); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 199 | new_raw_count = armpmu->read_counter(idx); |
| 200 | |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 201 | if (local64_cmpxchg(&hwc->prev_count, prev_raw_count, |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 202 | new_raw_count) != prev_raw_count) |
| 203 | goto again; |
| 204 | |
Will Deacon | 5727347 | 2012-03-06 17:33:17 +0100 | [diff] [blame] | 205 | delta = (new_raw_count - prev_raw_count) & armpmu->max_period; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 206 | |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 207 | local64_add(delta, &event->count); |
| 208 | local64_sub(delta, &hwc->period_left); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 209 | |
| 210 | return new_raw_count; |
| 211 | } |
| 212 | |
| 213 | static void |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 214 | armpmu_read(struct perf_event *event) |
| 215 | { |
| 216 | struct hw_perf_event *hwc = &event->hw; |
| 217 | |
| 218 | /* Don't read disabled counters! */ |
| 219 | if (hwc->idx < 0) |
| 220 | return; |
| 221 | |
Will Deacon | 5727347 | 2012-03-06 17:33:17 +0100 | [diff] [blame] | 222 | armpmu_event_update(event, hwc, hwc->idx); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 223 | } |
| 224 | |
| 225 | static void |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 226 | armpmu_stop(struct perf_event *event, int flags) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 227 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 228 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 229 | struct hw_perf_event *hwc = &event->hw; |
| 230 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 231 | /* |
| 232 | * ARM pmu always has to update the counter, so ignore |
| 233 | * PERF_EF_UPDATE, see comments in armpmu_start(). |
| 234 | */ |
| 235 | if (!(hwc->state & PERF_HES_STOPPED)) { |
| 236 | armpmu->disable(hwc, hwc->idx); |
| 237 | barrier(); /* why? */ |
Will Deacon | 5727347 | 2012-03-06 17:33:17 +0100 | [diff] [blame] | 238 | armpmu_event_update(event, hwc, hwc->idx); |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 239 | hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE; |
| 240 | } |
| 241 | } |
| 242 | |
| 243 | static void |
| 244 | armpmu_start(struct perf_event *event, int flags) |
| 245 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 246 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 247 | struct hw_perf_event *hwc = &event->hw; |
| 248 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 249 | /* |
| 250 | * ARM pmu always has to reprogram the period, so ignore |
| 251 | * PERF_EF_RELOAD, see the comment below. |
| 252 | */ |
| 253 | if (flags & PERF_EF_RELOAD) |
| 254 | WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE)); |
| 255 | |
| 256 | hwc->state = 0; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 257 | /* |
| 258 | * Set the period again. Some counters can't be stopped, so when we |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 259 | * were stopped we simply disabled the IRQ source and the counter |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 260 | * may have been left counting. If we don't do this step then we may |
| 261 | * get an interrupt too soon or *way* too late if the overflow has |
| 262 | * happened since disabling. |
| 263 | */ |
| 264 | armpmu_event_set_period(event, hwc, hwc->idx); |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 265 | armpmu->enable(hwc, hwc->idx, event->cpu); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 266 | } |
| 267 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 268 | static void |
| 269 | armpmu_del(struct perf_event *event, int flags) |
| 270 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 271 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 272 | struct pmu_hw_events *hw_events = armpmu->get_hw_events(); |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 273 | struct hw_perf_event *hwc = &event->hw; |
| 274 | int idx = hwc->idx; |
| 275 | |
| 276 | WARN_ON(idx < 0); |
| 277 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 278 | armpmu_stop(event, PERF_EF_UPDATE); |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 279 | hw_events->events[idx] = NULL; |
| 280 | clear_bit(idx, hw_events->used_mask); |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 281 | |
Ashwin Chaugule | 66a8a86 | 2012-06-13 14:58:04 -0400 | [diff] [blame] | 282 | /* Clear event constraints. */ |
| 283 | if (armpmu->clear_event_constraints) |
| 284 | armpmu->clear_event_constraints(event); |
| 285 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 286 | perf_event_update_userpage(event); |
| 287 | } |
| 288 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 289 | static int |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 290 | armpmu_add(struct perf_event *event, int flags) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 291 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 292 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 293 | struct pmu_hw_events *hw_events = armpmu->get_hw_events(); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 294 | struct hw_perf_event *hwc = &event->hw; |
| 295 | int idx; |
| 296 | int err = 0; |
| 297 | |
Peter Zijlstra | 33696fc | 2010-06-14 08:49:00 +0200 | [diff] [blame] | 298 | perf_pmu_disable(event->pmu); |
Ashwin Chaugule | 66a8a86 | 2012-06-13 14:58:04 -0400 | [diff] [blame] | 299 | /* |
| 300 | * Tests if event is constrained. If not sets it so that next |
| 301 | * collision can be detected. |
| 302 | */ |
| 303 | if (armpmu->test_set_event_constraints) |
| 304 | if (armpmu->test_set_event_constraints(event) < 0) { |
| 305 | pr_err("Event: %llx failed constraint check.\n", |
| 306 | event->attr.config); |
| 307 | event->state = PERF_EVENT_STATE_OFF; |
| 308 | goto out; |
| 309 | } |
Peter Zijlstra | 24cd7f5 | 2010-06-11 17:32:03 +0200 | [diff] [blame] | 310 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 311 | /* If we don't have a space for the counter then finish early. */ |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 312 | idx = armpmu->get_event_idx(hw_events, hwc); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 313 | if (idx < 0) { |
| 314 | err = idx; |
| 315 | goto out; |
| 316 | } |
| 317 | |
| 318 | /* |
| 319 | * If there is an event in the counter we are going to use then make |
| 320 | * sure it is disabled. |
| 321 | */ |
| 322 | event->hw.idx = idx; |
| 323 | armpmu->disable(hwc, idx); |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 324 | hw_events->events[idx] = event; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 325 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 326 | hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE; |
| 327 | if (flags & PERF_EF_START) |
| 328 | armpmu_start(event, PERF_EF_RELOAD); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 329 | |
| 330 | /* Propagate our changes to the userspace mapping. */ |
| 331 | perf_event_update_userpage(event); |
| 332 | |
| 333 | out: |
Peter Zijlstra | 33696fc | 2010-06-14 08:49:00 +0200 | [diff] [blame] | 334 | perf_pmu_enable(event->pmu); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 335 | return err; |
| 336 | } |
| 337 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 338 | static int |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 339 | validate_event(struct pmu_hw_events *hw_events, |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 340 | struct perf_event *event) |
| 341 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 342 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 343 | struct hw_perf_event fake_event = event->hw; |
Mark Rutland | 7b9f72c | 2011-04-27 16:22:21 +0100 | [diff] [blame] | 344 | struct pmu *leader_pmu = event->group_leader->pmu; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 345 | |
Will Deacon | baab942 | 2013-08-07 23:39:41 +0100 | [diff] [blame] | 346 | if (is_software_event(event)) |
| 347 | return 1; |
| 348 | |
Mark Rutland | 7b9f72c | 2011-04-27 16:22:21 +0100 | [diff] [blame] | 349 | if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF) |
Will Deacon | 65b4711 | 2010-09-02 09:32:08 +0100 | [diff] [blame] | 350 | return 1; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 351 | |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 352 | return armpmu->get_event_idx(hw_events, &fake_event) >= 0; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 353 | } |
| 354 | |
| 355 | static int |
| 356 | validate_group(struct perf_event *event) |
| 357 | { |
| 358 | struct perf_event *sibling, *leader = event->group_leader; |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 359 | struct pmu_hw_events fake_pmu; |
Will Deacon | bce34d1 | 2011-11-17 15:05:14 +0000 | [diff] [blame] | 360 | DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 361 | |
Will Deacon | bce34d1 | 2011-11-17 15:05:14 +0000 | [diff] [blame] | 362 | /* |
| 363 | * Initialise the fake PMU. We only need to populate the |
| 364 | * used_mask for the purposes of validation. |
| 365 | */ |
| 366 | memset(fake_used_mask, 0, sizeof(fake_used_mask)); |
| 367 | fake_pmu.used_mask = fake_used_mask; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 368 | |
| 369 | if (!validate_event(&fake_pmu, leader)) |
Peter Zijlstra | aa2bc1a | 2011-11-09 17:56:37 +0100 | [diff] [blame] | 370 | return -EINVAL; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 371 | |
| 372 | list_for_each_entry(sibling, &leader->sibling_list, group_entry) { |
| 373 | if (!validate_event(&fake_pmu, sibling)) |
Peter Zijlstra | aa2bc1a | 2011-11-09 17:56:37 +0100 | [diff] [blame] | 374 | return -EINVAL; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | if (!validate_event(&fake_pmu, event)) |
Peter Zijlstra | aa2bc1a | 2011-11-09 17:56:37 +0100 | [diff] [blame] | 378 | return -EINVAL; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 379 | |
| 380 | return 0; |
| 381 | } |
| 382 | |
Rabin Vincent | 0e25a5c | 2011-02-08 09:24:36 +0530 | [diff] [blame] | 383 | static irqreturn_t armpmu_platform_irq(int irq, void *dev) |
| 384 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 385 | struct arm_pmu *armpmu = (struct arm_pmu *) dev; |
Mark Rutland | a9356a0 | 2011-05-04 09:23:15 +0100 | [diff] [blame] | 386 | struct platform_device *plat_device = armpmu->plat_device; |
| 387 | struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev); |
Rabin Vincent | 0e25a5c | 2011-02-08 09:24:36 +0530 | [diff] [blame] | 388 | |
| 389 | return plat->handle_irq(irq, dev, armpmu->handle_irq); |
| 390 | } |
| 391 | |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 392 | int |
Ashwin Chaugule | 4afdedc | 2012-01-17 13:23:50 -0500 | [diff] [blame] | 393 | armpmu_generic_request_irq(int irq, irq_handler_t *handle_irq) |
| 394 | { |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 395 | return request_irq(irq, *handle_irq, |
| 396 | IRQF_DISABLED | IRQF_NOBALANCING, |
| 397 | "armpmu", NULL); |
| 398 | } |
| 399 | |
| 400 | void |
| 401 | armpmu_generic_free_irq(int irq) |
| 402 | { |
| 403 | if (irq >= 0) |
| 404 | free_irq(irq, NULL); |
Ashwin Chaugule | 4afdedc | 2012-01-17 13:23:50 -0500 | [diff] [blame] | 405 | } |
| 406 | |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 407 | static void |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 408 | armpmu_release_hardware(struct arm_pmu *armpmu) |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 409 | { |
| 410 | int i, irq, irqs; |
Mark Rutland | a9356a0 | 2011-05-04 09:23:15 +0100 | [diff] [blame] | 411 | struct platform_device *pmu_device = armpmu->plat_device; |
Ashwin Chaugule | f53fe44 | 2012-06-07 13:41:37 -0400 | [diff] [blame] | 412 | |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 413 | irqs = min(pmu_device->num_resources, num_possible_cpus()); |
| 414 | |
| 415 | for (i = 0; i < irqs; ++i) { |
| 416 | if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs)) |
| 417 | continue; |
| 418 | irq = platform_get_irq(pmu_device, i); |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 419 | armpmu->free_pmu_irq(irq); |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 420 | } |
| 421 | |
Mark Rutland | 7ae18a5 | 2011-06-06 10:37:50 +0100 | [diff] [blame] | 422 | release_pmu(armpmu->type); |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 423 | } |
| 424 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 425 | static int |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 426 | armpmu_reserve_hardware(struct arm_pmu *armpmu) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 427 | { |
Rabin Vincent | 0e25a5c | 2011-02-08 09:24:36 +0530 | [diff] [blame] | 428 | struct arm_pmu_platdata *plat; |
| 429 | irq_handler_t handle_irq; |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 430 | int i, err, irq, irqs; |
Mark Rutland | a9356a0 | 2011-05-04 09:23:15 +0100 | [diff] [blame] | 431 | struct platform_device *pmu_device = armpmu->plat_device; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 432 | |
Will Deacon | e5a2132 | 2011-11-22 18:01:46 +0000 | [diff] [blame] | 433 | if (!pmu_device) |
| 434 | return -ENODEV; |
| 435 | |
Mark Rutland | 7ae18a5 | 2011-06-06 10:37:50 +0100 | [diff] [blame] | 436 | err = reserve_pmu(armpmu->type); |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 437 | if (err) { |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 438 | pr_warning("unable to reserve pmu\n"); |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 439 | return err; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 440 | } |
| 441 | |
Rabin Vincent | 0e25a5c | 2011-02-08 09:24:36 +0530 | [diff] [blame] | 442 | plat = dev_get_platdata(&pmu_device->dev); |
| 443 | if (plat && plat->handle_irq) |
| 444 | handle_irq = armpmu_platform_irq; |
| 445 | else |
| 446 | handle_irq = armpmu->handle_irq; |
| 447 | |
Ashwin Chaugule | 6c755b2 | 2012-10-29 16:30:05 -0400 | [diff] [blame] | 448 | if (plat && plat->request_pmu_irq) |
| 449 | armpmu->request_pmu_irq = plat->request_pmu_irq; |
Ashwin Chaugule | 1f7e7ba | 2012-11-27 14:49:58 -0500 | [diff] [blame] | 450 | else if (!armpmu->request_pmu_irq) |
Ashwin Chaugule | 6c755b2 | 2012-10-29 16:30:05 -0400 | [diff] [blame] | 451 | armpmu->request_pmu_irq = armpmu_generic_request_irq; |
| 452 | |
| 453 | if (plat && plat->free_pmu_irq) |
| 454 | armpmu->free_pmu_irq = plat->free_pmu_irq; |
Ashwin Chaugule | 2f71d2b | 2012-12-06 09:56:15 -0500 | [diff] [blame] | 455 | else if (!armpmu->free_pmu_irq) |
Ashwin Chaugule | 6c755b2 | 2012-10-29 16:30:05 -0400 | [diff] [blame] | 456 | armpmu->free_pmu_irq = armpmu_generic_free_irq; |
| 457 | |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 458 | irqs = min(pmu_device->num_resources, num_possible_cpus()); |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 459 | if (irqs < 1) { |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 460 | pr_err("no irqs for PMUs defined\n"); |
| 461 | return -ENODEV; |
| 462 | } |
| 463 | |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 464 | for (i = 0; i < irqs; ++i) { |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 465 | err = 0; |
Will Deacon | 49c006b | 2010-04-29 17:13:24 +0100 | [diff] [blame] | 466 | irq = platform_get_irq(pmu_device, i); |
| 467 | if (irq < 0) |
| 468 | continue; |
| 469 | |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 470 | /* |
| 471 | * If we have a single PMU interrupt that we can't shift, |
| 472 | * assume that we're running on a uniprocessor machine and |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 473 | * continue. Otherwise, continue without this interrupt. |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 474 | */ |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 475 | if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) { |
| 476 | pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n", |
| 477 | irq, i); |
| 478 | continue; |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 479 | } |
| 480 | |
Ashwin Chaugule | 4afdedc | 2012-01-17 13:23:50 -0500 | [diff] [blame] | 481 | err = armpmu->request_pmu_irq(irq, &handle_irq); |
| 482 | |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 483 | if (err) { |
| 484 | pr_warning("unable to request IRQ%d for %s perf " |
| 485 | "counters\n", irq, armpmu->name); |
| 486 | |
| 487 | armpmu_release_hardware(cpu_pmu); |
| 488 | return err; |
| 489 | } |
| 490 | |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 491 | cpumask_set_cpu(i, &armpmu->active_irqs); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 492 | } |
| 493 | |
Will Deacon | 0b390e2 | 2011-07-27 15:18:59 +0100 | [diff] [blame] | 494 | return 0; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 495 | } |
| 496 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 497 | static void |
| 498 | hw_perf_event_destroy(struct perf_event *event) |
| 499 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 500 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Mark Rutland | 03b7898 | 2011-04-27 11:20:11 +0100 | [diff] [blame] | 501 | atomic_t *active_events = &armpmu->active_events; |
| 502 | struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex; |
| 503 | |
| 504 | if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 505 | armpmu_release_hardware(armpmu); |
Mark Rutland | 03b7898 | 2011-04-27 11:20:11 +0100 | [diff] [blame] | 506 | mutex_unlock(pmu_reserve_mutex); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 507 | } |
| 508 | } |
| 509 | |
| 510 | static int |
Will Deacon | 05d22fd | 2011-07-19 11:57:30 +0100 | [diff] [blame] | 511 | event_requires_mode_exclusion(struct perf_event_attr *attr) |
| 512 | { |
| 513 | return attr->exclude_idle || attr->exclude_user || |
| 514 | attr->exclude_kernel || attr->exclude_hv; |
| 515 | } |
| 516 | |
| 517 | static int |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 518 | __hw_perf_event_init(struct perf_event *event) |
| 519 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 520 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 521 | struct hw_perf_event *hwc = &event->hw; |
| 522 | int mapping, err; |
| 523 | |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 524 | mapping = armpmu->map_event(event); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 525 | |
| 526 | if (mapping < 0) { |
| 527 | pr_debug("event %x:%llx not supported\n", event->attr.type, |
| 528 | event->attr.config); |
| 529 | return mapping; |
| 530 | } |
| 531 | |
| 532 | /* |
Will Deacon | 05d22fd | 2011-07-19 11:57:30 +0100 | [diff] [blame] | 533 | * We don't assign an index until we actually place the event onto |
| 534 | * hardware. Use -1 to signify that we haven't decided where to put it |
| 535 | * yet. For SMP systems, each core has it's own PMU so we can't do any |
| 536 | * clever allocation or constraints checking at this point. |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 537 | */ |
Will Deacon | 05d22fd | 2011-07-19 11:57:30 +0100 | [diff] [blame] | 538 | hwc->idx = -1; |
| 539 | hwc->config_base = 0; |
| 540 | hwc->config = 0; |
| 541 | hwc->event_base = 0; |
| 542 | |
| 543 | /* |
| 544 | * Check whether we need to exclude the counter from certain modes. |
| 545 | */ |
| 546 | if ((!armpmu->set_event_filter || |
| 547 | armpmu->set_event_filter(hwc, &event->attr)) && |
| 548 | event_requires_mode_exclusion(&event->attr)) { |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 549 | pr_debug("ARM performance counters do not support " |
| 550 | "mode exclusion\n"); |
| 551 | return -EPERM; |
| 552 | } |
| 553 | |
Ashwin Chaugule | 66a8a86 | 2012-06-13 14:58:04 -0400 | [diff] [blame] | 554 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 555 | /* |
Will Deacon | 05d22fd | 2011-07-19 11:57:30 +0100 | [diff] [blame] | 556 | * Store the event encoding into the config_base field. |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 557 | */ |
Will Deacon | 05d22fd | 2011-07-19 11:57:30 +0100 | [diff] [blame] | 558 | hwc->config_base |= (unsigned long)mapping; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 559 | |
| 560 | if (!hwc->sample_period) { |
Will Deacon | 5727347 | 2012-03-06 17:33:17 +0100 | [diff] [blame] | 561 | /* |
| 562 | * For non-sampling runs, limit the sample_period to half |
| 563 | * of the counter width. That way, the new counter value |
| 564 | * is far less likely to overtake the previous one unless |
| 565 | * you have some serious IRQ latency issues. |
| 566 | */ |
| 567 | hwc->sample_period = armpmu->max_period >> 1; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 568 | hwc->last_period = hwc->sample_period; |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 569 | local64_set(&hwc->period_left, hwc->sample_period); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 570 | } |
| 571 | |
| 572 | err = 0; |
| 573 | if (event->group_leader != event) { |
| 574 | err = validate_group(event); |
| 575 | if (err) |
| 576 | return -EINVAL; |
| 577 | } |
| 578 | |
| 579 | return err; |
| 580 | } |
| 581 | |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 582 | static int armpmu_event_init(struct perf_event *event) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 583 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 584 | struct arm_pmu *armpmu = to_arm_pmu(event->pmu); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 585 | int err = 0; |
Mark Rutland | 03b7898 | 2011-04-27 11:20:11 +0100 | [diff] [blame] | 586 | atomic_t *active_events = &armpmu->active_events; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 587 | |
Stephane Eranian | 2481c5f | 2012-02-09 23:20:59 +0100 | [diff] [blame] | 588 | /* does not support taken branch sampling */ |
| 589 | if (has_branch_stack(event)) |
| 590 | return -EOPNOTSUPP; |
| 591 | |
Mark Rutland | e1f431b | 2011-04-28 15:47:10 +0100 | [diff] [blame] | 592 | if (armpmu->map_event(event) == -ENOENT) |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 593 | return -ENOENT; |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 594 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 595 | event->destroy = hw_perf_event_destroy; |
| 596 | |
Mark Rutland | 03b7898 | 2011-04-27 11:20:11 +0100 | [diff] [blame] | 597 | if (!atomic_inc_not_zero(active_events)) { |
| 598 | mutex_lock(&armpmu->reserve_mutex); |
| 599 | if (atomic_read(active_events) == 0) |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 600 | err = armpmu_reserve_hardware(armpmu); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 601 | |
| 602 | if (!err) |
Mark Rutland | 03b7898 | 2011-04-27 11:20:11 +0100 | [diff] [blame] | 603 | atomic_inc(active_events); |
| 604 | mutex_unlock(&armpmu->reserve_mutex); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 605 | } |
| 606 | |
| 607 | if (err) |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 608 | return err; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 609 | |
| 610 | err = __hw_perf_event_init(event); |
| 611 | if (err) |
| 612 | hw_perf_event_destroy(event); |
| 613 | |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 614 | return err; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 615 | } |
| 616 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 617 | static void armpmu_enable(struct pmu *pmu) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 618 | { |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 619 | struct arm_pmu *armpmu = to_arm_pmu(pmu); |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 620 | struct pmu_hw_events *hw_events = armpmu->get_hw_events(); |
Mark Rutland | 7325eae | 2011-08-23 11:59:49 +0100 | [diff] [blame] | 621 | int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events); |
Ashwin Chaugule | b2c31d4 | 2012-08-03 16:30:08 -0400 | [diff] [blame] | 622 | int idx; |
| 623 | |
Ashwin Chaugule | 5343d0c | 2012-09-06 17:49:31 -0400 | [diff] [blame] | 624 | if (__get_cpu_var(from_idle)) { |
Ashwin Chaugule | b2c31d4 | 2012-08-03 16:30:08 -0400 | [diff] [blame] | 625 | for (idx = 0; idx <= cpu_pmu->num_events; ++idx) { |
| 626 | struct perf_event *event = hw_events->events[idx]; |
| 627 | |
| 628 | if (!event) |
| 629 | continue; |
| 630 | |
| 631 | armpmu->enable(&event->hw, idx, event->cpu); |
| 632 | } |
| 633 | |
| 634 | /* Reset bit so we don't needlessly re-enable counters.*/ |
Ashwin Chaugule | 5343d0c | 2012-09-06 17:49:31 -0400 | [diff] [blame] | 635 | __get_cpu_var(from_idle) = 0; |
Ashwin Chaugule | b2c31d4 | 2012-08-03 16:30:08 -0400 | [diff] [blame] | 636 | } |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 637 | |
Ashwin Chaugule | 5343d0c | 2012-09-06 17:49:31 -0400 | [diff] [blame] | 638 | /* So we don't start the PMU before enabling counters after idle. */ |
| 639 | barrier(); |
| 640 | |
Will Deacon | f4f3843 | 2011-07-01 14:38:12 +0100 | [diff] [blame] | 641 | if (enabled) |
| 642 | armpmu->start(); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 643 | } |
| 644 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 645 | static void armpmu_disable(struct pmu *pmu) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 646 | { |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 647 | struct arm_pmu *armpmu = to_arm_pmu(pmu); |
Mark Rutland | 4895715 | 2011-04-27 10:31:51 +0100 | [diff] [blame] | 648 | armpmu->stop(); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 649 | } |
| 650 | |
Ashwin Chaugule | 4a81cb8 | 2012-06-07 13:40:54 -0400 | [diff] [blame] | 651 | static void armpmu_init(struct arm_pmu *armpmu) |
Mark Rutland | 03b7898 | 2011-04-27 11:20:11 +0100 | [diff] [blame] | 652 | { |
| 653 | atomic_set(&armpmu->active_events, 0); |
| 654 | mutex_init(&armpmu->reserve_mutex); |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 655 | |
Ashwin Chaugule | 795bf7b | 2012-06-20 16:23:08 -0400 | [diff] [blame] | 656 | armpmu->pmu.pmu_enable = armpmu_enable; |
| 657 | armpmu->pmu.pmu_disable = armpmu_disable; |
| 658 | armpmu->pmu.event_init = armpmu_event_init; |
| 659 | armpmu->pmu.add = armpmu_add; |
| 660 | armpmu->pmu.del = armpmu_del; |
| 661 | armpmu->pmu.start = armpmu_start; |
| 662 | armpmu->pmu.stop = armpmu_stop; |
| 663 | armpmu->pmu.read = armpmu_read; |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 664 | } |
| 665 | |
Ashwin Chaugule | 4a81cb8 | 2012-06-07 13:40:54 -0400 | [diff] [blame] | 666 | int armpmu_register(struct arm_pmu *armpmu, char *name, int type) |
Mark Rutland | 8a16b34 | 2011-04-28 16:27:54 +0100 | [diff] [blame] | 667 | { |
| 668 | armpmu_init(armpmu); |
| 669 | return perf_pmu_register(&armpmu->pmu, name, type); |
Mark Rutland | 03b7898 | 2011-04-27 11:20:11 +0100 | [diff] [blame] | 670 | } |
| 671 | |
Will Deacon | 43eab87 | 2010-11-13 19:04:32 +0000 | [diff] [blame] | 672 | /* Include the PMU-specific implementations. */ |
| 673 | #include "perf_event_xscale.c" |
| 674 | #include "perf_event_v6.c" |
| 675 | #include "perf_event_v7.c" |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 676 | #include "perf_event_msm_krait.c" |
Ashwin Chaugule | 7cd836e | 2012-06-11 16:26:47 -0400 | [diff] [blame] | 677 | #include "perf_event_msm.c" |
Will Deacon | 49e6a32 | 2010-04-30 11:33:33 +0100 | [diff] [blame] | 678 | |
Will Deacon | 574b69c | 2011-03-25 13:13:34 +0100 | [diff] [blame] | 679 | /* |
| 680 | * Ensure the PMU has sane values out of reset. |
| 681 | * This requires SMP to be available, so exists as a separate initcall. |
| 682 | */ |
| 683 | static int __init |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 684 | cpu_pmu_reset(void) |
Will Deacon | 574b69c | 2011-03-25 13:13:34 +0100 | [diff] [blame] | 685 | { |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 686 | if (cpu_pmu && cpu_pmu->reset) |
| 687 | return on_each_cpu(cpu_pmu->reset, NULL, 1); |
Will Deacon | 574b69c | 2011-03-25 13:13:34 +0100 | [diff] [blame] | 688 | return 0; |
| 689 | } |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 690 | arch_initcall(cpu_pmu_reset); |
Will Deacon | 574b69c | 2011-03-25 13:13:34 +0100 | [diff] [blame] | 691 | |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 692 | /* |
| 693 | * PMU platform driver and devicetree bindings. |
| 694 | */ |
| 695 | static struct of_device_id armpmu_of_device_ids[] = { |
| 696 | {.compatible = "arm,cortex-a9-pmu"}, |
| 697 | {.compatible = "arm,cortex-a8-pmu"}, |
| 698 | {.compatible = "arm,arm1136-pmu"}, |
| 699 | {.compatible = "arm,arm1176-pmu"}, |
| 700 | {}, |
| 701 | }; |
| 702 | |
| 703 | static struct platform_device_id armpmu_plat_device_ids[] = { |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 704 | {.name = "cpu-arm-pmu"}, |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 705 | {}, |
| 706 | }; |
| 707 | |
| 708 | static int __devinit armpmu_device_probe(struct platform_device *pdev) |
| 709 | { |
Will Deacon | 6bd0540 | 2011-12-02 18:16:01 +0100 | [diff] [blame] | 710 | if (!cpu_pmu) |
| 711 | return -ENODEV; |
| 712 | |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 713 | cpu_pmu->plat_device = pdev; |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 714 | return 0; |
| 715 | } |
| 716 | |
| 717 | static struct platform_driver armpmu_driver = { |
| 718 | .driver = { |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 719 | .name = "cpu-arm-pmu", |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 720 | .of_match_table = armpmu_of_device_ids, |
| 721 | }, |
| 722 | .probe = armpmu_device_probe, |
| 723 | .id_table = armpmu_plat_device_ids, |
| 724 | }; |
| 725 | |
| 726 | static int __init register_pmu_driver(void) |
| 727 | { |
| 728 | return platform_driver_register(&armpmu_driver); |
| 729 | } |
| 730 | device_initcall(register_pmu_driver); |
| 731 | |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 732 | static struct pmu_hw_events *armpmu_get_cpu_events(void) |
Mark Rutland | 92f701e | 2011-05-04 09:23:51 +0100 | [diff] [blame] | 733 | { |
| 734 | return &__get_cpu_var(cpu_hw_events); |
| 735 | } |
| 736 | |
| 737 | static void __init cpu_pmu_init(struct arm_pmu *armpmu) |
| 738 | { |
Mark Rutland | 0f78d2d | 2011-04-28 10:17:04 +0100 | [diff] [blame] | 739 | int cpu; |
| 740 | for_each_possible_cpu(cpu) { |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 741 | struct pmu_hw_events *events = &per_cpu(cpu_hw_events, cpu); |
Mark Rutland | 3fc2c83 | 2011-06-24 11:30:59 +0100 | [diff] [blame] | 742 | events->events = per_cpu(hw_events, cpu); |
| 743 | events->used_mask = per_cpu(used_mask, cpu); |
Mark Rutland | 0f78d2d | 2011-04-28 10:17:04 +0100 | [diff] [blame] | 744 | raw_spin_lock_init(&events->pmu_lock); |
| 745 | } |
Mark Rutland | 92f701e | 2011-05-04 09:23:51 +0100 | [diff] [blame] | 746 | armpmu->get_hw_events = armpmu_get_cpu_events; |
Mark Rutland | 7ae18a5 | 2011-06-06 10:37:50 +0100 | [diff] [blame] | 747 | armpmu->type = ARM_PMU_DEVICE_CPU; |
Mark Rutland | 92f701e | 2011-05-04 09:23:51 +0100 | [diff] [blame] | 748 | } |
| 749 | |
Ashwin Chaugule | 4bacd56 | 2013-02-20 19:12:56 -0500 | [diff] [blame^] | 750 | static int cpu_has_active_perf(int cpu) |
Ashwin Chaugule | 4cdf85a | 2013-01-16 11:22:08 -0500 | [diff] [blame] | 751 | { |
| 752 | struct pmu_hw_events *hw_events; |
| 753 | int enabled; |
| 754 | |
| 755 | if (!cpu_pmu) |
| 756 | return 0; |
Ashwin Chaugule | 4bacd56 | 2013-02-20 19:12:56 -0500 | [diff] [blame^] | 757 | hw_events = &per_cpu(cpu_hw_events, cpu); |
Ashwin Chaugule | 4cdf85a | 2013-01-16 11:22:08 -0500 | [diff] [blame] | 758 | enabled = bitmap_weight(hw_events->used_mask, cpu_pmu->num_events); |
| 759 | |
| 760 | if (enabled) |
| 761 | /*Even one event's existence is good enough.*/ |
| 762 | return 1; |
| 763 | |
| 764 | return 0; |
| 765 | } |
| 766 | |
| 767 | void enable_irq_callback(void *info) |
| 768 | { |
| 769 | int irq = *(unsigned int *)info; |
| 770 | enable_percpu_irq(irq, IRQ_TYPE_EDGE_RISING); |
| 771 | } |
| 772 | |
| 773 | void disable_irq_callback(void *info) |
| 774 | { |
| 775 | int irq = *(unsigned int *)info; |
| 776 | disable_percpu_irq(irq); |
| 777 | } |
| 778 | |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 779 | /* |
Lorenzo Pieralisi | a0feb6d | 2012-03-06 17:37:45 +0100 | [diff] [blame] | 780 | * PMU hardware loses all context when a CPU goes offline. |
| 781 | * When a CPU is hotplugged back in, since some hardware registers are |
| 782 | * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading |
| 783 | * junk values out of them. |
| 784 | */ |
| 785 | static int __cpuinit pmu_cpu_notify(struct notifier_block *b, |
| 786 | unsigned long action, void *hcpu) |
| 787 | { |
Ashwin Chaugule | 4cdf85a | 2013-01-16 11:22:08 -0500 | [diff] [blame] | 788 | int irq; |
| 789 | |
Ashwin Chaugule | 4bacd56 | 2013-02-20 19:12:56 -0500 | [diff] [blame^] | 790 | if (cpu_has_active_perf((int)hcpu)) { |
Ashwin Chaugule | 4cdf85a | 2013-01-16 11:22:08 -0500 | [diff] [blame] | 791 | switch ((action & ~CPU_TASKS_FROZEN)) { |
| 792 | |
| 793 | case CPU_DOWN_PREPARE: |
| 794 | /* |
| 795 | * If this is on a multicore CPU, we need |
| 796 | * to disarm the PMU IRQ before disappearing. |
| 797 | */ |
| 798 | if (cpu_pmu && |
| 799 | cpu_pmu->plat_device->dev.platform_data) { |
Neil Leeder | 05cfbed | 2013-02-19 16:10:10 -0500 | [diff] [blame] | 800 | irq = platform_get_irq(cpu_pmu->plat_device, 0); |
Ashwin Chaugule | 4cdf85a | 2013-01-16 11:22:08 -0500 | [diff] [blame] | 801 | smp_call_function_single((int)hcpu, |
| 802 | disable_irq_callback, &irq, 1); |
| 803 | } |
| 804 | return NOTIFY_DONE; |
| 805 | |
| 806 | case CPU_UP_PREPARE: |
| 807 | /* |
| 808 | * If this is on a multicore CPU, we need |
| 809 | * to arm the PMU IRQ before appearing. |
| 810 | */ |
| 811 | if (cpu_pmu && |
| 812 | cpu_pmu->plat_device->dev.platform_data) { |
Neil Leeder | 05cfbed | 2013-02-19 16:10:10 -0500 | [diff] [blame] | 813 | irq = platform_get_irq(cpu_pmu->plat_device, 0); |
Ashwin Chaugule | 4cdf85a | 2013-01-16 11:22:08 -0500 | [diff] [blame] | 814 | smp_call_function_single((int)hcpu, |
| 815 | enable_irq_callback, &irq, 1); |
| 816 | } |
| 817 | return NOTIFY_DONE; |
| 818 | |
| 819 | case CPU_STARTING: |
| 820 | if (cpu_pmu && cpu_pmu->reset) { |
| 821 | cpu_pmu->reset(NULL); |
| 822 | return NOTIFY_OK; |
| 823 | } |
| 824 | default: |
| 825 | return NOTIFY_DONE; |
| 826 | } |
| 827 | } |
| 828 | |
Lorenzo Pieralisi | a0feb6d | 2012-03-06 17:37:45 +0100 | [diff] [blame] | 829 | if ((action & ~CPU_TASKS_FROZEN) != CPU_STARTING) |
| 830 | return NOTIFY_DONE; |
| 831 | |
Lorenzo Pieralisi | a0feb6d | 2012-03-06 17:37:45 +0100 | [diff] [blame] | 832 | return NOTIFY_OK; |
| 833 | } |
| 834 | |
Ashwin Chaugule | f53fe44 | 2012-06-07 13:41:37 -0400 | [diff] [blame] | 835 | static void armpmu_update_counters(void) |
| 836 | { |
| 837 | struct pmu_hw_events *hw_events; |
| 838 | int idx; |
| 839 | |
| 840 | if (!cpu_pmu) |
| 841 | return; |
| 842 | |
| 843 | hw_events = cpu_pmu->get_hw_events(); |
| 844 | |
| 845 | for (idx = 0; idx <= cpu_pmu->num_events; ++idx) { |
| 846 | struct perf_event *event = hw_events->events[idx]; |
| 847 | |
| 848 | if (!event) |
| 849 | continue; |
| 850 | |
| 851 | armpmu_read(event); |
| 852 | } |
| 853 | } |
| 854 | |
Lorenzo Pieralisi | a0feb6d | 2012-03-06 17:37:45 +0100 | [diff] [blame] | 855 | static struct notifier_block __cpuinitdata pmu_cpu_notifier = { |
| 856 | .notifier_call = pmu_cpu_notify, |
| 857 | }; |
| 858 | |
Ashwin Chaugule | f53fe44 | 2012-06-07 13:41:37 -0400 | [diff] [blame] | 859 | /*TODO: Unify with pending patch from ARM */ |
| 860 | static int perf_cpu_pm_notifier(struct notifier_block *self, unsigned long cmd, |
| 861 | void *v) |
| 862 | { |
| 863 | switch (cmd) { |
| 864 | case CPU_PM_ENTER: |
Ashwin Chaugule | 4bacd56 | 2013-02-20 19:12:56 -0500 | [diff] [blame^] | 865 | if (cpu_has_active_perf((int)v)) { |
Ashwin Chaugule | f53fe44 | 2012-06-07 13:41:37 -0400 | [diff] [blame] | 866 | armpmu_update_counters(); |
| 867 | perf_pmu_disable(&cpu_pmu->pmu); |
| 868 | } |
| 869 | break; |
| 870 | |
| 871 | case CPU_PM_ENTER_FAILED: |
| 872 | case CPU_PM_EXIT: |
Ashwin Chaugule | 4bacd56 | 2013-02-20 19:12:56 -0500 | [diff] [blame^] | 873 | if (cpu_has_active_perf((int)v) && cpu_pmu->reset) { |
Ashwin Chaugule | b2c31d4 | 2012-08-03 16:30:08 -0400 | [diff] [blame] | 874 | /* |
| 875 | * Flip this bit so armpmu_enable knows it needs |
| 876 | * to re-enable active counters. |
| 877 | */ |
Ashwin Chaugule | 5343d0c | 2012-09-06 17:49:31 -0400 | [diff] [blame] | 878 | __get_cpu_var(from_idle) = 1; |
Ashwin Chaugule | f53fe44 | 2012-06-07 13:41:37 -0400 | [diff] [blame] | 879 | cpu_pmu->reset(NULL); |
| 880 | perf_pmu_enable(&cpu_pmu->pmu); |
| 881 | } |
| 882 | break; |
| 883 | } |
| 884 | |
| 885 | return NOTIFY_OK; |
| 886 | } |
| 887 | |
| 888 | static struct notifier_block perf_cpu_pm_notifier_block = { |
| 889 | .notifier_call = perf_cpu_pm_notifier, |
| 890 | }; |
| 891 | |
Lorenzo Pieralisi | a0feb6d | 2012-03-06 17:37:45 +0100 | [diff] [blame] | 892 | /* |
Will Deacon | b0e8959 | 2011-07-26 22:10:28 +0100 | [diff] [blame] | 893 | * CPU PMU identification and registration. |
| 894 | */ |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 895 | static int __init |
| 896 | init_hw_perf_events(void) |
| 897 | { |
| 898 | unsigned long cpuid = read_cpuid_id(); |
| 899 | unsigned long implementor = (cpuid & 0xFF000000) >> 24; |
| 900 | unsigned long part_number = (cpuid & 0xFFF0); |
| 901 | |
Will Deacon | 49e6a32 | 2010-04-30 11:33:33 +0100 | [diff] [blame] | 902 | /* ARM Ltd CPUs. */ |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 903 | if (0x41 == implementor) { |
| 904 | switch (part_number) { |
| 905 | case 0xB360: /* ARM1136 */ |
| 906 | case 0xB560: /* ARM1156 */ |
| 907 | case 0xB760: /* ARM1176 */ |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 908 | cpu_pmu = armv6pmu_init(); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 909 | break; |
| 910 | case 0xB020: /* ARM11mpcore */ |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 911 | cpu_pmu = armv6mpcore_pmu_init(); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 912 | break; |
Jean PIHET | 796d129 | 2010-01-26 18:51:05 +0100 | [diff] [blame] | 913 | case 0xC080: /* Cortex-A8 */ |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 914 | cpu_pmu = armv7_a8_pmu_init(); |
Jean PIHET | 796d129 | 2010-01-26 18:51:05 +0100 | [diff] [blame] | 915 | break; |
| 916 | case 0xC090: /* Cortex-A9 */ |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 917 | cpu_pmu = armv7_a9_pmu_init(); |
Jean PIHET | 796d129 | 2010-01-26 18:51:05 +0100 | [diff] [blame] | 918 | break; |
Will Deacon | 0c205cb | 2011-06-03 17:40:15 +0100 | [diff] [blame] | 919 | case 0xC050: /* Cortex-A5 */ |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 920 | cpu_pmu = armv7_a5_pmu_init(); |
Will Deacon | 0c205cb | 2011-06-03 17:40:15 +0100 | [diff] [blame] | 921 | break; |
Will Deacon | 14abd03 | 2011-01-19 14:24:38 +0000 | [diff] [blame] | 922 | case 0xC0F0: /* Cortex-A15 */ |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 923 | cpu_pmu = armv7_a15_pmu_init(); |
Will Deacon | 14abd03 | 2011-01-19 14:24:38 +0000 | [diff] [blame] | 924 | break; |
Will Deacon | d33c88c | 2012-02-03 14:46:01 +0100 | [diff] [blame] | 925 | case 0xC070: /* Cortex-A7 */ |
| 926 | cpu_pmu = armv7_a7_pmu_init(); |
| 927 | break; |
Will Deacon | 49e6a32 | 2010-04-30 11:33:33 +0100 | [diff] [blame] | 928 | } |
| 929 | /* Intel CPUs [xscale]. */ |
| 930 | } else if (0x69 == implementor) { |
| 931 | part_number = (cpuid >> 13) & 0x7; |
| 932 | switch (part_number) { |
| 933 | case 1: |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 934 | cpu_pmu = xscale1pmu_init(); |
Will Deacon | 49e6a32 | 2010-04-30 11:33:33 +0100 | [diff] [blame] | 935 | break; |
| 936 | case 2: |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 937 | cpu_pmu = xscale2pmu_init(); |
Will Deacon | 49e6a32 | 2010-04-30 11:33:33 +0100 | [diff] [blame] | 938 | break; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 939 | } |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 940 | /* Qualcomm CPUs */ |
| 941 | } else if (0x51 == implementor) { |
| 942 | switch (part_number) { |
| 943 | case 0x00F0: /* 8x50 & 7x30*/ |
Ashwin Chaugule | 7cd836e | 2012-06-11 16:26:47 -0400 | [diff] [blame] | 944 | cpu_pmu = armv7_scorpion_pmu_init(); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 945 | break; |
| 946 | case 0x02D0: /* 8x60 */ |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 947 | // fabricmon_pmu_init(); |
Ashwin Chaugule | 7cd836e | 2012-06-11 16:26:47 -0400 | [diff] [blame] | 948 | cpu_pmu = armv7_scorpionmp_pmu_init(); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 949 | break; |
| 950 | case 0x0490: /* 8960 sim */ |
| 951 | case 0x04D0: /* 8960 */ |
Neil Leeder | ed41511 | 2012-02-09 13:34:09 -0500 | [diff] [blame] | 952 | case 0x06F0: /* 8064 */ |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 953 | // fabricmon_pmu_init(); |
| 954 | cpu_pmu = armv7_krait_pmu_init(); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 955 | break; |
| 956 | } |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 957 | } |
| 958 | |
Steve Muckle | f132c6c | 2012-06-06 18:30:57 -0700 | [diff] [blame] | 959 | |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 960 | if (cpu_pmu) { |
Jean PIHET | 796d129 | 2010-01-26 18:51:05 +0100 | [diff] [blame] | 961 | pr_info("enabled with %s PMU driver, %d counters available\n", |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 962 | cpu_pmu->name, cpu_pmu->num_events); |
| 963 | cpu_pmu_init(cpu_pmu); |
Lorenzo Pieralisi | a0feb6d | 2012-03-06 17:37:45 +0100 | [diff] [blame] | 964 | register_cpu_notifier(&pmu_cpu_notifier); |
Mark Rutland | 8be3f9a | 2011-05-17 11:20:11 +0100 | [diff] [blame] | 965 | armpmu_register(cpu_pmu, "cpu", PERF_TYPE_RAW); |
Ashwin Chaugule | f53fe44 | 2012-06-07 13:41:37 -0400 | [diff] [blame] | 966 | cpu_pm_register_notifier(&perf_cpu_pm_notifier_block); |
Will Deacon | 49e6a32 | 2010-04-30 11:33:33 +0100 | [diff] [blame] | 967 | } else { |
| 968 | pr_info("no hardware support available\n"); |
Will Deacon | 49e6a32 | 2010-04-30 11:33:33 +0100 | [diff] [blame] | 969 | } |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 970 | |
| 971 | return 0; |
| 972 | } |
Peter Zijlstra | 004417a | 2010-11-25 18:38:29 +0100 | [diff] [blame] | 973 | early_initcall(init_hw_perf_events); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 974 | |
| 975 | /* |
| 976 | * Callchain handling code. |
| 977 | */ |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 978 | |
| 979 | /* |
| 980 | * The registers we're interested in are at the end of the variable |
| 981 | * length saved register structure. The fp points at the end of this |
| 982 | * structure so the address of this struct is: |
| 983 | * (struct frame_tail *)(xxx->fp)-1 |
| 984 | * |
| 985 | * This code has been adapted from the ARM OProfile support. |
| 986 | */ |
| 987 | struct frame_tail { |
Will Deacon | 4d6b7a7 | 2010-11-30 18:15:53 +0100 | [diff] [blame] | 988 | struct frame_tail __user *fp; |
| 989 | unsigned long sp; |
| 990 | unsigned long lr; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 991 | } __attribute__((packed)); |
| 992 | |
| 993 | /* |
| 994 | * Get the return address for a single stackframe and return a pointer to the |
| 995 | * next frame tail. |
| 996 | */ |
Will Deacon | 4d6b7a7 | 2010-11-30 18:15:53 +0100 | [diff] [blame] | 997 | static struct frame_tail __user * |
| 998 | user_backtrace(struct frame_tail __user *tail, |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 999 | struct perf_callchain_entry *entry) |
| 1000 | { |
| 1001 | struct frame_tail buftail; |
| 1002 | |
| 1003 | /* Also check accessibility of one struct frame_tail beyond */ |
| 1004 | if (!access_ok(VERIFY_READ, tail, sizeof(buftail))) |
| 1005 | return NULL; |
| 1006 | if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail))) |
| 1007 | return NULL; |
| 1008 | |
Frederic Weisbecker | 70791ce | 2010-06-29 19:34:05 +0200 | [diff] [blame] | 1009 | perf_callchain_store(entry, buftail.lr); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1010 | |
| 1011 | /* |
| 1012 | * Frame pointers should strictly progress back up the stack |
| 1013 | * (towards higher addresses). |
| 1014 | */ |
Rabin Vincent | cb06199 | 2011-02-09 11:35:12 +0100 | [diff] [blame] | 1015 | if (tail + 1 >= buftail.fp) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1016 | return NULL; |
| 1017 | |
| 1018 | return buftail.fp - 1; |
| 1019 | } |
| 1020 | |
Frederic Weisbecker | 56962b4 | 2010-06-30 23:03:51 +0200 | [diff] [blame] | 1021 | void |
| 1022 | perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1023 | { |
Will Deacon | 4d6b7a7 | 2010-11-30 18:15:53 +0100 | [diff] [blame] | 1024 | struct frame_tail __user *tail; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1025 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1026 | |
Will Deacon | 4d6b7a7 | 2010-11-30 18:15:53 +0100 | [diff] [blame] | 1027 | tail = (struct frame_tail __user *)regs->ARM_fp - 1; |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1028 | |
Sonny Rao | 860ad78 | 2011-04-18 22:12:59 +0100 | [diff] [blame] | 1029 | while ((entry->nr < PERF_MAX_STACK_DEPTH) && |
| 1030 | tail && !((unsigned long)tail & 0x3)) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1031 | tail = user_backtrace(tail, entry); |
| 1032 | } |
| 1033 | |
| 1034 | /* |
| 1035 | * Gets called by walk_stackframe() for every stackframe. This will be called |
| 1036 | * whist unwinding the stackframe and is like a subroutine return so we use |
| 1037 | * the PC. |
| 1038 | */ |
| 1039 | static int |
| 1040 | callchain_trace(struct stackframe *fr, |
| 1041 | void *data) |
| 1042 | { |
| 1043 | struct perf_callchain_entry *entry = data; |
Frederic Weisbecker | 70791ce | 2010-06-29 19:34:05 +0200 | [diff] [blame] | 1044 | perf_callchain_store(entry, fr->pc); |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1045 | return 0; |
| 1046 | } |
| 1047 | |
Frederic Weisbecker | 56962b4 | 2010-06-30 23:03:51 +0200 | [diff] [blame] | 1048 | void |
| 1049 | perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs) |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1050 | { |
| 1051 | struct stackframe fr; |
| 1052 | |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1053 | fr.fp = regs->ARM_fp; |
| 1054 | fr.sp = regs->ARM_sp; |
| 1055 | fr.lr = regs->ARM_lr; |
| 1056 | fr.pc = regs->ARM_pc; |
| 1057 | walk_stackframe(&fr, callchain_trace, entry); |
| 1058 | } |