blob: 68c8375e45c60eda1d5907fa9555cb06522dc598 [file] [log] [blame]
Hanumath Prasad008f8a22010-08-19 12:06:32 +01001/*
2 * Copyright (C) ST-Ericsson SA 2010
3 *
4 * Author: Hanumath Prasad <hanumath.prasad@stericsson.com>
5 * License terms: GNU General Public License (GPL) version 2
6 */
7
8#include <linux/kernel.h>
9#include <linux/gpio.h>
10#include <linux/amba/bus.h>
11#include <linux/amba/mmci.h>
12#include <linux/mmc/host.h>
13#include <linux/platform_device.h>
14
Linus Walleij5d7b8462010-10-14 13:57:59 +020015#include <plat/ste_dma40.h>
Hanumath Prasad008f8a22010-08-19 12:06:32 +010016#include <mach/devices.h>
17#include <mach/hardware.h>
18
Rabin Vincentfbf1ead2010-09-29 19:46:32 +053019#include "devices-db8500.h"
Hanumath Prasad008f8a22010-08-19 12:06:32 +010020#include "board-mop500.h"
Linus Walleij5d7b8462010-10-14 13:57:59 +020021#include "ste-dma40-db8500.h"
Hanumath Prasad008f8a22010-08-19 12:06:32 +010022
Hanumath Prasad008f8a22010-08-19 12:06:32 +010023/*
Rabin Vincentb8410a12010-08-09 19:18:17 +053024 * SDI 0 (MicroSD slot)
25 */
26
27/* MMCIPOWER bits */
28#define MCI_DATA2DIREN (1 << 2)
29#define MCI_CMDDIREN (1 << 3)
30#define MCI_DATA0DIREN (1 << 4)
31#define MCI_DATA31DIREN (1 << 5)
32#define MCI_FBCLKEN (1 << 7)
33
34static u32 mop500_sdi0_vdd_handler(struct device *dev, unsigned int vdd,
35 unsigned char power_mode)
36{
37 if (power_mode == MMC_POWER_UP)
Linus Walleij1bde6682010-09-09 22:29:34 +020038 gpio_set_value_cansleep(GPIO_SDMMC_EN, 1);
Rabin Vincentb8410a12010-08-09 19:18:17 +053039 else if (power_mode == MMC_POWER_OFF)
Linus Walleij1bde6682010-09-09 22:29:34 +020040 gpio_set_value_cansleep(GPIO_SDMMC_EN, 0);
Rabin Vincentb8410a12010-08-09 19:18:17 +053041
42 return MCI_FBCLKEN | MCI_CMDDIREN | MCI_DATA0DIREN |
43 MCI_DATA2DIREN | MCI_DATA31DIREN;
44}
45
Linus Walleij5d7b8462010-10-14 13:57:59 +020046#ifdef CONFIG_STE_DMA40
47struct stedma40_chan_cfg mop500_sdi0_dma_cfg_rx = {
48 .mode = STEDMA40_MODE_LOGICAL,
49 .dir = STEDMA40_PERIPH_TO_MEM,
50 .src_dev_type = DB8500_DMA_DEV29_SD_MM0_RX,
51 .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
52 .src_info.data_width = STEDMA40_WORD_WIDTH,
53 .dst_info.data_width = STEDMA40_WORD_WIDTH,
54};
55
56static struct stedma40_chan_cfg mop500_sdi0_dma_cfg_tx = {
57 .mode = STEDMA40_MODE_LOGICAL,
58 .dir = STEDMA40_MEM_TO_PERIPH,
59 .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
60 .dst_dev_type = DB8500_DMA_DEV29_SD_MM0_TX,
61 .src_info.data_width = STEDMA40_WORD_WIDTH,
62 .dst_info.data_width = STEDMA40_WORD_WIDTH,
63};
64#endif
65
Rabin Vincentb8410a12010-08-09 19:18:17 +053066static struct mmci_platform_data mop500_sdi0_data = {
67 .vdd_handler = mop500_sdi0_vdd_handler,
68 .ocr_mask = MMC_VDD_29_30,
69 .f_max = 100000000,
70 .capabilities = MMC_CAP_4_BIT_DATA,
71 .gpio_cd = GPIO_SDMMC_CD,
72 .gpio_wp = -1,
Linus Walleij5d7b8462010-10-14 13:57:59 +020073#ifdef CONFIG_STE_DMA40
74 .dma_filter = stedma40_filter,
75 .dma_rx_param = &mop500_sdi0_dma_cfg_rx,
76 .dma_tx_param = &mop500_sdi0_dma_cfg_tx,
77#endif
Rabin Vincentb8410a12010-08-09 19:18:17 +053078};
79
80void mop500_sdi_tc35892_init(void)
81{
82 int ret;
83
84 ret = gpio_request(GPIO_SDMMC_EN, "SDMMC_EN");
85 if (!ret)
86 ret = gpio_request(GPIO_SDMMC_1V8_3V_SEL,
87 "GPIO_SDMMC_1V8_3V_SEL");
88 if (ret)
89 return;
90
Philippe Langlais78635132011-01-27 14:35:37 +010091 gpio_direction_output(GPIO_SDMMC_1V8_3V_SEL, 0);
92 gpio_direction_output(GPIO_SDMMC_EN, 1);
Rabin Vincentb8410a12010-08-09 19:18:17 +053093
Rabin Vincentfbf1ead2010-09-29 19:46:32 +053094 db8500_add_sdi0(&mop500_sdi0_data);
Rabin Vincentb8410a12010-08-09 19:18:17 +053095}
96
97/*
Hanumath Prasad008f8a22010-08-19 12:06:32 +010098 * SDI 2 (POP eMMC, not on DB8500ed)
99 */
100
Linus Walleij5d7b8462010-10-14 13:57:59 +0200101#ifdef CONFIG_STE_DMA40
102struct stedma40_chan_cfg mop500_sdi2_dma_cfg_rx = {
103 .mode = STEDMA40_MODE_LOGICAL,
104 .dir = STEDMA40_PERIPH_TO_MEM,
105 .src_dev_type = DB8500_DMA_DEV28_SD_MM2_RX,
106 .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
107 .src_info.data_width = STEDMA40_WORD_WIDTH,
108 .dst_info.data_width = STEDMA40_WORD_WIDTH,
109};
110
111static struct stedma40_chan_cfg mop500_sdi2_dma_cfg_tx = {
112 .mode = STEDMA40_MODE_LOGICAL,
113 .dir = STEDMA40_MEM_TO_PERIPH,
114 .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
115 .dst_dev_type = DB8500_DMA_DEV28_SD_MM2_TX,
116 .src_info.data_width = STEDMA40_WORD_WIDTH,
117 .dst_info.data_width = STEDMA40_WORD_WIDTH,
118};
119#endif
120
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100121static struct mmci_platform_data mop500_sdi2_data = {
122 .ocr_mask = MMC_VDD_165_195,
123 .f_max = 100000000,
124 .capabilities = MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA,
125 .gpio_cd = -1,
126 .gpio_wp = -1,
Linus Walleij5d7b8462010-10-14 13:57:59 +0200127#ifdef CONFIG_STE_DMA40
128 .dma_filter = stedma40_filter,
129 .dma_rx_param = &mop500_sdi2_dma_cfg_rx,
130 .dma_tx_param = &mop500_sdi2_dma_cfg_tx,
131#endif
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100132};
133
134/*
135 * SDI 4 (on-board eMMC)
136 */
137
Linus Walleij5d7b8462010-10-14 13:57:59 +0200138#ifdef CONFIG_STE_DMA40
139struct stedma40_chan_cfg mop500_sdi4_dma_cfg_rx = {
140 .mode = STEDMA40_MODE_LOGICAL,
141 .dir = STEDMA40_PERIPH_TO_MEM,
142 .src_dev_type = DB8500_DMA_DEV42_SD_MM4_RX,
143 .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
144 .src_info.data_width = STEDMA40_WORD_WIDTH,
145 .dst_info.data_width = STEDMA40_WORD_WIDTH,
146};
147
148static struct stedma40_chan_cfg mop500_sdi4_dma_cfg_tx = {
149 .mode = STEDMA40_MODE_LOGICAL,
150 .dir = STEDMA40_MEM_TO_PERIPH,
151 .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
152 .dst_dev_type = DB8500_DMA_DEV42_SD_MM4_TX,
153 .src_info.data_width = STEDMA40_WORD_WIDTH,
154 .dst_info.data_width = STEDMA40_WORD_WIDTH,
155};
156#endif
157
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100158static struct mmci_platform_data mop500_sdi4_data = {
159 .ocr_mask = MMC_VDD_29_30,
160 .f_max = 100000000,
161 .capabilities = MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA |
162 MMC_CAP_MMC_HIGHSPEED,
163 .gpio_cd = -1,
164 .gpio_wp = -1,
Linus Walleij5d7b8462010-10-14 13:57:59 +0200165#ifdef CONFIG_STE_DMA40
166 .dma_filter = stedma40_filter,
167 .dma_rx_param = &mop500_sdi4_dma_cfg_rx,
168 .dma_tx_param = &mop500_sdi4_dma_cfg_tx,
169#endif
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100170};
171
Linus Walleijedaa86a2010-12-02 12:05:18 +0100172void __init mop500_sdi_init(void)
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100173{
Bibek Basu4bc3a692011-02-15 10:46:59 +0100174 /* PoP:ed eMMC on top of DB8500 v1.0 has problems with high speed */
175 if (!cpu_is_u8500v10())
176 mop500_sdi2_data.capabilities |= MMC_CAP_MMC_HIGHSPEED;
177 db8500_add_sdi2(&mop500_sdi2_data);
178
179 /* On-board eMMC */
180 db8500_add_sdi4(&mop500_sdi4_data);
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100181
Linus Walleijedaa86a2010-12-02 12:05:18 +0100182 /*
183 * sdi0 will finally be added when the TC35892 initializes and calls
184 * mop500_sdi_tc35892_init() above.
185 */
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100186}