blob: 8663620578b58302cf25b955d5eb047ca93c15ae [file] [log] [blame]
Deepak Verma587c98e2013-02-01 22:47:49 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Mitchel Humpherys7e93a652012-09-06 11:36:08 -070018#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080038#include <mach/clk-provider.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070039#include <sound/msm-dai-q6.h>
40#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030041#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070042#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
44#include "devices.h"
45#include "devices-msm8x60.h"
46#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070047#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060048#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060049#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070050#include "pil-q6v4.h"
51#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070052#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070053#include <mach/iommu_domains.h>
Arun Menond4837f62012-08-20 15:25:50 -070054#include <mach/socinfo.h>
Anji Jonnala4bf6c0c2013-04-16 17:07:52 +053055#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056
57#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053058#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059#endif
60#ifdef CONFIG_MSM_DSPS
61#include <mach/msm_dsps.h>
62#endif
63
64
65/* Address of GSBI blocks */
66#define MSM_GSBI1_PHYS 0x16000000
67#define MSM_GSBI2_PHYS 0x16100000
68#define MSM_GSBI3_PHYS 0x16200000
69#define MSM_GSBI4_PHYS 0x16300000
70#define MSM_GSBI5_PHYS 0x16400000
71#define MSM_GSBI6_PHYS 0x16500000
72#define MSM_GSBI7_PHYS 0x16600000
73#define MSM_GSBI8_PHYS 0x1A000000
74#define MSM_GSBI9_PHYS 0x1A100000
75#define MSM_GSBI10_PHYS 0x1A200000
76#define MSM_GSBI11_PHYS 0x12440000
77#define MSM_GSBI12_PHYS 0x12480000
78
79#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
80#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053081#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070082#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053083#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084
85/* GSBI QUP devices */
86#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
87#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
88#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
89#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
90#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
91#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
92#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
93#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
94#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
95#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
96#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
97#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
98#define MSM_QUP_SIZE SZ_4K
99
100#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
101#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
102#define MSM_PMIC_SSBI_SIZE SZ_4K
103
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700104#define MSM8960_HSUSB_PHYS 0x12500000
105#define MSM8960_HSUSB_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530106#define MSM8960_RPM_MASTER_STATS_BASE 0x10BB00
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700107
Anji Jonnalae84292b2012-09-21 13:34:44 +0530108#define MSM8960_PC_CNTR_PHYS (MSM8960_IMEM_PHYS + 0x664)
109#define MSM8960_PC_CNTR_SIZE 0x40
110
111static struct resource msm8960_resources_pccntr[] = {
112 {
113 .start = MSM8960_PC_CNTR_PHYS,
114 .end = MSM8960_PC_CNTR_PHYS + MSM8960_PC_CNTR_SIZE,
115 .flags = IORESOURCE_MEM,
116 },
117};
118
119struct platform_device msm8960_pc_cntr = {
120 .name = "pc-cntr",
121 .id = -1,
122 .num_resources = ARRAY_SIZE(msm8960_resources_pccntr),
123 .resource = msm8960_resources_pccntr,
124};
125
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700126static struct resource resources_otg[] = {
127 {
128 .start = MSM8960_HSUSB_PHYS,
129 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
130 .flags = IORESOURCE_MEM,
131 },
132 {
133 .start = USB1_HS_IRQ,
134 .end = USB1_HS_IRQ,
135 .flags = IORESOURCE_IRQ,
136 },
137};
138
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700139struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700140 .name = "msm_otg",
141 .id = -1,
142 .num_resources = ARRAY_SIZE(resources_otg),
143 .resource = resources_otg,
144 .dev = {
145 .coherent_dma_mask = 0xffffffff,
146 },
147};
148
149static struct resource resources_hsusb[] = {
150 {
151 .start = MSM8960_HSUSB_PHYS,
152 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
153 .flags = IORESOURCE_MEM,
154 },
155 {
156 .start = USB1_HS_IRQ,
157 .end = USB1_HS_IRQ,
158 .flags = IORESOURCE_IRQ,
159 },
160};
161
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700162struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700163 .name = "msm_hsusb",
164 .id = -1,
165 .num_resources = ARRAY_SIZE(resources_hsusb),
166 .resource = resources_hsusb,
167 .dev = {
168 .coherent_dma_mask = 0xffffffff,
169 },
170};
171
172static struct resource resources_hsusb_host[] = {
173 {
174 .start = MSM8960_HSUSB_PHYS,
175 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
176 .flags = IORESOURCE_MEM,
177 },
178 {
179 .start = USB1_HS_IRQ,
180 .end = USB1_HS_IRQ,
181 .flags = IORESOURCE_IRQ,
182 },
183};
184
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530185static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700186struct platform_device msm_device_hsusb_host = {
187 .name = "msm_hsusb_host",
188 .id = -1,
189 .num_resources = ARRAY_SIZE(resources_hsusb_host),
190 .resource = resources_hsusb_host,
191 .dev = {
192 .dma_mask = &dma_mask,
193 .coherent_dma_mask = 0xffffffff,
194 },
195};
196
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530197static struct resource resources_hsic_host[] = {
198 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700199 .start = 0x12520000,
200 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530201 .flags = IORESOURCE_MEM,
202 },
203 {
204 .start = USB_HSIC_IRQ,
205 .end = USB_HSIC_IRQ,
206 .flags = IORESOURCE_IRQ,
207 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800208 {
209 .start = MSM_GPIO_TO_INT(69),
210 .end = MSM_GPIO_TO_INT(69),
211 .name = "peripheral_status_irq",
212 .flags = IORESOURCE_IRQ,
213 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530214};
215
216struct platform_device msm_device_hsic_host = {
217 .name = "msm_hsic_host",
218 .id = -1,
219 .num_resources = ARRAY_SIZE(resources_hsic_host),
220 .resource = resources_hsic_host,
221 .dev = {
222 .dma_mask = &dma_mask,
223 .coherent_dma_mask = DMA_BIT_MASK(32),
224 },
225};
226
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700227struct platform_device msm8960_device_acpuclk = {
228 .name = "acpuclk-8960",
229 .id = -1,
230};
231
Patrick Daly6578e0c2012-07-19 18:50:02 -0700232struct platform_device msm8960ab_device_acpuclk = {
233 .name = "acpuclk-8960ab",
234 .id = -1,
235};
236
Mona Hossain11c03ac2011-10-26 12:42:10 -0700237#define SHARED_IMEM_TZ_BASE 0x2a03f720
238static struct resource tzlog_resources[] = {
239 {
240 .start = SHARED_IMEM_TZ_BASE,
241 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
242 .flags = IORESOURCE_MEM,
243 },
244};
245
246struct platform_device msm_device_tz_log = {
247 .name = "tz_log",
248 .id = 0,
249 .num_resources = ARRAY_SIZE(tzlog_resources),
250 .resource = tzlog_resources,
251};
252
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700253static struct resource resources_uart_gsbi2[] = {
254 {
255 .start = MSM8960_GSBI2_UARTDM_IRQ,
256 .end = MSM8960_GSBI2_UARTDM_IRQ,
257 .flags = IORESOURCE_IRQ,
258 },
259 {
260 .start = MSM_UART2DM_PHYS,
261 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
262 .name = "uartdm_resource",
263 .flags = IORESOURCE_MEM,
264 },
265 {
266 .start = MSM_GSBI2_PHYS,
267 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
268 .name = "gsbi_resource",
269 .flags = IORESOURCE_MEM,
270 },
271};
272
273struct platform_device msm8960_device_uart_gsbi2 = {
274 .name = "msm_serial_hsl",
275 .id = 0,
276 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
277 .resource = resources_uart_gsbi2,
278};
Mayank Rana9f51f582011-08-04 18:35:59 +0530279/* GSBI 6 used into UARTDM Mode */
280static struct resource msm_uart_dm6_resources[] = {
281 {
282 .start = MSM_UART6DM_PHYS,
283 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
284 .name = "uartdm_resource",
285 .flags = IORESOURCE_MEM,
286 },
287 {
288 .start = GSBI6_UARTDM_IRQ,
289 .end = GSBI6_UARTDM_IRQ,
290 .flags = IORESOURCE_IRQ,
291 },
292 {
293 .start = MSM_GSBI6_PHYS,
294 .end = MSM_GSBI6_PHYS + 4 - 1,
295 .name = "gsbi_resource",
296 .flags = IORESOURCE_MEM,
297 },
298 {
299 .start = DMOV_HSUART_GSBI6_TX_CHAN,
300 .end = DMOV_HSUART_GSBI6_RX_CHAN,
301 .name = "uartdm_channels",
302 .flags = IORESOURCE_DMA,
303 },
304 {
305 .start = DMOV_HSUART_GSBI6_TX_CRCI,
306 .end = DMOV_HSUART_GSBI6_RX_CRCI,
307 .name = "uartdm_crci",
308 .flags = IORESOURCE_DMA,
309 },
310};
311static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
312struct platform_device msm_device_uart_dm6 = {
313 .name = "msm_serial_hs",
314 .id = 0,
315 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
316 .resource = msm_uart_dm6_resources,
317 .dev = {
318 .dma_mask = &msm_uart_dm6_dma_mask,
319 .coherent_dma_mask = DMA_BIT_MASK(32),
320 },
321};
Mayank Rana1f02d952012-07-04 19:11:20 +0530322
323/* GSBI 8 used into UARTDM Mode */
324static struct resource msm_uart_dm8_resources[] = {
325 {
326 .start = MSM_UART8DM_PHYS,
327 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
328 .name = "uartdm_resource",
329 .flags = IORESOURCE_MEM,
330 },
331 {
332 .start = GSBI8_UARTDM_IRQ,
333 .end = GSBI8_UARTDM_IRQ,
334 .flags = IORESOURCE_IRQ,
335 },
336 {
337 .start = MSM_GSBI8_PHYS,
338 .end = MSM_GSBI8_PHYS + 4 - 1,
339 .name = "gsbi_resource",
340 .flags = IORESOURCE_MEM,
341 },
342 {
343 .start = DMOV_HSUART_GSBI8_TX_CHAN,
344 .end = DMOV_HSUART_GSBI8_RX_CHAN,
345 .name = "uartdm_channels",
346 .flags = IORESOURCE_DMA,
347 },
348 {
349 .start = DMOV_HSUART_GSBI8_TX_CRCI,
350 .end = DMOV_HSUART_GSBI8_RX_CRCI,
351 .name = "uartdm_crci",
352 .flags = IORESOURCE_DMA,
353 },
354};
355
356static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
357struct platform_device msm_device_uart_dm8 = {
358 .name = "msm_serial_hs",
359 .id = 2,
360 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
361 .resource = msm_uart_dm8_resources,
362 .dev = {
363 .dma_mask = &msm_uart_dm8_dma_mask,
364 .coherent_dma_mask = DMA_BIT_MASK(32),
365 },
366};
367
Mayank Ranae009c922012-03-22 03:02:06 +0530368/*
369 * GSBI 9 used into UARTDM Mode
370 * For 8960 Fusion 2.2 Primary IPC
371 */
372static struct resource msm_uart_dm9_resources[] = {
373 {
374 .start = MSM_UART9DM_PHYS,
375 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
376 .name = "uartdm_resource",
377 .flags = IORESOURCE_MEM,
378 },
379 {
380 .start = GSBI9_UARTDM_IRQ,
381 .end = GSBI9_UARTDM_IRQ,
382 .flags = IORESOURCE_IRQ,
383 },
384 {
385 .start = MSM_GSBI9_PHYS,
386 .end = MSM_GSBI9_PHYS + 4 - 1,
387 .name = "gsbi_resource",
388 .flags = IORESOURCE_MEM,
389 },
390 {
391 .start = DMOV_HSUART_GSBI9_TX_CHAN,
392 .end = DMOV_HSUART_GSBI9_RX_CHAN,
393 .name = "uartdm_channels",
394 .flags = IORESOURCE_DMA,
395 },
396 {
397 .start = DMOV_HSUART_GSBI9_TX_CRCI,
398 .end = DMOV_HSUART_GSBI9_RX_CRCI,
399 .name = "uartdm_crci",
400 .flags = IORESOURCE_DMA,
401 },
402};
403static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
404struct platform_device msm_device_uart_dm9 = {
405 .name = "msm_serial_hs",
406 .id = 1,
407 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
408 .resource = msm_uart_dm9_resources,
409 .dev = {
410 .dma_mask = &msm_uart_dm9_dma_mask,
411 .coherent_dma_mask = DMA_BIT_MASK(32),
412 },
413};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700414
415static struct resource resources_uart_gsbi5[] = {
416 {
417 .start = GSBI5_UARTDM_IRQ,
418 .end = GSBI5_UARTDM_IRQ,
419 .flags = IORESOURCE_IRQ,
420 },
421 {
422 .start = MSM_UART5DM_PHYS,
423 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
424 .name = "uartdm_resource",
425 .flags = IORESOURCE_MEM,
426 },
427 {
428 .start = MSM_GSBI5_PHYS,
429 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
430 .name = "gsbi_resource",
431 .flags = IORESOURCE_MEM,
432 },
433};
434
435struct platform_device msm8960_device_uart_gsbi5 = {
436 .name = "msm_serial_hsl",
437 .id = 0,
438 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
439 .resource = resources_uart_gsbi5,
440};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700441
442static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
443 .line = 0,
444};
445
446static struct resource resources_uart_gsbi8[] = {
447 {
448 .start = GSBI8_UARTDM_IRQ,
449 .end = GSBI8_UARTDM_IRQ,
450 .flags = IORESOURCE_IRQ,
451 },
452 {
453 .start = MSM_UART8DM_PHYS,
454 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
455 .name = "uartdm_resource",
456 .flags = IORESOURCE_MEM,
457 },
458 {
459 .start = MSM_GSBI8_PHYS,
460 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
461 .name = "gsbi_resource",
462 .flags = IORESOURCE_MEM,
463 },
464};
465
466struct platform_device msm8960_device_uart_gsbi8 = {
467 .name = "msm_serial_hsl",
468 .id = 1,
469 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
470 .resource = resources_uart_gsbi8,
471 .dev.platform_data = &uart_gsbi8_pdata,
472};
473
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700474/* MSM Video core device */
475#ifdef CONFIG_MSM_BUS_SCALING
476static struct msm_bus_vectors vidc_init_vectors[] = {
477 {
478 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
479 .dst = MSM_BUS_SLAVE_EBI_CH0,
480 .ab = 0,
481 .ib = 0,
482 },
483 {
484 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
485 .dst = MSM_BUS_SLAVE_EBI_CH0,
486 .ab = 0,
487 .ib = 0,
488 },
489 {
490 .src = MSM_BUS_MASTER_AMPSS_M0,
491 .dst = MSM_BUS_SLAVE_EBI_CH0,
492 .ab = 0,
493 .ib = 0,
494 },
495 {
496 .src = MSM_BUS_MASTER_AMPSS_M0,
497 .dst = MSM_BUS_SLAVE_EBI_CH0,
498 .ab = 0,
499 .ib = 0,
500 },
501};
502static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
503 {
504 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
505 .dst = MSM_BUS_SLAVE_EBI_CH0,
506 .ab = 54525952,
507 .ib = 436207616,
508 },
509 {
510 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
511 .dst = MSM_BUS_SLAVE_EBI_CH0,
512 .ab = 72351744,
513 .ib = 289406976,
514 },
515 {
516 .src = MSM_BUS_MASTER_AMPSS_M0,
517 .dst = MSM_BUS_SLAVE_EBI_CH0,
518 .ab = 500000,
519 .ib = 1000000,
520 },
521 {
522 .src = MSM_BUS_MASTER_AMPSS_M0,
523 .dst = MSM_BUS_SLAVE_EBI_CH0,
524 .ab = 500000,
525 .ib = 1000000,
526 },
527};
528static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
529 {
530 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
531 .dst = MSM_BUS_SLAVE_EBI_CH0,
532 .ab = 40894464,
533 .ib = 327155712,
534 },
535 {
536 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
537 .dst = MSM_BUS_SLAVE_EBI_CH0,
538 .ab = 48234496,
539 .ib = 192937984,
540 },
541 {
542 .src = MSM_BUS_MASTER_AMPSS_M0,
543 .dst = MSM_BUS_SLAVE_EBI_CH0,
544 .ab = 500000,
545 .ib = 2000000,
546 },
547 {
548 .src = MSM_BUS_MASTER_AMPSS_M0,
549 .dst = MSM_BUS_SLAVE_EBI_CH0,
550 .ab = 500000,
551 .ib = 2000000,
552 },
553};
554static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
555 {
556 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
557 .dst = MSM_BUS_SLAVE_EBI_CH0,
558 .ab = 163577856,
559 .ib = 1308622848,
560 },
561 {
562 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
563 .dst = MSM_BUS_SLAVE_EBI_CH0,
564 .ab = 219152384,
565 .ib = 876609536,
566 },
567 {
568 .src = MSM_BUS_MASTER_AMPSS_M0,
569 .dst = MSM_BUS_SLAVE_EBI_CH0,
570 .ab = 1750000,
571 .ib = 3500000,
572 },
573 {
574 .src = MSM_BUS_MASTER_AMPSS_M0,
575 .dst = MSM_BUS_SLAVE_EBI_CH0,
576 .ab = 1750000,
577 .ib = 3500000,
578 },
579};
580static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
581 {
582 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
583 .dst = MSM_BUS_SLAVE_EBI_CH0,
584 .ab = 121634816,
585 .ib = 973078528,
586 },
587 {
588 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
589 .dst = MSM_BUS_SLAVE_EBI_CH0,
590 .ab = 155189248,
591 .ib = 620756992,
592 },
593 {
594 .src = MSM_BUS_MASTER_AMPSS_M0,
595 .dst = MSM_BUS_SLAVE_EBI_CH0,
596 .ab = 1750000,
597 .ib = 7000000,
598 },
599 {
600 .src = MSM_BUS_MASTER_AMPSS_M0,
601 .dst = MSM_BUS_SLAVE_EBI_CH0,
602 .ab = 1750000,
603 .ib = 7000000,
604 },
605};
606static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
607 {
608 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
609 .dst = MSM_BUS_SLAVE_EBI_CH0,
610 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700611 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700612 },
613 {
614 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
615 .dst = MSM_BUS_SLAVE_EBI_CH0,
616 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700617 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700618 },
619 {
620 .src = MSM_BUS_MASTER_AMPSS_M0,
621 .dst = MSM_BUS_SLAVE_EBI_CH0,
622 .ab = 2500000,
623 .ib = 5000000,
624 },
625 {
626 .src = MSM_BUS_MASTER_AMPSS_M0,
627 .dst = MSM_BUS_SLAVE_EBI_CH0,
628 .ab = 2500000,
629 .ib = 5000000,
630 },
631};
632static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
633 {
634 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
635 .dst = MSM_BUS_SLAVE_EBI_CH0,
636 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700637 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700638 },
639 {
640 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
641 .dst = MSM_BUS_SLAVE_EBI_CH0,
642 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700643 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700644 },
645 {
646 .src = MSM_BUS_MASTER_AMPSS_M0,
647 .dst = MSM_BUS_SLAVE_EBI_CH0,
648 .ab = 2500000,
649 .ib = 700000000,
650 },
651 {
652 .src = MSM_BUS_MASTER_AMPSS_M0,
653 .dst = MSM_BUS_SLAVE_EBI_CH0,
654 .ab = 2500000,
655 .ib = 10000000,
656 },
657};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700658static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
659 {
660 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
661 .dst = MSM_BUS_SLAVE_EBI_CH0,
662 .ab = 222298112,
663 .ib = 3522000000U,
664 },
665 {
666 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
667 .dst = MSM_BUS_SLAVE_EBI_CH0,
668 .ab = 330301440,
669 .ib = 3522000000U,
670 },
671 {
672 .src = MSM_BUS_MASTER_AMPSS_M0,
673 .dst = MSM_BUS_SLAVE_EBI_CH0,
674 .ab = 2500000,
675 .ib = 700000000,
676 },
677 {
678 .src = MSM_BUS_MASTER_AMPSS_M0,
679 .dst = MSM_BUS_SLAVE_EBI_CH0,
680 .ab = 2500000,
681 .ib = 10000000,
682 },
683};
684static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
685 {
686 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
687 .dst = MSM_BUS_SLAVE_EBI_CH0,
688 .ab = 222298112,
689 .ib = 3522000000U,
690 },
691 {
692 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
693 .dst = MSM_BUS_SLAVE_EBI_CH0,
694 .ab = 330301440,
695 .ib = 3522000000U,
696 },
697 {
698 .src = MSM_BUS_MASTER_AMPSS_M0,
699 .dst = MSM_BUS_SLAVE_EBI_CH0,
700 .ab = 2500000,
701 .ib = 700000000,
702 },
703 {
704 .src = MSM_BUS_MASTER_AMPSS_M0,
705 .dst = MSM_BUS_SLAVE_EBI_CH0,
706 .ab = 2500000,
707 .ib = 10000000,
708 },
709};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700710
711static struct msm_bus_paths vidc_bus_client_config[] = {
712 {
713 ARRAY_SIZE(vidc_init_vectors),
714 vidc_init_vectors,
715 },
716 {
717 ARRAY_SIZE(vidc_venc_vga_vectors),
718 vidc_venc_vga_vectors,
719 },
720 {
721 ARRAY_SIZE(vidc_vdec_vga_vectors),
722 vidc_vdec_vga_vectors,
723 },
724 {
725 ARRAY_SIZE(vidc_venc_720p_vectors),
726 vidc_venc_720p_vectors,
727 },
728 {
729 ARRAY_SIZE(vidc_vdec_720p_vectors),
730 vidc_vdec_720p_vectors,
731 },
732 {
733 ARRAY_SIZE(vidc_venc_1080p_vectors),
734 vidc_venc_1080p_vectors,
735 },
736 {
737 ARRAY_SIZE(vidc_vdec_1080p_vectors),
738 vidc_vdec_1080p_vectors,
739 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700740 {
741 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
Arun Menond4837f62012-08-20 15:25:50 -0700742 vidc_venc_1080p_turbo_vectors,
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700743 },
744 {
745 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
746 vidc_vdec_1080p_turbo_vectors,
747 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700748};
749
750static struct msm_bus_scale_pdata vidc_bus_client_data = {
751 vidc_bus_client_config,
752 ARRAY_SIZE(vidc_bus_client_config),
753 .name = "vidc",
754};
Arun Menond4837f62012-08-20 15:25:50 -0700755
756static struct msm_bus_vectors vidc_pro_init_vectors[] = {
757 {
758 .src = MSM_BUS_MASTER_VIDEO_ENC,
759 .dst = MSM_BUS_SLAVE_EBI_CH0,
760 .ab = 0,
761 .ib = 0,
762 },
763 {
764 .src = MSM_BUS_MASTER_VIDEO_DEC,
765 .dst = MSM_BUS_SLAVE_EBI_CH0,
766 .ab = 0,
767 .ib = 0,
768 },
769 {
770 .src = MSM_BUS_MASTER_AMPSS_M0,
771 .dst = MSM_BUS_SLAVE_EBI_CH0,
772 .ab = 0,
773 .ib = 0,
774 },
775 {
776 .src = MSM_BUS_MASTER_AMPSS_M0,
777 .dst = MSM_BUS_SLAVE_EBI_CH0,
778 .ab = 0,
779 .ib = 0,
780 },
781};
782static struct msm_bus_vectors vidc_pro_venc_vga_vectors[] = {
783 {
784 .src = MSM_BUS_MASTER_VIDEO_ENC,
785 .dst = MSM_BUS_SLAVE_EBI_CH0,
786 .ab = 54525952,
787 .ib = 436207616,
788 },
789 {
790 .src = MSM_BUS_MASTER_VIDEO_DEC,
791 .dst = MSM_BUS_SLAVE_EBI_CH0,
792 .ab = 72351744,
793 .ib = 289406976,
794 },
795 {
796 .src = MSM_BUS_MASTER_AMPSS_M0,
797 .dst = MSM_BUS_SLAVE_EBI_CH0,
798 .ab = 500000,
799 .ib = 1000000,
800 },
801 {
802 .src = MSM_BUS_MASTER_AMPSS_M0,
803 .dst = MSM_BUS_SLAVE_EBI_CH0,
804 .ab = 500000,
805 .ib = 1000000,
806 },
807};
808static struct msm_bus_vectors vidc_pro_vdec_vga_vectors[] = {
809 {
810 .src = MSM_BUS_MASTER_VIDEO_ENC,
811 .dst = MSM_BUS_SLAVE_EBI_CH0,
812 .ab = 40894464,
813 .ib = 327155712,
814 },
815 {
816 .src = MSM_BUS_MASTER_VIDEO_DEC,
817 .dst = MSM_BUS_SLAVE_EBI_CH0,
818 .ab = 48234496,
819 .ib = 192937984,
820 },
821 {
822 .src = MSM_BUS_MASTER_AMPSS_M0,
823 .dst = MSM_BUS_SLAVE_EBI_CH0,
824 .ab = 500000,
825 .ib = 2000000,
826 },
827 {
828 .src = MSM_BUS_MASTER_AMPSS_M0,
829 .dst = MSM_BUS_SLAVE_EBI_CH0,
830 .ab = 500000,
831 .ib = 2000000,
832 },
833};
834static struct msm_bus_vectors vidc_pro_venc_720p_vectors[] = {
835 {
836 .src = MSM_BUS_MASTER_VIDEO_ENC,
837 .dst = MSM_BUS_SLAVE_EBI_CH0,
838 .ab = 163577856,
839 .ib = 1308622848,
840 },
841 {
842 .src = MSM_BUS_MASTER_VIDEO_DEC,
843 .dst = MSM_BUS_SLAVE_EBI_CH0,
844 .ab = 219152384,
845 .ib = 876609536,
846 },
847 {
848 .src = MSM_BUS_MASTER_AMPSS_M0,
849 .dst = MSM_BUS_SLAVE_EBI_CH0,
850 .ab = 1750000,
851 .ib = 3500000,
852 },
853 {
854 .src = MSM_BUS_MASTER_AMPSS_M0,
855 .dst = MSM_BUS_SLAVE_EBI_CH0,
856 .ab = 1750000,
857 .ib = 3500000,
858 },
859};
860static struct msm_bus_vectors vidc_pro_vdec_720p_vectors[] = {
861 {
862 .src = MSM_BUS_MASTER_VIDEO_ENC,
863 .dst = MSM_BUS_SLAVE_EBI_CH0,
864 .ab = 121634816,
865 .ib = 973078528,
866 },
867 {
868 .src = MSM_BUS_MASTER_VIDEO_DEC,
869 .dst = MSM_BUS_SLAVE_EBI_CH0,
870 .ab = 155189248,
871 .ib = 620756992,
872 },
873 {
874 .src = MSM_BUS_MASTER_AMPSS_M0,
875 .dst = MSM_BUS_SLAVE_EBI_CH0,
876 .ab = 1750000,
877 .ib = 7000000,
878 },
879 {
880 .src = MSM_BUS_MASTER_AMPSS_M0,
881 .dst = MSM_BUS_SLAVE_EBI_CH0,
882 .ab = 1750000,
883 .ib = 7000000,
884 },
885};
886static struct msm_bus_vectors vidc_pro_venc_1080p_vectors[] = {
887 {
888 .src = MSM_BUS_MASTER_VIDEO_ENC,
889 .dst = MSM_BUS_SLAVE_EBI_CH0,
890 .ab = 372244480,
891 .ib = 2560000000U,
892 },
893 {
894 .src = MSM_BUS_MASTER_VIDEO_DEC,
895 .dst = MSM_BUS_SLAVE_EBI_CH0,
896 .ab = 501219328,
897 .ib = 2560000000U,
898 },
899 {
900 .src = MSM_BUS_MASTER_AMPSS_M0,
901 .dst = MSM_BUS_SLAVE_EBI_CH0,
902 .ab = 2500000,
903 .ib = 5000000,
904 },
905 {
906 .src = MSM_BUS_MASTER_AMPSS_M0,
907 .dst = MSM_BUS_SLAVE_EBI_CH0,
908 .ab = 2500000,
909 .ib = 5000000,
910 },
911};
912static struct msm_bus_vectors vidc_pro_vdec_1080p_vectors[] = {
913 {
914 .src = MSM_BUS_MASTER_VIDEO_ENC,
915 .dst = MSM_BUS_SLAVE_EBI_CH0,
916 .ab = 222298112,
917 .ib = 2560000000U,
918 },
919 {
920 .src = MSM_BUS_MASTER_VIDEO_DEC,
921 .dst = MSM_BUS_SLAVE_EBI_CH0,
922 .ab = 330301440,
923 .ib = 2560000000U,
924 },
925 {
926 .src = MSM_BUS_MASTER_AMPSS_M0,
927 .dst = MSM_BUS_SLAVE_EBI_CH0,
928 .ab = 2500000,
929 .ib = 700000000,
930 },
931 {
932 .src = MSM_BUS_MASTER_AMPSS_M0,
933 .dst = MSM_BUS_SLAVE_EBI_CH0,
934 .ab = 2500000,
935 .ib = 10000000,
936 },
937};
938static struct msm_bus_vectors vidc_pro_venc_1080p_turbo_vectors[] = {
939 {
940 .src = MSM_BUS_MASTER_VIDEO_ENC,
941 .dst = MSM_BUS_SLAVE_EBI_CH0,
942 .ab = 222298112,
943 .ib = 3522000000U,
944 },
945 {
946 .src = MSM_BUS_MASTER_VIDEO_DEC,
947 .dst = MSM_BUS_SLAVE_EBI_CH0,
948 .ab = 330301440,
949 .ib = 3522000000U,
950 },
951 {
952 .src = MSM_BUS_MASTER_AMPSS_M0,
953 .dst = MSM_BUS_SLAVE_EBI_CH0,
954 .ab = 2500000,
955 .ib = 700000000,
956 },
957 {
958 .src = MSM_BUS_MASTER_AMPSS_M0,
959 .dst = MSM_BUS_SLAVE_EBI_CH0,
960 .ab = 2500000,
961 .ib = 10000000,
962 },
963};
964static struct msm_bus_vectors vidc_pro_vdec_1080p_turbo_vectors[] = {
965 {
966 .src = MSM_BUS_MASTER_VIDEO_ENC,
967 .dst = MSM_BUS_SLAVE_EBI_CH0,
968 .ab = 222298112,
969 .ib = 3522000000U,
970 },
971 {
972 .src = MSM_BUS_MASTER_VIDEO_DEC,
973 .dst = MSM_BUS_SLAVE_EBI_CH0,
974 .ab = 330301440,
975 .ib = 3522000000U,
976 },
977 {
978 .src = MSM_BUS_MASTER_AMPSS_M0,
979 .dst = MSM_BUS_SLAVE_EBI_CH0,
980 .ab = 2500000,
981 .ib = 700000000,
982 },
983 {
984 .src = MSM_BUS_MASTER_AMPSS_M0,
985 .dst = MSM_BUS_SLAVE_EBI_CH0,
986 .ab = 2500000,
987 .ib = 10000000,
988 },
989};
990
991static struct msm_bus_paths vidc_pro_bus_client_config[] = {
992 {
993 ARRAY_SIZE(vidc_pro_init_vectors),
994 vidc_pro_init_vectors,
995 },
996 {
997 ARRAY_SIZE(vidc_pro_venc_vga_vectors),
998 vidc_pro_venc_vga_vectors,
999 },
1000 {
1001 ARRAY_SIZE(vidc_pro_vdec_vga_vectors),
1002 vidc_pro_vdec_vga_vectors,
1003 },
1004 {
1005 ARRAY_SIZE(vidc_pro_venc_720p_vectors),
1006 vidc_pro_venc_720p_vectors,
1007 },
1008 {
1009 ARRAY_SIZE(vidc_pro_vdec_720p_vectors),
1010 vidc_pro_vdec_720p_vectors,
1011 },
1012 {
1013 ARRAY_SIZE(vidc_pro_venc_1080p_vectors),
1014 vidc_pro_venc_1080p_vectors,
1015 },
1016 {
1017 ARRAY_SIZE(vidc_pro_vdec_1080p_vectors),
1018 vidc_pro_vdec_1080p_vectors,
1019 },
1020 {
1021 ARRAY_SIZE(vidc_pro_venc_1080p_turbo_vectors),
1022 vidc_pro_venc_1080p_turbo_vectors,
1023 },
1024 {
1025 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1026 vidc_pro_vdec_1080p_turbo_vectors,
1027 },
1028};
1029
1030static struct msm_bus_scale_pdata vidc_pro_bus_client_data = {
1031 vidc_pro_bus_client_config,
1032 ARRAY_SIZE(vidc_bus_client_config),
1033 .name = "vidc",
1034};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001035#endif
1036
Mona Hossain9c430e32011-07-27 11:04:47 -07001037#ifdef CONFIG_HW_RANDOM_MSM
1038/* PRNG device */
1039#define MSM_PRNG_PHYS 0x1A500000
1040static struct resource rng_resources = {
1041 .flags = IORESOURCE_MEM,
1042 .start = MSM_PRNG_PHYS,
1043 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1044};
1045
1046struct platform_device msm_device_rng = {
1047 .name = "msm_rng",
1048 .id = 0,
1049 .num_resources = 1,
1050 .resource = &rng_resources,
1051};
1052#endif
1053
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001054#define MSM_VIDC_BASE_PHYS 0x04400000
1055#define MSM_VIDC_BASE_SIZE 0x00100000
1056
1057static struct resource msm_device_vidc_resources[] = {
1058 {
1059 .start = MSM_VIDC_BASE_PHYS,
1060 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1061 .flags = IORESOURCE_MEM,
1062 },
1063 {
1064 .start = VCODEC_IRQ,
1065 .end = VCODEC_IRQ,
1066 .flags = IORESOURCE_IRQ,
1067 },
1068};
1069
1070struct msm_vidc_platform_data vidc_platform_data = {
1071#ifdef CONFIG_MSM_BUS_SCALING
1072 .vidc_bus_client_pdata = &vidc_bus_client_data,
1073#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07001074#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -08001075 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001076 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -07001077 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001078#else
Deepak Kotur12301a72011-11-09 18:30:29 -08001079 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001080 .enable_ion = 0,
1081#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08001082 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301083 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001084 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301085 .fw_addr = 0x9fe00000,
Deepak Verma587c98e2013-02-01 22:47:49 +05301086 .enable_sec_metadata = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001087};
1088
1089struct platform_device msm_device_vidc = {
1090 .name = "msm_vidc",
1091 .id = 0,
1092 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
1093 .resource = msm_device_vidc_resources,
1094 .dev = {
1095 .platform_data = &vidc_platform_data,
1096 },
1097};
1098
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001099#define MSM_SDC1_BASE 0x12400000
1100#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1101#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1102#define MSM_SDC2_BASE 0x12140000
1103#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1104#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001105#define MSM_SDC3_BASE 0x12180000
1106#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1107#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1108#define MSM_SDC4_BASE 0x121C0000
1109#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1110#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1111#define MSM_SDC5_BASE 0x12200000
1112#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1113#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1114
1115static struct resource resources_sdc1[] = {
1116 {
1117 .name = "core_mem",
1118 .flags = IORESOURCE_MEM,
1119 .start = MSM_SDC1_BASE,
1120 .end = MSM_SDC1_DML_BASE - 1,
1121 },
1122 {
1123 .name = "core_irq",
1124 .flags = IORESOURCE_IRQ,
1125 .start = SDC1_IRQ_0,
1126 .end = SDC1_IRQ_0
1127 },
1128#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1129 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301130 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001131 .start = MSM_SDC1_DML_BASE,
1132 .end = MSM_SDC1_BAM_BASE - 1,
1133 .flags = IORESOURCE_MEM,
1134 },
1135 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301136 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001137 .start = MSM_SDC1_BAM_BASE,
1138 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1139 .flags = IORESOURCE_MEM,
1140 },
1141 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301142 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001143 .start = SDC1_BAM_IRQ,
1144 .end = SDC1_BAM_IRQ,
1145 .flags = IORESOURCE_IRQ,
1146 },
1147#endif
1148};
1149
1150static struct resource resources_sdc2[] = {
1151 {
1152 .name = "core_mem",
1153 .flags = IORESOURCE_MEM,
1154 .start = MSM_SDC2_BASE,
1155 .end = MSM_SDC2_DML_BASE - 1,
1156 },
1157 {
1158 .name = "core_irq",
1159 .flags = IORESOURCE_IRQ,
1160 .start = SDC2_IRQ_0,
1161 .end = SDC2_IRQ_0
1162 },
1163#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1164 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301165 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001166 .start = MSM_SDC2_DML_BASE,
1167 .end = MSM_SDC2_BAM_BASE - 1,
1168 .flags = IORESOURCE_MEM,
1169 },
1170 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301171 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001172 .start = MSM_SDC2_BAM_BASE,
1173 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1174 .flags = IORESOURCE_MEM,
1175 },
1176 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301177 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001178 .start = SDC2_BAM_IRQ,
1179 .end = SDC2_BAM_IRQ,
1180 .flags = IORESOURCE_IRQ,
1181 },
1182#endif
1183};
1184
1185static struct resource resources_sdc3[] = {
1186 {
1187 .name = "core_mem",
1188 .flags = IORESOURCE_MEM,
1189 .start = MSM_SDC3_BASE,
1190 .end = MSM_SDC3_DML_BASE - 1,
1191 },
1192 {
1193 .name = "core_irq",
1194 .flags = IORESOURCE_IRQ,
1195 .start = SDC3_IRQ_0,
1196 .end = SDC3_IRQ_0
1197 },
1198#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1199 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301200 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001201 .start = MSM_SDC3_DML_BASE,
1202 .end = MSM_SDC3_BAM_BASE - 1,
1203 .flags = IORESOURCE_MEM,
1204 },
1205 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301206 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001207 .start = MSM_SDC3_BAM_BASE,
1208 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1209 .flags = IORESOURCE_MEM,
1210 },
1211 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301212 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001213 .start = SDC3_BAM_IRQ,
1214 .end = SDC3_BAM_IRQ,
1215 .flags = IORESOURCE_IRQ,
1216 },
1217#endif
1218};
1219
1220static struct resource resources_sdc4[] = {
1221 {
1222 .name = "core_mem",
1223 .flags = IORESOURCE_MEM,
1224 .start = MSM_SDC4_BASE,
1225 .end = MSM_SDC4_DML_BASE - 1,
1226 },
1227 {
1228 .name = "core_irq",
1229 .flags = IORESOURCE_IRQ,
1230 .start = SDC4_IRQ_0,
1231 .end = SDC4_IRQ_0
1232 },
1233#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1234 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301235 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001236 .start = MSM_SDC4_DML_BASE,
1237 .end = MSM_SDC4_BAM_BASE - 1,
1238 .flags = IORESOURCE_MEM,
1239 },
1240 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301241 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242 .start = MSM_SDC4_BAM_BASE,
1243 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1244 .flags = IORESOURCE_MEM,
1245 },
1246 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301247 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001248 .start = SDC4_BAM_IRQ,
1249 .end = SDC4_BAM_IRQ,
1250 .flags = IORESOURCE_IRQ,
1251 },
1252#endif
1253};
1254
1255static struct resource resources_sdc5[] = {
1256 {
1257 .name = "core_mem",
1258 .flags = IORESOURCE_MEM,
1259 .start = MSM_SDC5_BASE,
1260 .end = MSM_SDC5_DML_BASE - 1,
1261 },
1262 {
1263 .name = "core_irq",
1264 .flags = IORESOURCE_IRQ,
1265 .start = SDC5_IRQ_0,
1266 .end = SDC5_IRQ_0
1267 },
1268#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1269 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301270 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001271 .start = MSM_SDC5_DML_BASE,
1272 .end = MSM_SDC5_BAM_BASE - 1,
1273 .flags = IORESOURCE_MEM,
1274 },
1275 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301276 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001277 .start = MSM_SDC5_BAM_BASE,
1278 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1279 .flags = IORESOURCE_MEM,
1280 },
1281 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301282 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001283 .start = SDC5_BAM_IRQ,
1284 .end = SDC5_BAM_IRQ,
1285 .flags = IORESOURCE_IRQ,
1286 },
1287#endif
1288};
1289
1290struct platform_device msm_device_sdc1 = {
1291 .name = "msm_sdcc",
1292 .id = 1,
1293 .num_resources = ARRAY_SIZE(resources_sdc1),
1294 .resource = resources_sdc1,
1295 .dev = {
1296 .coherent_dma_mask = 0xffffffff,
1297 },
1298};
1299
1300struct platform_device msm_device_sdc2 = {
1301 .name = "msm_sdcc",
1302 .id = 2,
1303 .num_resources = ARRAY_SIZE(resources_sdc2),
1304 .resource = resources_sdc2,
1305 .dev = {
1306 .coherent_dma_mask = 0xffffffff,
1307 },
1308};
1309
1310struct platform_device msm_device_sdc3 = {
1311 .name = "msm_sdcc",
1312 .id = 3,
1313 .num_resources = ARRAY_SIZE(resources_sdc3),
1314 .resource = resources_sdc3,
1315 .dev = {
1316 .coherent_dma_mask = 0xffffffff,
1317 },
1318};
1319
1320struct platform_device msm_device_sdc4 = {
1321 .name = "msm_sdcc",
1322 .id = 4,
1323 .num_resources = ARRAY_SIZE(resources_sdc4),
1324 .resource = resources_sdc4,
1325 .dev = {
1326 .coherent_dma_mask = 0xffffffff,
1327 },
1328};
1329
1330struct platform_device msm_device_sdc5 = {
1331 .name = "msm_sdcc",
1332 .id = 5,
1333 .num_resources = ARRAY_SIZE(resources_sdc5),
1334 .resource = resources_sdc5,
1335 .dev = {
1336 .coherent_dma_mask = 0xffffffff,
1337 },
1338};
1339
Stephen Boydeb819882011-08-29 14:46:30 -07001340#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
1341#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
1342
1343static struct resource msm_8960_q6_lpass_resources[] = {
1344 {
1345 .start = MSM_LPASS_QDSP6SS_PHYS,
1346 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
1347 .flags = IORESOURCE_MEM,
1348 },
1349};
1350
1351static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1352 .strap_tcm_base = 0x01460000,
1353 .strap_ahb_upper = 0x00290000,
1354 .strap_ahb_lower = 0x00000280,
1355 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1356 .name = "q6",
1357 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001358 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001359};
1360
1361struct platform_device msm_8960_q6_lpass = {
1362 .name = "pil_qdsp6v4",
1363 .id = 0,
1364 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1365 .resource = msm_8960_q6_lpass_resources,
1366 .dev.platform_data = &msm_8960_q6_lpass_data,
1367};
1368
1369#define MSM_MSS_ENABLE_PHYS 0x08B00000
1370#define MSM_FW_QDSP6SS_PHYS 0x08800000
1371#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1372#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1373
1374static struct resource msm_8960_q6_mss_fw_resources[] = {
1375 {
1376 .start = MSM_FW_QDSP6SS_PHYS,
1377 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1378 .flags = IORESOURCE_MEM,
1379 },
1380 {
1381 .start = MSM_MSS_ENABLE_PHYS,
1382 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1383 .flags = IORESOURCE_MEM,
1384 },
1385};
1386
1387static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1388 .strap_tcm_base = 0x00400000,
1389 .strap_ahb_upper = 0x00090000,
1390 .strap_ahb_lower = 0x00000080,
1391 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1392 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1393 .name = "modem_fw",
1394 .depends = "q6",
1395 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001396 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001397};
1398
1399struct platform_device msm_8960_q6_mss_fw = {
1400 .name = "pil_qdsp6v4",
1401 .id = 1,
1402 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1403 .resource = msm_8960_q6_mss_fw_resources,
1404 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1405};
1406
1407#define MSM_SW_QDSP6SS_PHYS 0x08900000
1408#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1409#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1410
1411static struct resource msm_8960_q6_mss_sw_resources[] = {
1412 {
1413 .start = MSM_SW_QDSP6SS_PHYS,
1414 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1415 .flags = IORESOURCE_MEM,
1416 },
1417 {
1418 .start = MSM_MSS_ENABLE_PHYS,
1419 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1420 .flags = IORESOURCE_MEM,
1421 },
1422};
1423
1424static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1425 .strap_tcm_base = 0x00420000,
1426 .strap_ahb_upper = 0x00090000,
1427 .strap_ahb_lower = 0x00000080,
1428 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1429 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1430 .name = "modem",
1431 .depends = "modem_fw",
1432 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001433 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001434};
1435
1436struct platform_device msm_8960_q6_mss_sw = {
1437 .name = "pil_qdsp6v4",
1438 .id = 2,
1439 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1440 .resource = msm_8960_q6_mss_sw_resources,
1441 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1442};
1443
Stephen Boyd322a9922011-09-20 01:05:54 -07001444static struct resource msm_8960_riva_resources[] = {
1445 {
1446 .start = 0x03204000,
1447 .end = 0x03204000 + SZ_256 - 1,
1448 .flags = IORESOURCE_MEM,
1449 },
1450};
1451
1452struct platform_device msm_8960_riva = {
1453 .name = "pil_riva",
1454 .id = -1,
1455 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1456 .resource = msm_8960_riva_resources,
1457};
1458
Stephen Boydd89eebe2011-09-28 23:28:11 -07001459struct platform_device msm_pil_tzapps = {
1460 .name = "pil_tzapps",
1461 .id = -1,
1462};
1463
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001464struct platform_device msm_pil_dsps = {
1465 .name = "pil_dsps",
1466 .id = -1,
1467 .dev.platform_data = "dsps",
1468};
1469
Stephen Boyd7b973de2012-03-09 12:26:16 -08001470struct platform_device msm_pil_vidc = {
1471 .name = "pil_vidc",
1472 .id = -1,
1473};
1474
Eric Holmberg023d25c2012-03-01 12:27:55 -07001475static struct resource smd_resource[] = {
1476 {
1477 .name = "a9_m2a_0",
1478 .start = INT_A9_M2A_0,
1479 .flags = IORESOURCE_IRQ,
1480 },
1481 {
1482 .name = "a9_m2a_5",
1483 .start = INT_A9_M2A_5,
1484 .flags = IORESOURCE_IRQ,
1485 },
1486 {
1487 .name = "adsp_a11",
1488 .start = INT_ADSP_A11,
1489 .flags = IORESOURCE_IRQ,
1490 },
1491 {
1492 .name = "adsp_a11_smsm",
1493 .start = INT_ADSP_A11_SMSM,
1494 .flags = IORESOURCE_IRQ,
1495 },
1496 {
1497 .name = "dsps_a11",
1498 .start = INT_DSPS_A11,
1499 .flags = IORESOURCE_IRQ,
1500 },
1501 {
1502 .name = "dsps_a11_smsm",
1503 .start = INT_DSPS_A11_SMSM,
1504 .flags = IORESOURCE_IRQ,
1505 },
1506 {
1507 .name = "wcnss_a11",
1508 .start = INT_WCNSS_A11,
1509 .flags = IORESOURCE_IRQ,
1510 },
1511 {
1512 .name = "wcnss_a11_smsm",
1513 .start = INT_WCNSS_A11_SMSM,
1514 .flags = IORESOURCE_IRQ,
1515 },
1516};
1517
1518static struct smd_subsystem_config smd_config_list[] = {
1519 {
1520 .irq_config_id = SMD_MODEM,
1521 .subsys_name = "modem",
1522 .edge = SMD_APPS_MODEM,
1523
1524 .smd_int.irq_name = "a9_m2a_0",
1525 .smd_int.flags = IRQF_TRIGGER_RISING,
1526 .smd_int.irq_id = -1,
1527 .smd_int.device_name = "smd_dev",
1528 .smd_int.dev_id = 0,
1529 .smd_int.out_bit_pos = 1 << 3,
1530 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1531 .smd_int.out_offset = 0x8,
1532
1533 .smsm_int.irq_name = "a9_m2a_5",
1534 .smsm_int.flags = IRQF_TRIGGER_RISING,
1535 .smsm_int.irq_id = -1,
1536 .smsm_int.device_name = "smd_smsm",
1537 .smsm_int.dev_id = 0,
1538 .smsm_int.out_bit_pos = 1 << 4,
1539 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1540 .smsm_int.out_offset = 0x8,
1541 },
1542 {
1543 .irq_config_id = SMD_Q6,
1544 .subsys_name = "q6",
1545 .edge = SMD_APPS_QDSP,
1546
1547 .smd_int.irq_name = "adsp_a11",
1548 .smd_int.flags = IRQF_TRIGGER_RISING,
1549 .smd_int.irq_id = -1,
1550 .smd_int.device_name = "smd_dev",
1551 .smd_int.dev_id = 0,
1552 .smd_int.out_bit_pos = 1 << 15,
1553 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1554 .smd_int.out_offset = 0x8,
1555
1556 .smsm_int.irq_name = "adsp_a11_smsm",
1557 .smsm_int.flags = IRQF_TRIGGER_RISING,
1558 .smsm_int.irq_id = -1,
1559 .smsm_int.device_name = "smd_smsm",
1560 .smsm_int.dev_id = 0,
1561 .smsm_int.out_bit_pos = 1 << 14,
1562 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1563 .smsm_int.out_offset = 0x8,
1564 },
1565 {
1566 .irq_config_id = SMD_DSPS,
1567 .subsys_name = "dsps",
1568 .edge = SMD_APPS_DSPS,
1569
1570 .smd_int.irq_name = "dsps_a11",
1571 .smd_int.flags = IRQF_TRIGGER_RISING,
1572 .smd_int.irq_id = -1,
1573 .smd_int.device_name = "smd_dev",
1574 .smd_int.dev_id = 0,
1575 .smd_int.out_bit_pos = 1,
1576 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1577 .smd_int.out_offset = 0x4080,
1578
1579 .smsm_int.irq_name = "dsps_a11_smsm",
1580 .smsm_int.flags = IRQF_TRIGGER_RISING,
1581 .smsm_int.irq_id = -1,
1582 .smsm_int.device_name = "smd_smsm",
1583 .smsm_int.dev_id = 0,
1584 .smsm_int.out_bit_pos = 1,
1585 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1586 .smsm_int.out_offset = 0x4094,
1587 },
1588 {
1589 .irq_config_id = SMD_WCNSS,
1590 .subsys_name = "wcnss",
1591 .edge = SMD_APPS_WCNSS,
1592
1593 .smd_int.irq_name = "wcnss_a11",
1594 .smd_int.flags = IRQF_TRIGGER_RISING,
1595 .smd_int.irq_id = -1,
1596 .smd_int.device_name = "smd_dev",
1597 .smd_int.dev_id = 0,
1598 .smd_int.out_bit_pos = 1 << 25,
1599 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1600 .smd_int.out_offset = 0x8,
1601
1602 .smsm_int.irq_name = "wcnss_a11_smsm",
1603 .smsm_int.flags = IRQF_TRIGGER_RISING,
1604 .smsm_int.irq_id = -1,
1605 .smsm_int.device_name = "smd_smsm",
1606 .smsm_int.dev_id = 0,
1607 .smsm_int.out_bit_pos = 1 << 23,
1608 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1609 .smsm_int.out_offset = 0x8,
1610 },
1611};
1612
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001613static struct smd_subsystem_restart_config smd_ssr_config = {
1614 .disable_smsm_reset_handshake = 1,
1615};
1616
Eric Holmberg023d25c2012-03-01 12:27:55 -07001617static struct smd_platform smd_platform_data = {
1618 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1619 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001620 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001621};
1622
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001623struct platform_device msm_device_smd = {
1624 .name = "msm_smd",
1625 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001626 .resource = smd_resource,
1627 .num_resources = ARRAY_SIZE(smd_resource),
1628 .dev = {
1629 .platform_data = &smd_platform_data,
1630 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001631};
1632
1633struct platform_device msm_device_bam_dmux = {
1634 .name = "BAM_RMNT",
1635 .id = -1,
1636};
1637
Anji Jonnala4bf6c0c2013-04-16 17:07:52 +05301638static struct msm_pm_sleep_status_data msm_pm_slp_sts_data = {
1639 .base_addr = MSM_ACC0_BASE + 0x08,
1640 .cpu_offset = MSM_ACC1_BASE - MSM_ACC0_BASE,
1641 .mask = 1UL << 13,
1642};
1643struct platform_device msm8960_cpu_slp_status = {
1644 .name = "cpu_slp_status",
1645 .id = -1,
1646 .dev = {
1647 .platform_data = &msm_pm_slp_sts_data,
1648 },
1649};
1650
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001651static struct msm_watchdog_pdata msm_watchdog_pdata = {
1652 .pet_time = 10000,
1653 .bark_time = 11000,
1654 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001655 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1656};
1657
1658static struct resource msm_watchdog_resources[] = {
1659 {
1660 .start = WDT0_ACCSCSSNBARK_INT,
1661 .end = WDT0_ACCSCSSNBARK_INT,
1662 .flags = IORESOURCE_IRQ,
1663 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001664};
1665
1666struct platform_device msm8960_device_watchdog = {
1667 .name = "msm_watchdog",
1668 .id = -1,
1669 .dev = {
1670 .platform_data = &msm_watchdog_pdata,
1671 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001672 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1673 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001674};
1675
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001676static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001677 {
1678 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001679 .flags = IORESOURCE_IRQ,
1680 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001681 {
1682 .start = 0x18320000,
1683 .end = 0x18320000 + SZ_1M - 1,
1684 .flags = IORESOURCE_MEM,
1685 },
1686};
1687
1688static struct msm_dmov_pdata msm_dmov_pdata = {
1689 .sd = 1,
1690 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001691};
1692
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001693struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001694 .name = "msm_dmov",
1695 .id = -1,
1696 .resource = msm_dmov_resource,
1697 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001698 .dev = {
1699 .platform_data = &msm_dmov_pdata,
1700 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001701};
1702
1703static struct platform_device *msm_sdcc_devices[] __initdata = {
1704 &msm_device_sdc1,
1705 &msm_device_sdc2,
1706 &msm_device_sdc3,
1707 &msm_device_sdc4,
1708 &msm_device_sdc5,
1709};
1710
1711int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1712{
1713 struct platform_device *pdev;
1714
1715 if (controller < 1 || controller > 5)
1716 return -EINVAL;
1717
1718 pdev = msm_sdcc_devices[controller-1];
1719 pdev->dev.platform_data = plat;
1720 return platform_device_register(pdev);
1721}
1722
1723static struct resource resources_qup_i2c_gsbi4[] = {
1724 {
1725 .name = "gsbi_qup_i2c_addr",
1726 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001727 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001728 .flags = IORESOURCE_MEM,
1729 },
1730 {
1731 .name = "qup_phys_addr",
1732 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001733 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001734 .flags = IORESOURCE_MEM,
1735 },
1736 {
1737 .name = "qup_err_intr",
1738 .start = GSBI4_QUP_IRQ,
1739 .end = GSBI4_QUP_IRQ,
1740 .flags = IORESOURCE_IRQ,
1741 },
1742};
1743
1744struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1745 .name = "qup_i2c",
1746 .id = 4,
1747 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1748 .resource = resources_qup_i2c_gsbi4,
1749};
1750
Kiran Gunda484442e2013-03-11 19:14:44 +05301751static struct resource resources_qup_i2c_gsbi8[] = {
1752 {
1753 .name = "gsbi_qup_i2c_addr",
1754 .start = MSM_GSBI8_PHYS,
1755 .end = MSM_GSBI8_PHYS + 4 - 1,
1756 .flags = IORESOURCE_MEM,
1757 },
1758 {
1759 .name = "qup_phys_addr",
1760 .start = MSM_GSBI8_QUP_PHYS,
1761 .end = MSM_GSBI8_QUP_PHYS + MSM_QUP_SIZE - 1,
1762 .flags = IORESOURCE_MEM,
1763 },
1764 {
1765 .name = "qup_err_intr",
1766 .start = GSBI8_QUP_IRQ,
1767 .end = GSBI8_QUP_IRQ,
1768 .flags = IORESOURCE_IRQ,
1769 },
1770};
1771
1772struct platform_device msm8960_device_qup_i2c_gsbi8 = {
1773 .name = "qup_i2c",
1774 .id = 8,
1775 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi8),
1776 .resource = resources_qup_i2c_gsbi8,
1777};
1778
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001779static struct resource resources_qup_i2c_gsbi3[] = {
1780 {
1781 .name = "gsbi_qup_i2c_addr",
1782 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001783 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001784 .flags = IORESOURCE_MEM,
1785 },
1786 {
1787 .name = "qup_phys_addr",
1788 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001789 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001790 .flags = IORESOURCE_MEM,
1791 },
1792 {
1793 .name = "qup_err_intr",
1794 .start = GSBI3_QUP_IRQ,
1795 .end = GSBI3_QUP_IRQ,
1796 .flags = IORESOURCE_IRQ,
1797 },
1798};
1799
1800struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1801 .name = "qup_i2c",
1802 .id = 3,
1803 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1804 .resource = resources_qup_i2c_gsbi3,
1805};
1806
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001807static struct resource resources_qup_i2c_gsbi9[] = {
1808 {
1809 .name = "gsbi_qup_i2c_addr",
1810 .start = MSM_GSBI9_PHYS,
1811 .end = MSM_GSBI9_PHYS + 4 - 1,
1812 .flags = IORESOURCE_MEM,
1813 },
1814 {
1815 .name = "qup_phys_addr",
1816 .start = MSM_GSBI9_QUP_PHYS,
1817 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1818 .flags = IORESOURCE_MEM,
1819 },
1820 {
1821 .name = "qup_err_intr",
1822 .start = GSBI9_QUP_IRQ,
1823 .end = GSBI9_QUP_IRQ,
1824 .flags = IORESOURCE_IRQ,
1825 },
1826};
1827
1828struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1829 .name = "qup_i2c",
1830 .id = 0,
1831 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1832 .resource = resources_qup_i2c_gsbi9,
1833};
1834
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001835static struct resource resources_qup_i2c_gsbi10[] = {
1836 {
1837 .name = "gsbi_qup_i2c_addr",
1838 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001839 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001840 .flags = IORESOURCE_MEM,
1841 },
1842 {
1843 .name = "qup_phys_addr",
1844 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001845 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001846 .flags = IORESOURCE_MEM,
1847 },
1848 {
1849 .name = "qup_err_intr",
1850 .start = GSBI10_QUP_IRQ,
1851 .end = GSBI10_QUP_IRQ,
1852 .flags = IORESOURCE_IRQ,
1853 },
1854};
1855
1856struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1857 .name = "qup_i2c",
1858 .id = 10,
1859 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1860 .resource = resources_qup_i2c_gsbi10,
1861};
1862
1863static struct resource resources_qup_i2c_gsbi12[] = {
1864 {
1865 .name = "gsbi_qup_i2c_addr",
1866 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001867 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001868 .flags = IORESOURCE_MEM,
1869 },
1870 {
1871 .name = "qup_phys_addr",
1872 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001873 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001874 .flags = IORESOURCE_MEM,
1875 },
1876 {
1877 .name = "qup_err_intr",
1878 .start = GSBI12_QUP_IRQ,
1879 .end = GSBI12_QUP_IRQ,
1880 .flags = IORESOURCE_IRQ,
1881 },
1882};
1883
1884struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1885 .name = "qup_i2c",
1886 .id = 12,
1887 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1888 .resource = resources_qup_i2c_gsbi12,
1889};
1890
1891#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001892static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001893 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001894 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301895 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001896 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301897 .flags = IORESOURCE_MEM,
1898 },
1899 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001900 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301901 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001902 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301903 .flags = IORESOURCE_MEM,
1904 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001905};
1906
Kevin Chanbb8ef862012-02-14 13:03:04 -08001907struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1908 .name = "msm_cam_i2c_mux",
1909 .id = 0,
1910 .resource = msm_cam_gsbi4_i2c_mux_resources,
1911 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1912};
Kevin Chanf6216f22011-10-25 18:40:11 -07001913
1914static struct resource msm_csiphy0_resources[] = {
1915 {
1916 .name = "csiphy",
1917 .start = 0x04800C00,
1918 .end = 0x04800C00 + SZ_1K - 1,
1919 .flags = IORESOURCE_MEM,
1920 },
1921 {
1922 .name = "csiphy",
1923 .start = CSIPHY_4LN_IRQ,
1924 .end = CSIPHY_4LN_IRQ,
1925 .flags = IORESOURCE_IRQ,
1926 },
1927};
1928
1929static struct resource msm_csiphy1_resources[] = {
1930 {
1931 .name = "csiphy",
1932 .start = 0x04801000,
1933 .end = 0x04801000 + SZ_1K - 1,
1934 .flags = IORESOURCE_MEM,
1935 },
1936 {
1937 .name = "csiphy",
1938 .start = MSM8960_CSIPHY_2LN_IRQ,
1939 .end = MSM8960_CSIPHY_2LN_IRQ,
1940 .flags = IORESOURCE_IRQ,
1941 },
1942};
1943
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001944static struct resource msm_csiphy2_resources[] = {
1945 {
1946 .name = "csiphy",
1947 .start = 0x04801400,
1948 .end = 0x04801400 + SZ_1K - 1,
1949 .flags = IORESOURCE_MEM,
1950 },
1951 {
1952 .name = "csiphy",
1953 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1954 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1955 .flags = IORESOURCE_IRQ,
1956 },
1957};
1958
Kevin Chanf6216f22011-10-25 18:40:11 -07001959struct platform_device msm8960_device_csiphy0 = {
1960 .name = "msm_csiphy",
1961 .id = 0,
1962 .resource = msm_csiphy0_resources,
1963 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1964};
1965
1966struct platform_device msm8960_device_csiphy1 = {
1967 .name = "msm_csiphy",
1968 .id = 1,
1969 .resource = msm_csiphy1_resources,
1970 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1971};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001972
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001973struct platform_device msm8960_device_csiphy2 = {
1974 .name = "msm_csiphy",
1975 .id = 2,
1976 .resource = msm_csiphy2_resources,
1977 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1978};
1979
Kevin Chanc8b52e82011-10-25 23:20:21 -07001980static struct resource msm_csid0_resources[] = {
1981 {
1982 .name = "csid",
1983 .start = 0x04800000,
1984 .end = 0x04800000 + SZ_1K - 1,
1985 .flags = IORESOURCE_MEM,
1986 },
1987 {
1988 .name = "csid",
1989 .start = CSI_0_IRQ,
1990 .end = CSI_0_IRQ,
1991 .flags = IORESOURCE_IRQ,
1992 },
1993};
1994
1995static struct resource msm_csid1_resources[] = {
1996 {
1997 .name = "csid",
1998 .start = 0x04800400,
1999 .end = 0x04800400 + SZ_1K - 1,
2000 .flags = IORESOURCE_MEM,
2001 },
2002 {
2003 .name = "csid",
2004 .start = CSI_1_IRQ,
2005 .end = CSI_1_IRQ,
2006 .flags = IORESOURCE_IRQ,
2007 },
2008};
2009
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002010static struct resource msm_csid2_resources[] = {
2011 {
2012 .name = "csid",
2013 .start = 0x04801800,
2014 .end = 0x04801800 + SZ_1K - 1,
2015 .flags = IORESOURCE_MEM,
2016 },
2017 {
2018 .name = "csid",
2019 .start = CSI_2_IRQ,
2020 .end = CSI_2_IRQ,
2021 .flags = IORESOURCE_IRQ,
2022 },
2023};
2024
Kevin Chanc8b52e82011-10-25 23:20:21 -07002025struct platform_device msm8960_device_csid0 = {
2026 .name = "msm_csid",
2027 .id = 0,
2028 .resource = msm_csid0_resources,
2029 .num_resources = ARRAY_SIZE(msm_csid0_resources),
2030};
2031
2032struct platform_device msm8960_device_csid1 = {
2033 .name = "msm_csid",
2034 .id = 1,
2035 .resource = msm_csid1_resources,
2036 .num_resources = ARRAY_SIZE(msm_csid1_resources),
2037};
Kevin Chane12c6672011-10-26 11:55:26 -07002038
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002039struct platform_device msm8960_device_csid2 = {
2040 .name = "msm_csid",
2041 .id = 2,
2042 .resource = msm_csid2_resources,
2043 .num_resources = ARRAY_SIZE(msm_csid2_resources),
2044};
2045
Kevin Chane12c6672011-10-26 11:55:26 -07002046struct resource msm_ispif_resources[] = {
2047 {
2048 .name = "ispif",
2049 .start = 0x04800800,
2050 .end = 0x04800800 + SZ_1K - 1,
2051 .flags = IORESOURCE_MEM,
2052 },
2053 {
2054 .name = "ispif",
2055 .start = ISPIF_IRQ,
2056 .end = ISPIF_IRQ,
2057 .flags = IORESOURCE_IRQ,
2058 },
2059};
2060
2061struct platform_device msm8960_device_ispif = {
2062 .name = "msm_ispif",
2063 .id = 0,
2064 .resource = msm_ispif_resources,
2065 .num_resources = ARRAY_SIZE(msm_ispif_resources),
2066};
Kevin Chan5827c552011-10-28 18:36:32 -07002067
2068static struct resource msm_vfe_resources[] = {
2069 {
2070 .name = "vfe32",
2071 .start = 0x04500000,
2072 .end = 0x04500000 + SZ_1M - 1,
2073 .flags = IORESOURCE_MEM,
2074 },
2075 {
2076 .name = "vfe32",
2077 .start = VFE_IRQ,
2078 .end = VFE_IRQ,
2079 .flags = IORESOURCE_IRQ,
2080 },
2081};
2082
2083struct platform_device msm8960_device_vfe = {
2084 .name = "msm_vfe",
2085 .id = 0,
2086 .resource = msm_vfe_resources,
2087 .num_resources = ARRAY_SIZE(msm_vfe_resources),
2088};
Kevin Chana0853122011-11-07 19:48:44 -08002089
2090static struct resource msm_vpe_resources[] = {
2091 {
2092 .name = "vpe",
2093 .start = 0x05300000,
2094 .end = 0x05300000 + SZ_1M - 1,
2095 .flags = IORESOURCE_MEM,
2096 },
2097 {
2098 .name = "vpe",
2099 .start = VPE_IRQ,
2100 .end = VPE_IRQ,
2101 .flags = IORESOURCE_IRQ,
2102 },
2103};
2104
2105struct platform_device msm8960_device_vpe = {
2106 .name = "msm_vpe",
2107 .id = 0,
2108 .resource = msm_vpe_resources,
2109 .num_resources = ARRAY_SIZE(msm_vpe_resources),
2110};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002111#endif
2112
Joel Nidera1261942011-09-12 16:30:09 +03002113#define MSM_TSIF0_PHYS (0x18200000)
2114#define MSM_TSIF1_PHYS (0x18201000)
2115#define MSM_TSIF_SIZE (0x200)
2116
2117#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
2118 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2119#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
2120 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2121#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
2122 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2123#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
2124 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2125#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
2126 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2127#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
2128 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2129#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
2130 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2131#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
2132 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2133
2134static const struct msm_gpio tsif0_gpios[] = {
2135 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
2136 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
2137 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
2138 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
2139};
2140
2141static const struct msm_gpio tsif1_gpios[] = {
2142 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
2143 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
2144 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
2145 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
2146};
2147
2148struct msm_tsif_platform_data tsif1_platform_data = {
2149 .num_gpios = ARRAY_SIZE(tsif1_gpios),
2150 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002151 .tsif_pclk = "iface_clk",
2152 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002153};
2154
2155struct resource tsif1_resources[] = {
2156 [0] = {
2157 .flags = IORESOURCE_IRQ,
2158 .start = TSIF2_IRQ,
2159 .end = TSIF2_IRQ,
2160 },
2161 [1] = {
2162 .flags = IORESOURCE_MEM,
2163 .start = MSM_TSIF1_PHYS,
2164 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
2165 },
2166 [2] = {
2167 .flags = IORESOURCE_DMA,
2168 .start = DMOV_TSIF_CHAN,
2169 .end = DMOV_TSIF_CRCI,
2170 },
2171};
2172
2173struct msm_tsif_platform_data tsif0_platform_data = {
2174 .num_gpios = ARRAY_SIZE(tsif0_gpios),
2175 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002176 .tsif_pclk = "iface_clk",
2177 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002178};
2179struct resource tsif0_resources[] = {
2180 [0] = {
2181 .flags = IORESOURCE_IRQ,
2182 .start = TSIF1_IRQ,
2183 .end = TSIF1_IRQ,
2184 },
2185 [1] = {
2186 .flags = IORESOURCE_MEM,
2187 .start = MSM_TSIF0_PHYS,
2188 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
2189 },
2190 [2] = {
2191 .flags = IORESOURCE_DMA,
2192 .start = DMOV_TSIF_CHAN,
2193 .end = DMOV_TSIF_CRCI,
2194 },
2195};
2196
2197struct platform_device msm_device_tsif[2] = {
2198 {
2199 .name = "msm_tsif",
2200 .id = 0,
2201 .num_resources = ARRAY_SIZE(tsif0_resources),
2202 .resource = tsif0_resources,
2203 .dev = {
2204 .platform_data = &tsif0_platform_data
2205 },
2206 },
2207 {
2208 .name = "msm_tsif",
2209 .id = 1,
2210 .num_resources = ARRAY_SIZE(tsif1_resources),
2211 .resource = tsif1_resources,
2212 .dev = {
2213 .platform_data = &tsif1_platform_data
2214 },
2215 }
2216};
2217
Jay Chokshi33c044a2011-12-07 13:05:40 -08002218static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002219 {
2220 .start = MSM_PMIC1_SSBI_CMD_PHYS,
2221 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
2222 .flags = IORESOURCE_MEM,
2223 },
2224};
2225
Jay Chokshi33c044a2011-12-07 13:05:40 -08002226struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002227 .name = "msm_ssbi",
2228 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08002229 .resource = resources_ssbi_pmic,
2230 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002231};
2232
2233static struct resource resources_qup_spi_gsbi1[] = {
2234 {
2235 .name = "spi_base",
2236 .start = MSM_GSBI1_QUP_PHYS,
2237 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
2238 .flags = IORESOURCE_MEM,
2239 },
2240 {
2241 .name = "gsbi_base",
2242 .start = MSM_GSBI1_PHYS,
2243 .end = MSM_GSBI1_PHYS + 4 - 1,
2244 .flags = IORESOURCE_MEM,
2245 },
2246 {
2247 .name = "spi_irq_in",
2248 .start = MSM8960_GSBI1_QUP_IRQ,
2249 .end = MSM8960_GSBI1_QUP_IRQ,
2250 .flags = IORESOURCE_IRQ,
2251 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002252 {
2253 .name = "spi_clk",
2254 .start = 9,
2255 .end = 9,
2256 .flags = IORESOURCE_IO,
2257 },
2258 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002259 .name = "spi_miso",
2260 .start = 7,
2261 .end = 7,
2262 .flags = IORESOURCE_IO,
2263 },
2264 {
2265 .name = "spi_mosi",
2266 .start = 6,
2267 .end = 6,
2268 .flags = IORESOURCE_IO,
2269 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07002270 {
2271 .name = "spi_cs",
2272 .start = 8,
2273 .end = 8,
2274 .flags = IORESOURCE_IO,
2275 },
2276 {
2277 .name = "spi_cs1",
2278 .start = 14,
2279 .end = 14,
2280 .flags = IORESOURCE_IO,
2281 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002282};
2283
2284struct platform_device msm8960_device_qup_spi_gsbi1 = {
2285 .name = "spi_qsd",
2286 .id = 0,
2287 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
2288 .resource = resources_qup_spi_gsbi1,
2289};
2290
2291struct platform_device msm_pcm = {
2292 .name = "msm-pcm-dsp",
2293 .id = -1,
2294};
2295
Kiran Kandi5e809b02012-01-31 00:24:33 -08002296struct platform_device msm_multi_ch_pcm = {
2297 .name = "msm-multi-ch-pcm-dsp",
2298 .id = -1,
2299};
2300
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002301struct platform_device msm_lowlatency_pcm = {
2302 .name = "msm-lowlatency-pcm-dsp",
2303 .id = -1,
2304};
2305
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002306struct platform_device msm_pcm_routing = {
2307 .name = "msm-pcm-routing",
2308 .id = -1,
2309};
2310
2311struct platform_device msm_cpudai0 = {
2312 .name = "msm-dai-q6",
2313 .id = 0x4000,
2314};
2315
2316struct platform_device msm_cpudai1 = {
2317 .name = "msm-dai-q6",
2318 .id = 0x4001,
2319};
2320
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002321struct platform_device msm8960_cpudai_slimbus_2_rx = {
2322 .name = "msm-dai-q6",
2323 .id = 0x4004,
2324};
2325
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002326struct platform_device msm8960_cpudai_slimbus_2_tx = {
2327 .name = "msm-dai-q6",
2328 .id = 0x4005,
2329};
2330
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002331struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08002332 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002333 .id = 8,
2334};
2335
2336struct platform_device msm_cpudai_bt_rx = {
2337 .name = "msm-dai-q6",
2338 .id = 0x3000,
2339};
2340
2341struct platform_device msm_cpudai_bt_tx = {
2342 .name = "msm-dai-q6",
2343 .id = 0x3001,
2344};
2345
2346struct platform_device msm_cpudai_fm_rx = {
2347 .name = "msm-dai-q6",
2348 .id = 0x3004,
2349};
2350
2351struct platform_device msm_cpudai_fm_tx = {
2352 .name = "msm-dai-q6",
2353 .id = 0x3005,
2354};
2355
Helen Zeng0705a5f2011-10-14 15:29:52 -07002356struct platform_device msm_cpudai_incall_music_rx = {
2357 .name = "msm-dai-q6",
2358 .id = 0x8005,
2359};
2360
Helen Zenge3d716a2011-10-14 16:32:16 -07002361struct platform_device msm_cpudai_incall_record_rx = {
2362 .name = "msm-dai-q6",
2363 .id = 0x8004,
2364};
2365
2366struct platform_device msm_cpudai_incall_record_tx = {
2367 .name = "msm-dai-q6",
2368 .id = 0x8003,
2369};
2370
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002371/*
2372 * Machine specific data for AUX PCM Interface
2373 * which the driver will be unware of.
2374 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002375struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002376 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002377 .mode_8k = {
2378 .mode = AFE_PCM_CFG_MODE_PCM,
2379 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002380 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002381 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2382 .slot = 0,
2383 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002384 .pcm_clk_rate = 256000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002385 },
2386 .mode_16k = {
2387 .mode = AFE_PCM_CFG_MODE_PCM,
2388 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002389 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002390 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2391 .slot = 0,
2392 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002393 .pcm_clk_rate = 512000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002394 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002395};
2396
2397struct platform_device msm_cpudai_auxpcm_rx = {
2398 .name = "msm-dai-q6",
2399 .id = 2,
2400 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002401 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002402 },
2403};
2404
2405struct platform_device msm_cpudai_auxpcm_tx = {
2406 .name = "msm-dai-q6",
2407 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002408 .dev = {
2409 .platform_data = &auxpcm_pdata,
2410 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002411};
2412
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002413struct platform_device msm_cpu_fe = {
2414 .name = "msm-dai-fe",
2415 .id = -1,
2416};
2417
2418struct platform_device msm_stub_codec = {
2419 .name = "msm-stub-codec",
2420 .id = 1,
2421};
2422
2423struct platform_device msm_voice = {
2424 .name = "msm-pcm-voice",
2425 .id = -1,
2426};
2427
2428struct platform_device msm_voip = {
2429 .name = "msm-voip-dsp",
2430 .id = -1,
2431};
2432
2433struct platform_device msm_lpa_pcm = {
2434 .name = "msm-pcm-lpa",
2435 .id = -1,
2436};
2437
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302438struct platform_device msm_compr_dsp = {
2439 .name = "msm-compr-dsp",
2440 .id = -1,
2441};
2442
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002443struct platform_device msm_pcm_hostless = {
2444 .name = "msm-pcm-hostless",
2445 .id = -1,
2446};
2447
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302448struct platform_device msm_cpudai_afe_01_rx = {
2449 .name = "msm-dai-q6",
2450 .id = 0xE0,
2451};
2452
2453struct platform_device msm_cpudai_afe_01_tx = {
2454 .name = "msm-dai-q6",
2455 .id = 0xF0,
2456};
2457
2458struct platform_device msm_cpudai_afe_02_rx = {
2459 .name = "msm-dai-q6",
2460 .id = 0xF1,
2461};
2462
2463struct platform_device msm_cpudai_afe_02_tx = {
2464 .name = "msm-dai-q6",
2465 .id = 0xE1,
2466};
2467
2468struct platform_device msm_pcm_afe = {
2469 .name = "msm-pcm-afe",
2470 .id = -1,
2471};
2472
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002473static struct fs_driver_data gfx2d0_fs_data = {
2474 .clks = (struct fs_clk_data[]){
2475 { .name = "core_clk" },
2476 { .name = "iface_clk" },
2477 { 0 }
2478 },
2479 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002480};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002481
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002482static struct fs_driver_data gfx2d1_fs_data = {
2483 .clks = (struct fs_clk_data[]){
2484 { .name = "core_clk" },
2485 { .name = "iface_clk" },
2486 { 0 }
2487 },
2488 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2489};
2490
2491static struct fs_driver_data gfx3d_fs_data = {
2492 .clks = (struct fs_clk_data[]){
2493 { .name = "core_clk", .reset_rate = 27000000 },
2494 { .name = "iface_clk" },
2495 { 0 }
2496 },
2497 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2498};
2499
Stephen Boyd7a0a6252012-12-05 14:01:17 -08002500static struct fs_driver_data gfx3d_fs_data_8960ab = {
2501 .clks = (struct fs_clk_data[]){
2502 { .name = "core_clk", .reset_rate = 27000000 },
2503 { .name = "iface_clk" },
2504 { .name = "bus_clk" },
2505 { 0 }
2506 },
2507 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2508 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
2509};
2510
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002511static struct fs_driver_data ijpeg_fs_data = {
2512 .clks = (struct fs_clk_data[]){
2513 { .name = "core_clk" },
2514 { .name = "iface_clk" },
2515 { .name = "bus_clk" },
2516 { 0 }
2517 },
2518 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2519};
2520
2521static struct fs_driver_data mdp_fs_data = {
2522 .clks = (struct fs_clk_data[]){
2523 { .name = "core_clk" },
2524 { .name = "iface_clk" },
2525 { .name = "bus_clk" },
2526 { .name = "vsync_clk" },
2527 { .name = "lut_clk" },
2528 { .name = "tv_src_clk" },
2529 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002530 { .name = "reset1_clk" },
2531 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002532 { 0 }
2533 },
2534 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2535 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2536};
2537
2538static struct fs_driver_data rot_fs_data = {
2539 .clks = (struct fs_clk_data[]){
2540 { .name = "core_clk" },
2541 { .name = "iface_clk" },
2542 { .name = "bus_clk" },
2543 { 0 }
2544 },
2545 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2546};
2547
2548static struct fs_driver_data ved_fs_data = {
2549 .clks = (struct fs_clk_data[]){
2550 { .name = "core_clk" },
2551 { .name = "iface_clk" },
2552 { .name = "bus_clk" },
2553 { 0 }
2554 },
2555 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2556 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2557};
2558
Matt Wagantall5ac78922012-11-09 16:03:59 -08002559static struct fs_driver_data ved_fs_data_8960ab = {
2560 .clks = (struct fs_clk_data[]){
2561 { .name = "core_clk" },
2562 { .name = "iface_clk" },
2563 { .name = "bus_clk" },
2564 { 0 }
2565 },
2566 .bus_port0 = MSM_BUS_MASTER_VIDEO_DEC,
2567 .bus_port1 = MSM_BUS_MASTER_VIDEO_ENC,
2568};
2569
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002570static struct fs_driver_data vfe_fs_data = {
2571 .clks = (struct fs_clk_data[]){
2572 { .name = "core_clk" },
2573 { .name = "iface_clk" },
2574 { .name = "bus_clk" },
2575 { 0 }
2576 },
2577 .bus_port0 = MSM_BUS_MASTER_VFE,
2578};
2579
2580static struct fs_driver_data vpe_fs_data = {
2581 .clks = (struct fs_clk_data[]){
2582 { .name = "core_clk" },
2583 { .name = "iface_clk" },
2584 { .name = "bus_clk" },
2585 { 0 }
2586 },
2587 .bus_port0 = MSM_BUS_MASTER_VPE,
2588};
2589
2590struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002591 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002592 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002593 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002594 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2595 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002596 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2597 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2598 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002599 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002600};
2601unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002602
Stephen Boyd6716bd92012-10-25 11:46:04 -07002603struct platform_device *msm8960ab_footswitch[] __initdata = {
2604 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
2605 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
2606 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
2607 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2608 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Stephen Boyd7a0a6252012-12-05 14:01:17 -08002609 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data_8960ab),
Matt Wagantall5ac78922012-11-09 16:03:59 -08002610 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data_8960ab),
Stephen Boyd6716bd92012-10-25 11:46:04 -07002611};
2612unsigned msm8960ab_num_footswitch __initdata = ARRAY_SIZE(msm8960ab_footswitch);
2613
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002614#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002615static struct msm_bus_vectors rotator_init_vectors[] = {
2616 {
2617 .src = MSM_BUS_MASTER_ROTATOR,
2618 .dst = MSM_BUS_SLAVE_EBI_CH0,
2619 .ab = 0,
2620 .ib = 0,
2621 },
2622};
2623
2624static struct msm_bus_vectors rotator_ui_vectors[] = {
2625 {
2626 .src = MSM_BUS_MASTER_ROTATOR,
2627 .dst = MSM_BUS_SLAVE_EBI_CH0,
2628 .ab = (1024 * 600 * 4 * 2 * 60),
2629 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2630 },
2631};
2632
2633static struct msm_bus_vectors rotator_vga_vectors[] = {
2634 {
2635 .src = MSM_BUS_MASTER_ROTATOR,
2636 .dst = MSM_BUS_SLAVE_EBI_CH0,
2637 .ab = (640 * 480 * 2 * 2 * 30),
2638 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2639 },
2640};
2641static struct msm_bus_vectors rotator_720p_vectors[] = {
2642 {
2643 .src = MSM_BUS_MASTER_ROTATOR,
2644 .dst = MSM_BUS_SLAVE_EBI_CH0,
2645 .ab = (1280 * 736 * 2 * 2 * 30),
2646 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2647 },
2648};
2649
2650static struct msm_bus_vectors rotator_1080p_vectors[] = {
2651 {
2652 .src = MSM_BUS_MASTER_ROTATOR,
2653 .dst = MSM_BUS_SLAVE_EBI_CH0,
2654 .ab = (1920 * 1088 * 2 * 2 * 30),
2655 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2656 },
2657};
2658
2659static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2660 {
2661 ARRAY_SIZE(rotator_init_vectors),
2662 rotator_init_vectors,
2663 },
2664 {
2665 ARRAY_SIZE(rotator_ui_vectors),
2666 rotator_ui_vectors,
2667 },
2668 {
2669 ARRAY_SIZE(rotator_vga_vectors),
2670 rotator_vga_vectors,
2671 },
2672 {
2673 ARRAY_SIZE(rotator_720p_vectors),
2674 rotator_720p_vectors,
2675 },
2676 {
2677 ARRAY_SIZE(rotator_1080p_vectors),
2678 rotator_1080p_vectors,
2679 },
2680};
2681
2682struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2683 rotator_bus_scale_usecases,
2684 ARRAY_SIZE(rotator_bus_scale_usecases),
2685 .name = "rotator",
2686};
2687
2688void __init msm_rotator_update_bus_vectors(unsigned int xres,
2689 unsigned int yres)
2690{
2691 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2692 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2693}
2694
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002695#define ROTATOR_HW_BASE 0x04E00000
2696static struct resource resources_msm_rotator[] = {
2697 {
2698 .start = ROTATOR_HW_BASE,
2699 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2700 .flags = IORESOURCE_MEM,
2701 },
2702 {
2703 .start = ROT_IRQ,
2704 .end = ROT_IRQ,
2705 .flags = IORESOURCE_IRQ,
2706 },
2707};
2708
2709static struct msm_rot_clocks rotator_clocks[] = {
2710 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002711 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002712 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002713 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002714 },
2715 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002716 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002717 .clk_type = ROTATOR_PCLK,
2718 .clk_rate = 0,
2719 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002720};
2721
2722static struct msm_rotator_platform_data rotator_pdata = {
2723 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2724 .hardware_version_number = 0x01020309,
2725 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002726#ifdef CONFIG_MSM_BUS_SCALING
2727 .bus_scale_table = &rotator_bus_scale_pdata,
2728#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002729};
2730
2731struct platform_device msm_rotator_device = {
2732 .name = "msm_rotator",
2733 .id = 0,
2734 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2735 .resource = resources_msm_rotator,
2736 .dev = {
2737 .platform_data = &rotator_pdata,
2738 },
2739};
Olav Hauganef95ae32012-05-15 09:50:30 -07002740
2741void __init msm_rotator_set_split_iommu_domain(void)
2742{
2743 rotator_pdata.rot_iommu_split_domain = 1;
2744}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002745#endif
2746
2747#define MIPI_DSI_HW_BASE 0x04700000
2748#define MDP_HW_BASE 0x05100000
2749
2750static struct resource msm_mipi_dsi1_resources[] = {
2751 {
2752 .name = "mipi_dsi",
2753 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002754 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002755 .flags = IORESOURCE_MEM,
2756 },
2757 {
2758 .start = DSI1_IRQ,
2759 .end = DSI1_IRQ,
2760 .flags = IORESOURCE_IRQ,
2761 },
2762};
2763
2764struct platform_device msm_mipi_dsi1_device = {
2765 .name = "mipi_dsi",
2766 .id = 1,
2767 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2768 .resource = msm_mipi_dsi1_resources,
2769};
2770
2771static struct resource msm_mdp_resources[] = {
2772 {
2773 .name = "mdp",
2774 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002775 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002776 .flags = IORESOURCE_MEM,
2777 },
2778 {
2779 .start = MDP_IRQ,
2780 .end = MDP_IRQ,
2781 .flags = IORESOURCE_IRQ,
2782 },
2783};
2784
2785static struct platform_device msm_mdp_device = {
2786 .name = "mdp",
2787 .id = 0,
2788 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2789 .resource = msm_mdp_resources,
2790};
2791
2792static void __init msm_register_device(struct platform_device *pdev, void *data)
2793{
2794 int ret;
2795
2796 pdev->dev.platform_data = data;
2797 ret = platform_device_register(pdev);
2798 if (ret)
2799 dev_err(&pdev->dev,
2800 "%s: platform_device_register() failed = %d\n",
2801 __func__, ret);
2802}
2803
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002804#ifdef CONFIG_MSM_BUS_SCALING
2805static struct platform_device msm_dtv_device = {
2806 .name = "dtv",
2807 .id = 0,
2808};
2809#endif
2810
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002811struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002812 .name = "lvds",
2813 .id = 0,
2814};
2815
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002816void __init msm_fb_register_device(char *name, void *data)
2817{
2818 if (!strncmp(name, "mdp", 3))
2819 msm_register_device(&msm_mdp_device, data);
2820 else if (!strncmp(name, "mipi_dsi", 8))
2821 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002822 else if (!strncmp(name, "lvds", 4))
2823 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002824#ifdef CONFIG_MSM_BUS_SCALING
2825 else if (!strncmp(name, "dtv", 3))
2826 msm_register_device(&msm_dtv_device, data);
2827#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002828 else
2829 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2830}
2831
2832static struct resource resources_sps[] = {
2833 {
2834 .name = "pipe_mem",
2835 .start = 0x12800000,
2836 .end = 0x12800000 + 0x4000 - 1,
2837 .flags = IORESOURCE_MEM,
2838 },
2839 {
2840 .name = "bamdma_dma",
2841 .start = 0x12240000,
2842 .end = 0x12240000 + 0x1000 - 1,
2843 .flags = IORESOURCE_MEM,
2844 },
2845 {
2846 .name = "bamdma_bam",
2847 .start = 0x12244000,
2848 .end = 0x12244000 + 0x4000 - 1,
2849 .flags = IORESOURCE_MEM,
2850 },
2851 {
2852 .name = "bamdma_irq",
2853 .start = SPS_BAM_DMA_IRQ,
2854 .end = SPS_BAM_DMA_IRQ,
2855 .flags = IORESOURCE_IRQ,
2856 },
2857};
2858
2859struct msm_sps_platform_data msm_sps_pdata = {
2860 .bamdma_restricted_pipes = 0x06,
2861};
2862
2863struct platform_device msm_device_sps = {
2864 .name = "msm_sps",
2865 .id = -1,
2866 .num_resources = ARRAY_SIZE(resources_sps),
2867 .resource = resources_sps,
2868 .dev.platform_data = &msm_sps_pdata,
2869};
2870
2871#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002872static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002873 [1] = MSM_GPIO_TO_INT(46),
2874 [2] = MSM_GPIO_TO_INT(150),
2875 [4] = MSM_GPIO_TO_INT(103),
2876 [5] = MSM_GPIO_TO_INT(104),
2877 [6] = MSM_GPIO_TO_INT(105),
2878 [7] = MSM_GPIO_TO_INT(106),
2879 [8] = MSM_GPIO_TO_INT(107),
2880 [9] = MSM_GPIO_TO_INT(7),
2881 [10] = MSM_GPIO_TO_INT(11),
2882 [11] = MSM_GPIO_TO_INT(15),
2883 [12] = MSM_GPIO_TO_INT(19),
2884 [13] = MSM_GPIO_TO_INT(23),
2885 [14] = MSM_GPIO_TO_INT(27),
2886 [15] = MSM_GPIO_TO_INT(31),
2887 [16] = MSM_GPIO_TO_INT(35),
2888 [19] = MSM_GPIO_TO_INT(90),
2889 [20] = MSM_GPIO_TO_INT(92),
2890 [23] = MSM_GPIO_TO_INT(85),
2891 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002892 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002893 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002894 [29] = MSM_GPIO_TO_INT(10),
2895 [30] = MSM_GPIO_TO_INT(102),
2896 [31] = MSM_GPIO_TO_INT(81),
2897 [32] = MSM_GPIO_TO_INT(78),
2898 [33] = MSM_GPIO_TO_INT(94),
2899 [34] = MSM_GPIO_TO_INT(72),
2900 [35] = MSM_GPIO_TO_INT(39),
2901 [36] = MSM_GPIO_TO_INT(43),
2902 [37] = MSM_GPIO_TO_INT(61),
2903 [38] = MSM_GPIO_TO_INT(50),
2904 [39] = MSM_GPIO_TO_INT(42),
2905 [41] = MSM_GPIO_TO_INT(62),
2906 [42] = MSM_GPIO_TO_INT(76),
2907 [43] = MSM_GPIO_TO_INT(75),
2908 [44] = MSM_GPIO_TO_INT(70),
2909 [45] = MSM_GPIO_TO_INT(69),
2910 [46] = MSM_GPIO_TO_INT(67),
2911 [47] = MSM_GPIO_TO_INT(65),
2912 [48] = MSM_GPIO_TO_INT(58),
2913 [49] = MSM_GPIO_TO_INT(54),
2914 [50] = MSM_GPIO_TO_INT(52),
2915 [51] = MSM_GPIO_TO_INT(49),
2916 [52] = MSM_GPIO_TO_INT(40),
2917 [53] = MSM_GPIO_TO_INT(37),
2918 [54] = MSM_GPIO_TO_INT(24),
2919 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002920};
2921
Praveen Chidambaram78499012011-11-01 17:15:17 -06002922static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002923 TLMM_MSM_SUMMARY_IRQ,
2924 RPM_APCC_CPU0_GP_HIGH_IRQ,
2925 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2926 RPM_APCC_CPU0_GP_LOW_IRQ,
2927 RPM_APCC_CPU0_WAKE_UP_IRQ,
2928 RPM_APCC_CPU1_GP_HIGH_IRQ,
2929 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2930 RPM_APCC_CPU1_GP_LOW_IRQ,
2931 RPM_APCC_CPU1_WAKE_UP_IRQ,
2932 MSS_TO_APPS_IRQ_0,
2933 MSS_TO_APPS_IRQ_1,
2934 MSS_TO_APPS_IRQ_2,
2935 MSS_TO_APPS_IRQ_3,
2936 MSS_TO_APPS_IRQ_4,
2937 MSS_TO_APPS_IRQ_5,
2938 MSS_TO_APPS_IRQ_6,
2939 MSS_TO_APPS_IRQ_7,
2940 MSS_TO_APPS_IRQ_8,
2941 MSS_TO_APPS_IRQ_9,
2942 LPASS_SCSS_GP_LOW_IRQ,
2943 LPASS_SCSS_GP_MEDIUM_IRQ,
2944 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002945 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002946 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002947 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002948 RIVA_APPS_WLAN_SMSM_IRQ,
2949 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2950 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002951};
2952
Praveen Chidambaram78499012011-11-01 17:15:17 -06002953struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002954 .irqs_m2a = msm_mpm_irqs_m2a,
2955 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2956 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2957 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2958 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2959 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2960 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2961 .mpm_apps_ipc_val = BIT(1),
2962 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2963
2964};
2965#endif
2966
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002967#define LPASS_SLIMBUS_PHYS 0x28080000
2968#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002969#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002970/* Board info for the slimbus slave device */
2971static struct resource slimbus_res[] = {
2972 {
2973 .start = LPASS_SLIMBUS_PHYS,
2974 .end = LPASS_SLIMBUS_PHYS + 8191,
2975 .flags = IORESOURCE_MEM,
2976 .name = "slimbus_physical",
2977 },
2978 {
2979 .start = LPASS_SLIMBUS_BAM_PHYS,
2980 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2981 .flags = IORESOURCE_MEM,
2982 .name = "slimbus_bam_physical",
2983 },
2984 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002985 .start = LPASS_SLIMBUS_SLEW,
2986 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2987 .flags = IORESOURCE_MEM,
2988 .name = "slimbus_slew_reg",
2989 },
2990 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002991 .start = SLIMBUS0_CORE_EE1_IRQ,
2992 .end = SLIMBUS0_CORE_EE1_IRQ,
2993 .flags = IORESOURCE_IRQ,
2994 .name = "slimbus_irq",
2995 },
2996 {
2997 .start = SLIMBUS0_BAM_EE1_IRQ,
2998 .end = SLIMBUS0_BAM_EE1_IRQ,
2999 .flags = IORESOURCE_IRQ,
3000 .name = "slimbus_bam_irq",
3001 },
3002};
3003
3004struct platform_device msm_slim_ctrl = {
3005 .name = "msm_slim_ctrl",
3006 .id = 1,
3007 .num_resources = ARRAY_SIZE(slimbus_res),
3008 .resource = slimbus_res,
3009 .dev = {
3010 .coherent_dma_mask = 0xffffffffULL,
3011 },
3012};
3013
Lucille Sylvester6e362412011-12-09 16:21:42 -07003014static struct msm_dcvs_freq_entry grp3d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003015 {0, 900, 0, 0, 0},
3016 {0, 950, 0, 0, 0},
3017 {0, 950, 0, 0, 0},
3018 {0, 1200, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003019};
3020
3021static struct msm_dcvs_freq_entry grp2d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003022 {0, 900, 0, 0, 0},
3023 {0, 950, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003024};
3025
3026static struct msm_dcvs_core_info grp3d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003027 .freq_tbl = &grp3d_freq[0],
3028 .core_param = {
3029 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003030 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003031 .algo_param = {
3032 .disable_pc_threshold = 0,
3033 .em_win_size_min_us = 100000,
3034 .em_win_size_max_us = 300000,
3035 .em_max_util_pct = 97,
3036 .group_id = 0,
3037 .max_freq_chg_time_us = 100000,
3038 .slack_mode_dynamic = 0,
3039 .slack_weight_thresh_pct = 0,
3040 .slack_time_min_us = 39000,
3041 .slack_time_max_us = 39000,
3042 .ss_win_size_min_us = 1000000,
3043 .ss_win_size_max_us = 1000000,
3044 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003045 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003046 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003047 .energy_coeffs = {
3048 .active_coeff_a = 2492,
3049 .active_coeff_b = 0,
3050 .active_coeff_c = 0,
3051
3052 .leakage_coeff_a = -17720,
3053 .leakage_coeff_b = 37,
3054 .leakage_coeff_c = 2729,
3055 .leakage_coeff_d = -277,
3056 },
3057 .power_param = {
3058 .current_temp = 25,
3059 .num_freq = ARRAY_SIZE(grp3d_freq),
3060 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003061};
3062
3063static struct msm_dcvs_core_info grp2d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003064 .freq_tbl = &grp2d_freq[0],
3065 .core_param = {
3066 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003067 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003068 .algo_param = {
3069 .disable_pc_threshold = 0,
3070 .em_win_size_min_us = 100000,
3071 .em_win_size_max_us = 300000,
3072 .em_max_util_pct = 97,
3073 .group_id = 0,
3074 .max_freq_chg_time_us = 100000,
3075 .slack_mode_dynamic = 0,
3076 .slack_weight_thresh_pct = 0,
3077 .slack_time_min_us = 39000,
3078 .slack_time_max_us = 39000,
3079 .ss_win_size_min_us = 1000000,
3080 .ss_win_size_max_us = 1000000,
3081 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003082 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003083 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003084 .energy_coeffs = {
3085 .active_coeff_a = 2492,
3086 .active_coeff_b = 0,
3087 .active_coeff_c = 0,
3088
3089 .leakage_coeff_a = -17720,
3090 .leakage_coeff_b = 37,
3091 .leakage_coeff_c = 2729,
3092 .leakage_coeff_d = -277,
3093 },
3094 .power_param = {
3095 .current_temp = 25,
3096 .num_freq = ARRAY_SIZE(grp2d_freq),
3097 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003098};
3099
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003100#ifdef CONFIG_MSM_BUS_SCALING
3101static struct msm_bus_vectors grp3d_init_vectors[] = {
3102 {
3103 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3104 .dst = MSM_BUS_SLAVE_EBI_CH0,
3105 .ab = 0,
3106 .ib = 0,
3107 },
3108};
3109
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003110static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003111 {
3112 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3113 .dst = MSM_BUS_SLAVE_EBI_CH0,
3114 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003115 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003116 },
3117};
3118
3119static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
3120 {
3121 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3122 .dst = MSM_BUS_SLAVE_EBI_CH0,
3123 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003124 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003125 },
3126};
3127
3128static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
3129 {
3130 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3131 .dst = MSM_BUS_SLAVE_EBI_CH0,
3132 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003133 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003134 },
3135};
3136
3137static struct msm_bus_vectors grp3d_max_vectors[] = {
3138 {
3139 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3140 .dst = MSM_BUS_SLAVE_EBI_CH0,
3141 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003142 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003143 },
3144};
3145
3146static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
3147 {
3148 ARRAY_SIZE(grp3d_init_vectors),
3149 grp3d_init_vectors,
3150 },
3151 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003152 ARRAY_SIZE(grp3d_low_vectors),
3153 grp3d_low_vectors,
3154 },
3155 {
3156 ARRAY_SIZE(grp3d_nominal_low_vectors),
3157 grp3d_nominal_low_vectors,
3158 },
3159 {
3160 ARRAY_SIZE(grp3d_nominal_high_vectors),
3161 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003162 },
3163 {
3164 ARRAY_SIZE(grp3d_max_vectors),
3165 grp3d_max_vectors,
3166 },
3167};
3168
3169static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
3170 grp3d_bus_scale_usecases,
3171 ARRAY_SIZE(grp3d_bus_scale_usecases),
3172 .name = "grp3d",
3173};
3174
3175static struct msm_bus_vectors grp2d0_init_vectors[] = {
3176 {
3177 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3178 .dst = MSM_BUS_SLAVE_EBI_CH0,
3179 .ab = 0,
3180 .ib = 0,
3181 },
3182};
3183
Lucille Sylvester808eca22011-11-03 10:26:29 -07003184static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003185 {
3186 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3187 .dst = MSM_BUS_SLAVE_EBI_CH0,
3188 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003189 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003190 },
3191};
3192
Lucille Sylvester808eca22011-11-03 10:26:29 -07003193static struct msm_bus_vectors grp2d0_max_vectors[] = {
3194 {
3195 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3196 .dst = MSM_BUS_SLAVE_EBI_CH0,
3197 .ab = 0,
3198 .ib = KGSL_CONVERT_TO_MBPS(2048),
3199 },
3200};
3201
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003202static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
3203 {
3204 ARRAY_SIZE(grp2d0_init_vectors),
3205 grp2d0_init_vectors,
3206 },
3207 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003208 ARRAY_SIZE(grp2d0_nominal_vectors),
3209 grp2d0_nominal_vectors,
3210 },
3211 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003212 ARRAY_SIZE(grp2d0_max_vectors),
3213 grp2d0_max_vectors,
3214 },
3215};
3216
3217struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
3218 grp2d0_bus_scale_usecases,
3219 ARRAY_SIZE(grp2d0_bus_scale_usecases),
3220 .name = "grp2d0",
3221};
3222
3223static struct msm_bus_vectors grp2d1_init_vectors[] = {
3224 {
3225 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3226 .dst = MSM_BUS_SLAVE_EBI_CH0,
3227 .ab = 0,
3228 .ib = 0,
3229 },
3230};
3231
Lucille Sylvester808eca22011-11-03 10:26:29 -07003232static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003233 {
3234 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3235 .dst = MSM_BUS_SLAVE_EBI_CH0,
3236 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003237 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003238 },
3239};
3240
Lucille Sylvester808eca22011-11-03 10:26:29 -07003241static struct msm_bus_vectors grp2d1_max_vectors[] = {
3242 {
3243 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3244 .dst = MSM_BUS_SLAVE_EBI_CH0,
3245 .ab = 0,
3246 .ib = KGSL_CONVERT_TO_MBPS(2048),
3247 },
3248};
3249
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003250static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
3251 {
3252 ARRAY_SIZE(grp2d1_init_vectors),
3253 grp2d1_init_vectors,
3254 },
3255 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003256 ARRAY_SIZE(grp2d1_nominal_vectors),
3257 grp2d1_nominal_vectors,
3258 },
3259 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003260 ARRAY_SIZE(grp2d1_max_vectors),
3261 grp2d1_max_vectors,
3262 },
3263};
3264
3265struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
3266 grp2d1_bus_scale_usecases,
3267 ARRAY_SIZE(grp2d1_bus_scale_usecases),
3268 .name = "grp2d1",
3269};
3270#endif
3271
3272static struct resource kgsl_3d0_resources[] = {
3273 {
3274 .name = KGSL_3D0_REG_MEMORY,
3275 .start = 0x04300000, /* GFX3D address */
3276 .end = 0x0431ffff,
3277 .flags = IORESOURCE_MEM,
3278 },
3279 {
3280 .name = KGSL_3D0_IRQ,
3281 .start = GFX3D_IRQ,
3282 .end = GFX3D_IRQ,
3283 .flags = IORESOURCE_IRQ,
3284 },
3285};
3286
Carter Cooper3852cbb2012-08-20 22:11:42 -06003287static const struct kgsl_iommu_ctx kgsl_3d0_iommu0_ctxs[] = {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003288 { "gfx3d_user", 0 },
3289 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003290};
3291
Carter Cooper3852cbb2012-08-20 22:11:42 -06003292static const struct kgsl_iommu_ctx kgsl_3d0_iommu1_ctxs[] = {
3293 { "gfx3d1_user", 0 },
3294 { "gfx3d1_priv", 1 },
3295};
3296
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003297static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
3298 {
Carter Cooper3852cbb2012-08-20 22:11:42 -06003299 .iommu_ctxs = kgsl_3d0_iommu0_ctxs,
3300 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu0_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003301 .physstart = 0x07C00000,
3302 .physend = 0x07C00000 + SZ_1M - 1,
3303 },
Carter Cooper3852cbb2012-08-20 22:11:42 -06003304 {
3305 .iommu_ctxs = kgsl_3d0_iommu1_ctxs,
3306 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu1_ctxs),
3307 .physstart = 0x07D00000,
3308 .physend = 0x07D00000 + SZ_1M - 1,
3309 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003310};
3311
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003312static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003313 .pwrlevel = {
3314 {
3315 .gpu_freq = 400000000,
3316 .bus_freq = 4,
3317 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003318 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003319 {
3320 .gpu_freq = 300000000,
3321 .bus_freq = 3,
3322 .io_fraction = 33,
3323 },
3324 {
3325 .gpu_freq = 200000000,
3326 .bus_freq = 2,
3327 .io_fraction = 100,
3328 },
3329 {
3330 .gpu_freq = 128000000,
3331 .bus_freq = 1,
3332 .io_fraction = 100,
3333 },
3334 {
3335 .gpu_freq = 27000000,
3336 .bus_freq = 0,
3337 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003338 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08003339 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003340 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003341 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06003342 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003343 .nap_allowed = true,
3344 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003345#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003346 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003347#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003348 .iommu_data = kgsl_3d0_iommu_data,
3349 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003350 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003351};
3352
3353struct platform_device msm_kgsl_3d0 = {
3354 .name = "kgsl-3d0",
3355 .id = 0,
3356 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
3357 .resource = kgsl_3d0_resources,
3358 .dev = {
3359 .platform_data = &kgsl_3d0_pdata,
3360 },
3361};
3362
3363static struct resource kgsl_2d0_resources[] = {
3364 {
3365 .name = KGSL_2D0_REG_MEMORY,
3366 .start = 0x04100000, /* Z180 base address */
3367 .end = 0x04100FFF,
3368 .flags = IORESOURCE_MEM,
3369 },
3370 {
3371 .name = KGSL_2D0_IRQ,
3372 .start = GFX2D0_IRQ,
3373 .end = GFX2D0_IRQ,
3374 .flags = IORESOURCE_IRQ,
3375 },
3376};
3377
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003378static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
3379 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003380};
3381
3382static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
3383 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003384 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
3385 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003386 .physstart = 0x07D00000,
3387 .physend = 0x07D00000 + SZ_1M - 1,
3388 },
3389};
3390
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003391static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003392 .pwrlevel = {
3393 {
3394 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003395 .bus_freq = 2,
3396 },
3397 {
3398 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003399 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003400 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003401 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003402 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003403 .bus_freq = 0,
3404 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003405 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003406 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003407 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003408 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003409 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003410 .nap_allowed = true,
3411 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003412#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003413 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003414#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003415 .iommu_data = kgsl_2d0_iommu_data,
3416 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003417 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003418};
3419
3420struct platform_device msm_kgsl_2d0 = {
3421 .name = "kgsl-2d0",
3422 .id = 0,
3423 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
3424 .resource = kgsl_2d0_resources,
3425 .dev = {
3426 .platform_data = &kgsl_2d0_pdata,
3427 },
3428};
3429
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003430static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
3431 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003432};
3433
3434static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
3435 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003436 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
3437 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003438 .physstart = 0x07E00000,
3439 .physend = 0x07E00000 + SZ_1M - 1,
3440 },
3441};
3442
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003443static struct resource kgsl_2d1_resources[] = {
3444 {
3445 .name = KGSL_2D1_REG_MEMORY,
3446 .start = 0x04200000, /* Z180 device 1 base address */
3447 .end = 0x04200FFF,
3448 .flags = IORESOURCE_MEM,
3449 },
3450 {
3451 .name = KGSL_2D1_IRQ,
3452 .start = GFX2D1_IRQ,
3453 .end = GFX2D1_IRQ,
3454 .flags = IORESOURCE_IRQ,
3455 },
3456};
3457
3458static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003459 .pwrlevel = {
3460 {
3461 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003462 .bus_freq = 2,
3463 },
3464 {
3465 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003466 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003467 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003468 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003469 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003470 .bus_freq = 0,
3471 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003472 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003473 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003474 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003475 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003476 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003477 .nap_allowed = true,
3478 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003479#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003480 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003481#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003482 .iommu_data = kgsl_2d1_iommu_data,
3483 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003484 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003485};
3486
3487struct platform_device msm_kgsl_2d1 = {
3488 .name = "kgsl-2d1",
3489 .id = 1,
3490 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3491 .resource = kgsl_2d1_resources,
3492 .dev = {
3493 .platform_data = &kgsl_2d1_pdata,
3494 },
3495};
3496
3497#ifdef CONFIG_MSM_GEMINI
Sunid Wilson5d585172012-12-15 17:24:04 -08003498
3499static struct msm_bus_vectors gemini_init_vector[] = {
3500 {
3501 .src = MSM_BUS_MASTER_JPEG_ENC,
3502 .dst = MSM_BUS_SLAVE_EBI_CH0,
3503 .ab = 0,
3504 .ib = 0,
3505 },
3506 {
3507 .src = MSM_BUS_MASTER_JPEG_ENC,
3508 .dst = MSM_BUS_SLAVE_MM_IMEM,
3509 .ab = 0,
3510 .ib = 0,
3511 },
3512};
3513
3514static struct msm_bus_vectors gemini_encode_vector[] = {
3515 {
3516 .src = MSM_BUS_MASTER_JPEG_ENC,
3517 .dst = MSM_BUS_SLAVE_EBI_CH0,
3518 .ab = 540000000,
3519 .ib = 1350000000,
3520 },
3521 {
3522 .src = MSM_BUS_MASTER_JPEG_ENC,
3523 .dst = MSM_BUS_SLAVE_MM_IMEM,
3524 .ab = 43200000,
3525 .ib = 69120000,
3526 },
3527};
3528
3529static struct msm_bus_paths gemini_bus_path[] = {
3530 {
3531 ARRAY_SIZE(gemini_init_vector),
3532 gemini_init_vector,
3533 },
3534 {
3535 ARRAY_SIZE(gemini_encode_vector),
3536 gemini_encode_vector,
3537 },
3538};
3539
3540static struct msm_bus_scale_pdata gemini_bus_scale_pdata = {
3541 gemini_bus_path,
3542 ARRAY_SIZE(gemini_bus_path),
3543 .name = "msm_gemini",
3544};
3545
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003546static struct resource msm_gemini_resources[] = {
3547 {
3548 .start = 0x04600000,
3549 .end = 0x04600000 + SZ_1M - 1,
3550 .flags = IORESOURCE_MEM,
3551 },
3552 {
3553 .start = JPEG_IRQ,
3554 .end = JPEG_IRQ,
3555 .flags = IORESOURCE_IRQ,
3556 },
3557};
3558
3559struct platform_device msm8960_gemini_device = {
3560 .name = "msm_gemini",
3561 .resource = msm_gemini_resources,
3562 .num_resources = ARRAY_SIZE(msm_gemini_resources),
Sunid Wilson5d585172012-12-15 17:24:04 -08003563 .dev = {
3564 .platform_data = &gemini_bus_scale_pdata,
3565 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003566};
3567#endif
3568
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003569#ifdef CONFIG_MSM_MERCURY
3570static struct resource msm_mercury_resources[] = {
3571 {
3572 .start = 0x05000000,
3573 .end = 0x05000000 + SZ_1M - 1,
3574 .name = "mercury_resource_base",
3575 .flags = IORESOURCE_MEM,
3576 },
3577 {
3578 .start = JPEGD_IRQ,
3579 .end = JPEGD_IRQ,
3580 .flags = IORESOURCE_IRQ,
3581 },
3582};
3583struct platform_device msm8960_mercury_device = {
3584 .name = "msm_mercury",
3585 .resource = msm_mercury_resources,
3586 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3587};
3588#endif
3589
Praveen Chidambaram78499012011-11-01 17:15:17 -06003590struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3591 .reg_base_addrs = {
3592 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3593 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3594 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3595 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3596 },
3597 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003598 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003599 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003600 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3601 .ipc_rpm_val = 4,
3602 .target_id = {
3603 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3604 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3605 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3606 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3607 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3608 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3609 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3610 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3611 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3612 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3613 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3614 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3615 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3616 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3617 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3618 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3619 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3620 APPS_FABRIC_CFG_HALT, 2),
3621 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3622 APPS_FABRIC_CFG_CLKMOD, 3),
3623 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3624 APPS_FABRIC_CFG_IOCTL, 1),
3625 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3626 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3627 SYS_FABRIC_CFG_HALT, 2),
3628 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3629 SYS_FABRIC_CFG_CLKMOD, 3),
3630 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3631 SYS_FABRIC_CFG_IOCTL, 1),
3632 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3633 SYSTEM_FABRIC_ARB, 29),
3634 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3635 MMSS_FABRIC_CFG_HALT, 2),
3636 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3637 MMSS_FABRIC_CFG_CLKMOD, 3),
3638 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3639 MMSS_FABRIC_CFG_IOCTL, 1),
3640 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3641 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3642 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3643 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3644 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3645 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3646 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3647 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3648 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3649 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3650 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3651 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3652 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3653 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3654 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3655 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3656 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3657 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3658 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3659 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3660 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3661 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3662 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3663 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3664 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3665 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3666 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3667 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3668 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3669 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3670 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3671 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3672 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3673 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3674 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3675 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3676 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3677 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3678 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3679 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3680 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3681 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3682 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3683 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3684 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3685 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3686 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3687 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3688 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3689 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3690 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3691 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3692 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3693 },
3694 .target_status = {
3695 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3696 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3697 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3698 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3699 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3700 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3701 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3702 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3703 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3704 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3705 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3706 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3707 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3708 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3709 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3710 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3711 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3712 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3713 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3714 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3715 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3716 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3717 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3718 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3719 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3720 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3721 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3722 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3723 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3724 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3725 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3726 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3727 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3728 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3729 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3730 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3731 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3732 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3733 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3734 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3735 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3736 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3737 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3738 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3739 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3740 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3741 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3742 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3743 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3744 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3745 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3746 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3747 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3748 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3749 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3750 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3751 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3752 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3753 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3754 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3755 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3756 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3757 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3758 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3759 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3760 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3761 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3762 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3763 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3764 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3765 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3766 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3767 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3768 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3769 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3770 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3771 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3772 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3773 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3774 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3775 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3776 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3777 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3778 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3779 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3780 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3781 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3782 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3783 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3784 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3785 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3786 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3787 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3788 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3789 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3790 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3791 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3792 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3793 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3794 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3795 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3796 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3797 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3798 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3799 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3800 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3801 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3802 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3803 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3804 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3805 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3806 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3807 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3808 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3809 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3810 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3811 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3812 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3813 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3814 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3815 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3816 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3817 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3818 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3819 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3820 },
3821 .target_ctrl_id = {
3822 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3823 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3824 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3825 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3826 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3827 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3828 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3829 },
3830 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3831 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3832 .sel_last = MSM_RPM_8960_SEL_LAST,
3833 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003834};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003835
Praveen Chidambaram78499012011-11-01 17:15:17 -06003836struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003837 .name = "msm_rpm",
3838 .id = -1,
3839};
3840
Praveen Chidambaram78499012011-11-01 17:15:17 -06003841static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3842 .phys_addr_base = 0x0010C000,
3843 .reg_offsets = {
3844 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3845 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3846 },
3847 .phys_size = SZ_8K,
Anji Jonnalaa5777ce2013-03-28 13:45:58 +05303848 .log_len = 6144, /* log's buffer length in bytes */
3849 .log_len_mask = (6144 >> 2) - 1, /* length mask in units of u32 */
Praveen Chidambaram78499012011-11-01 17:15:17 -06003850};
3851
3852struct platform_device msm8960_rpm_log_device = {
3853 .name = "msm_rpm_log",
3854 .id = -1,
3855 .dev = {
3856 .platform_data = &msm_rpm_log_pdata,
3857 },
3858};
3859
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003860static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05303861 .phys_addr_base = 0x0010DD04,
3862 .phys_size = SZ_256,
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003863};
3864
Praveen Chidambaram78499012011-11-01 17:15:17 -06003865struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003866 .name = "msm_rpm_stat",
3867 .id = -1,
3868 .dev = {
3869 .platform_data = &msm_rpm_stat_pdata,
3870 },
3871};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003872
Anji Jonnala2a8bd312012-11-01 13:11:42 +05303873static struct resource resources_rpm_master_stats[] = {
3874 {
3875 .start = MSM8960_RPM_MASTER_STATS_BASE,
3876 .end = MSM8960_RPM_MASTER_STATS_BASE + SZ_256,
3877 .flags = IORESOURCE_MEM,
3878 },
3879};
3880
3881static char *master_names[] = {
3882 "KPSS",
3883 "GPSS",
3884 "LPASS",
3885 "RIVA",
3886 "DSPS",
3887};
3888
3889static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
3890 .masters = master_names,
3891 .nomasters = ARRAY_SIZE(master_names),
3892};
3893
3894struct platform_device msm8960_rpm_master_stat_device = {
3895 .name = "msm_rpm_master_stat",
3896 .id = -1,
3897 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
3898 .resource = resources_rpm_master_stats,
3899 .dev = {
3900 .platform_data = &msm_rpm_master_stat_pdata,
3901 },
3902};
3903
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003904struct platform_device msm_bus_sys_fabric = {
3905 .name = "msm_bus_fabric",
3906 .id = MSM_BUS_FAB_SYSTEM,
3907};
3908struct platform_device msm_bus_apps_fabric = {
3909 .name = "msm_bus_fabric",
3910 .id = MSM_BUS_FAB_APPSS,
3911};
3912struct platform_device msm_bus_mm_fabric = {
3913 .name = "msm_bus_fabric",
3914 .id = MSM_BUS_FAB_MMSS,
3915};
3916struct platform_device msm_bus_sys_fpb = {
3917 .name = "msm_bus_fabric",
3918 .id = MSM_BUS_FAB_SYSTEM_FPB,
3919};
3920struct platform_device msm_bus_cpss_fpb = {
3921 .name = "msm_bus_fabric",
3922 .id = MSM_BUS_FAB_CPSS_FPB,
3923};
3924
3925/* Sensors DSPS platform data */
3926#ifdef CONFIG_MSM_DSPS
3927
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07003928#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3929#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3930#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3931#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3932#define PPSS_DSPS_PIPE_BASE 0x12800000
3933#define PPSS_DSPS_PIPE_SIZE 0x4000
3934#define PPSS_DSPS_DDR_BASE 0x8fe00000
3935#define PPSS_DSPS_DDR_SIZE 0x100000
3936#define PPSS_SMEM_BASE 0x80000000
3937#define PPSS_SMEM_SIZE 0x200000
3938#define PPSS_REG_PHYS_BASE 0x12080000
3939#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003940
3941static struct dsps_clk_info dsps_clks[] = {};
3942static struct dsps_regulator_info dsps_regs[] = {};
3943
3944/*
3945 * Note: GPIOs field is intialized in run-time at the function
3946 * msm8960_init_dsps().
3947 */
3948
3949struct msm_dsps_platform_data msm_dsps_pdata = {
3950 .clks = dsps_clks,
3951 .clks_num = ARRAY_SIZE(dsps_clks),
3952 .gpios = NULL,
3953 .gpios_num = 0,
3954 .regs = dsps_regs,
3955 .regs_num = ARRAY_SIZE(dsps_regs),
3956 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003957 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
3958 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
3959 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
3960 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
3961 .pipe_start = PPSS_DSPS_PIPE_BASE,
3962 .pipe_size = PPSS_DSPS_PIPE_SIZE,
3963 .ddr_start = PPSS_DSPS_DDR_BASE,
3964 .ddr_size = PPSS_DSPS_DDR_SIZE,
3965 .smem_start = PPSS_SMEM_BASE,
3966 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07003967 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003968 .signature = DSPS_SIGNATURE,
3969};
3970
3971static struct resource msm_dsps_resources[] = {
3972 {
3973 .start = PPSS_REG_PHYS_BASE,
3974 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3975 .name = "ppss_reg",
3976 .flags = IORESOURCE_MEM,
3977 },
Wentao Xua55500b2011-08-16 18:15:04 -04003978 {
3979 .start = PPSS_WDOG_TIMER_IRQ,
3980 .end = PPSS_WDOG_TIMER_IRQ,
3981 .name = "ppss_wdog",
3982 .flags = IORESOURCE_IRQ,
3983 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003984};
3985
3986struct platform_device msm_dsps_device = {
3987 .name = "msm_dsps",
3988 .id = 0,
3989 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3990 .resource = msm_dsps_resources,
3991 .dev.platform_data = &msm_dsps_pdata,
3992};
3993
3994#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003995
Pratik Patel3b0ca882012-06-01 16:54:14 -07003996#define CORESIGHT_PHYS_BASE 0x01A00000
3997#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
3998#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
3999#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
4000#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
4001#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
4002#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07004003
Pratik Patel3b0ca882012-06-01 16:54:14 -07004004#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07004005
Pratik Patel3b0ca882012-06-01 16:54:14 -07004006static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004007 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004008 .start = CORESIGHT_TPIU_PHYS_BASE,
4009 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004010 .flags = IORESOURCE_MEM,
4011 },
4012};
4013
Pratik Patel3b0ca882012-06-01 16:54:14 -07004014static struct coresight_platform_data coresight_tpiu_pdata = {
4015 .id = 0,
4016 .name = "coresight-tpiu",
4017 .nr_inports = 1,
4018 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07004019};
4020
Pratik Patel3b0ca882012-06-01 16:54:14 -07004021struct platform_device coresight_tpiu_device = {
4022 .name = "coresight-tpiu",
4023 .id = 0,
4024 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
4025 .resource = coresight_tpiu_resources,
4026 .dev = {
4027 .platform_data = &coresight_tpiu_pdata,
4028 },
4029};
4030
4031static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004032 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004033 .start = CORESIGHT_ETB_PHYS_BASE,
4034 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004035 .flags = IORESOURCE_MEM,
4036 },
4037};
4038
Pratik Patel3b0ca882012-06-01 16:54:14 -07004039static struct coresight_platform_data coresight_etb_pdata = {
4040 .id = 1,
4041 .name = "coresight-etb",
4042 .nr_inports = 1,
4043 .nr_outports = 0,
4044 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07004045};
4046
Pratik Patel3b0ca882012-06-01 16:54:14 -07004047struct platform_device coresight_etb_device = {
4048 .name = "coresight-etb",
4049 .id = 0,
4050 .num_resources = ARRAY_SIZE(coresight_etb_resources),
4051 .resource = coresight_etb_resources,
4052 .dev = {
4053 .platform_data = &coresight_etb_pdata,
4054 },
4055};
4056
4057static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004058 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004059 .start = CORESIGHT_FUNNEL_PHYS_BASE,
4060 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004061 .flags = IORESOURCE_MEM,
4062 },
4063};
4064
Pratik Patel3b0ca882012-06-01 16:54:14 -07004065static const int coresight_funnel_outports[] = { 0, 1 };
4066static const int coresight_funnel_child_ids[] = { 0, 1 };
4067static const int coresight_funnel_child_ports[] = { 0, 0 };
4068
4069static struct coresight_platform_data coresight_funnel_pdata = {
4070 .id = 2,
4071 .name = "coresight-funnel",
4072 .nr_inports = 4,
4073 .outports = coresight_funnel_outports,
4074 .child_ids = coresight_funnel_child_ids,
4075 .child_ports = coresight_funnel_child_ports,
4076 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004077};
4078
Pratik Patel3b0ca882012-06-01 16:54:14 -07004079struct platform_device coresight_funnel_device = {
4080 .name = "coresight-funnel",
4081 .id = 0,
4082 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
4083 .resource = coresight_funnel_resources,
4084 .dev = {
4085 .platform_data = &coresight_funnel_pdata,
4086 },
4087};
4088
4089static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004090 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004091 .start = CORESIGHT_STM_PHYS_BASE,
4092 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
4093 .flags = IORESOURCE_MEM,
4094 },
4095 {
4096 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
4097 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004098 .flags = IORESOURCE_MEM,
4099 },
4100};
4101
Pratik Patel3b0ca882012-06-01 16:54:14 -07004102static const int coresight_stm_outports[] = { 0 };
4103static const int coresight_stm_child_ids[] = { 2 };
4104static const int coresight_stm_child_ports[] = { 2 };
4105
4106static struct coresight_platform_data coresight_stm_pdata = {
4107 .id = 3,
4108 .name = "coresight-stm",
4109 .nr_inports = 0,
4110 .outports = coresight_stm_outports,
4111 .child_ids = coresight_stm_child_ids,
4112 .child_ports = coresight_stm_child_ports,
4113 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004114};
4115
Pratik Patel3b0ca882012-06-01 16:54:14 -07004116struct platform_device coresight_stm_device = {
4117 .name = "coresight-stm",
4118 .id = 0,
4119 .num_resources = ARRAY_SIZE(coresight_stm_resources),
4120 .resource = coresight_stm_resources,
4121 .dev = {
4122 .platform_data = &coresight_stm_pdata,
4123 },
4124};
4125
4126static struct resource coresight_etm0_resources[] = {
4127 {
4128 .start = CORESIGHT_ETM0_PHYS_BASE,
4129 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
4130 .flags = IORESOURCE_MEM,
4131 },
4132};
4133
4134static const int coresight_etm0_outports[] = { 0 };
4135static const int coresight_etm0_child_ids[] = { 2 };
4136static const int coresight_etm0_child_ports[] = { 0 };
4137
4138static struct coresight_platform_data coresight_etm0_pdata = {
4139 .id = 4,
4140 .name = "coresight-etm0",
4141 .nr_inports = 0,
4142 .outports = coresight_etm0_outports,
4143 .child_ids = coresight_etm0_child_ids,
4144 .child_ports = coresight_etm0_child_ports,
4145 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
4146};
4147
4148struct platform_device coresight_etm0_device = {
4149 .name = "coresight-etm",
4150 .id = 0,
4151 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
4152 .resource = coresight_etm0_resources,
4153 .dev = {
4154 .platform_data = &coresight_etm0_pdata,
4155 },
4156};
4157
4158static struct resource coresight_etm1_resources[] = {
4159 {
4160 .start = CORESIGHT_ETM1_PHYS_BASE,
4161 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
4162 .flags = IORESOURCE_MEM,
4163 },
4164};
4165
4166static const int coresight_etm1_outports[] = { 0 };
4167static const int coresight_etm1_child_ids[] = { 2 };
4168static const int coresight_etm1_child_ports[] = { 1 };
4169
4170static struct coresight_platform_data coresight_etm1_pdata = {
4171 .id = 5,
4172 .name = "coresight-etm1",
4173 .nr_inports = 0,
4174 .outports = coresight_etm1_outports,
4175 .child_ids = coresight_etm1_child_ids,
4176 .child_ports = coresight_etm1_child_ports,
4177 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
4178};
4179
4180struct platform_device coresight_etm1_device = {
4181 .name = "coresight-etm",
4182 .id = 1,
4183 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
4184 .resource = coresight_etm1_resources,
4185 .dev = {
4186 .platform_data = &coresight_etm1_pdata,
4187 },
4188};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07004189
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07004190static struct resource msm_ebi1_ch0_erp_resources[] = {
4191 {
4192 .start = HSDDRX_EBI1CH0_IRQ,
4193 .flags = IORESOURCE_IRQ,
4194 },
4195 {
4196 .start = 0x00A40000,
4197 .end = 0x00A40000 + SZ_4K - 1,
4198 .flags = IORESOURCE_MEM,
4199 },
4200};
4201
4202struct platform_device msm8960_device_ebi1_ch0_erp = {
4203 .name = "msm_ebi_erp",
4204 .id = 0,
4205 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
4206 .resource = msm_ebi1_ch0_erp_resources,
4207};
4208
4209static struct resource msm_ebi1_ch1_erp_resources[] = {
4210 {
4211 .start = HSDDRX_EBI1CH1_IRQ,
4212 .flags = IORESOURCE_IRQ,
4213 },
4214 {
4215 .start = 0x00D40000,
4216 .end = 0x00D40000 + SZ_4K - 1,
4217 .flags = IORESOURCE_MEM,
4218 },
4219};
4220
4221struct platform_device msm8960_device_ebi1_ch1_erp = {
4222 .name = "msm_ebi_erp",
4223 .id = 1,
4224 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
4225 .resource = msm_ebi1_ch1_erp_resources,
4226};
4227
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08004228static struct resource msm_cache_erp_resources[] = {
4229 {
4230 .name = "l1_irq",
4231 .start = SC_SICCPUXEXTFAULTIRPTREQ,
4232 .flags = IORESOURCE_IRQ,
4233 },
4234 {
4235 .name = "l2_irq",
4236 .start = APCC_QGICL2IRPTREQ,
4237 .flags = IORESOURCE_IRQ,
4238 }
4239};
4240
4241struct platform_device msm8960_device_cache_erp = {
4242 .name = "msm_cache_erp",
4243 .id = -1,
4244 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
4245 .resource = msm_cache_erp_resources,
4246};
Laura Abbott0577d7b2012-04-17 11:14:30 -07004247
4248struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
4249 /* Camera */
4250 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004251 .name = "ijpeg_src",
4252 .domain = CAMERA_DOMAIN,
4253 },
4254 /* Camera */
4255 {
4256 .name = "ijpeg_dst",
4257 .domain = CAMERA_DOMAIN,
4258 },
4259 /* Camera */
4260 {
4261 .name = "jpegd_src",
4262 .domain = CAMERA_DOMAIN,
4263 },
4264 /* Camera */
4265 {
4266 .name = "jpegd_dst",
4267 .domain = CAMERA_DOMAIN,
4268 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304269 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004270 {
4271 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07004272 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004273 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304274 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004275 {
4276 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07004277 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004278 },
4279 /* Video */
4280 {
4281 .name = "vcodec_a_mm1",
4282 .domain = VIDEO_DOMAIN,
4283 },
4284 /* Video */
4285 {
4286 .name = "vcodec_b_mm2",
4287 .domain = VIDEO_DOMAIN,
4288 },
4289 /* Video */
4290 {
4291 .name = "vcodec_a_stream",
4292 .domain = VIDEO_DOMAIN,
4293 },
4294};
4295
4296static struct mem_pool msm8960_video_pools[] = {
4297 /*
4298 * Video hardware has the following requirements:
4299 * 1. All video addresses used by the video hardware must be at a higher
4300 * address than video firmware address.
4301 * 2. Video hardware can only access a range of 256MB from the base of
4302 * the video firmware.
4303 */
4304 [VIDEO_FIRMWARE_POOL] =
4305 /* Low addresses, intended for video firmware */
4306 {
4307 .paddr = SZ_128K,
4308 .size = SZ_16M - SZ_128K,
4309 },
4310 [VIDEO_MAIN_POOL] =
4311 /* Main video pool */
4312 {
4313 .paddr = SZ_16M,
4314 .size = SZ_256M - SZ_16M,
4315 },
4316 [GEN_POOL] =
4317 /* Remaining address space up to 2G */
4318 {
4319 .paddr = SZ_256M,
4320 .size = SZ_2G - SZ_256M,
4321 },
4322};
4323
4324static struct mem_pool msm8960_camera_pools[] = {
4325 [GEN_POOL] =
4326 /* One address space for camera */
4327 {
4328 .paddr = SZ_128K,
4329 .size = SZ_2G - SZ_128K,
4330 },
4331};
4332
Olav Hauganef95ae32012-05-15 09:50:30 -07004333static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004334 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004335 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004336 {
4337 .paddr = SZ_128K,
4338 .size = SZ_2G - SZ_128K,
4339 },
4340};
4341
Olav Hauganef95ae32012-05-15 09:50:30 -07004342static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004343 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004344 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004345 {
4346 .paddr = SZ_128K,
4347 .size = SZ_2G - SZ_128K,
4348 },
4349};
4350
4351static struct msm_iommu_domain msm8960_iommu_domains[] = {
4352 [VIDEO_DOMAIN] = {
4353 .iova_pools = msm8960_video_pools,
4354 .npools = ARRAY_SIZE(msm8960_video_pools),
4355 },
4356 [CAMERA_DOMAIN] = {
4357 .iova_pools = msm8960_camera_pools,
4358 .npools = ARRAY_SIZE(msm8960_camera_pools),
4359 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004360 [DISPLAY_READ_DOMAIN] = {
4361 .iova_pools = msm8960_display_read_pools,
4362 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004363 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004364 [ROTATOR_SRC_DOMAIN] = {
4365 .iova_pools = msm8960_rotator_src_pools,
4366 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004367 },
4368};
4369
4370struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
4371 .domains = msm8960_iommu_domains,
4372 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
4373 .domain_names = msm8960_iommu_ctx_names,
4374 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
4375 .domain_alloc_flags = 0,
4376};
4377
4378struct platform_device msm8960_iommu_domain_device = {
4379 .name = "iommu_domains",
4380 .id = -1,
4381 .dev = {
4382 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07004383 }
4384};
4385
4386struct msm_rtb_platform_data msm8960_rtb_pdata = {
4387 .size = SZ_1M,
4388};
4389
4390static int __init msm_rtb_set_buffer_size(char *p)
4391{
4392 int s;
4393
4394 s = memparse(p, NULL);
4395 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
4396 return 0;
4397}
4398early_param("msm_rtb_size", msm_rtb_set_buffer_size);
4399
4400
4401struct platform_device msm8960_rtb_device = {
4402 .name = "msm_rtb",
4403 .id = -1,
4404 .dev = {
4405 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004406 },
4407};
Laura Abbott2ae8f362012-04-12 11:03:04 -07004408
Laura Abbott0a103cf2012-05-25 09:00:23 -07004409#define MSM_8960_L1_SIZE SZ_1M
4410/*
4411 * The actual L2 size is smaller but we need a larger buffer
4412 * size to store other dump information
4413 */
4414#define MSM_8960_L2_SIZE SZ_4M
4415
Laura Abbott2ae8f362012-04-12 11:03:04 -07004416struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07004417 .l2_size = MSM_8960_L2_SIZE,
4418 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07004419};
4420
4421struct platform_device msm8960_cache_dump_device = {
4422 .name = "msm_cache_dump",
4423 .id = -1,
4424 .dev = {
4425 .platform_data = &msm8960_cache_dump_pdata,
4426 },
4427};
Joel King0cbf5d82012-05-24 15:21:38 -07004428
4429#define MDM2AP_ERRFATAL 40
4430#define AP2MDM_ERRFATAL 80
4431#define MDM2AP_STATUS 24
4432#define AP2MDM_STATUS 77
4433#define AP2MDM_PMIC_PWR_EN 22
4434#define AP2MDM_KPDPWR_N 79
4435#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07004436#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07004437
4438static struct resource sglte_resources[] = {
4439 {
4440 .start = MDM2AP_ERRFATAL,
4441 .end = MDM2AP_ERRFATAL,
4442 .name = "MDM2AP_ERRFATAL",
4443 .flags = IORESOURCE_IO,
4444 },
4445 {
4446 .start = AP2MDM_ERRFATAL,
4447 .end = AP2MDM_ERRFATAL,
4448 .name = "AP2MDM_ERRFATAL",
4449 .flags = IORESOURCE_IO,
4450 },
4451 {
4452 .start = MDM2AP_STATUS,
4453 .end = MDM2AP_STATUS,
4454 .name = "MDM2AP_STATUS",
4455 .flags = IORESOURCE_IO,
4456 },
4457 {
4458 .start = AP2MDM_STATUS,
4459 .end = AP2MDM_STATUS,
4460 .name = "AP2MDM_STATUS",
4461 .flags = IORESOURCE_IO,
4462 },
4463 {
4464 .start = AP2MDM_PMIC_PWR_EN,
4465 .end = AP2MDM_PMIC_PWR_EN,
4466 .name = "AP2MDM_PMIC_PWR_EN",
4467 .flags = IORESOURCE_IO,
4468 },
4469 {
4470 .start = AP2MDM_KPDPWR_N,
4471 .end = AP2MDM_KPDPWR_N,
4472 .name = "AP2MDM_KPDPWR_N",
4473 .flags = IORESOURCE_IO,
4474 },
4475 {
4476 .start = AP2MDM_SOFT_RESET,
4477 .end = AP2MDM_SOFT_RESET,
4478 .name = "AP2MDM_SOFT_RESET",
4479 .flags = IORESOURCE_IO,
4480 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004481 {
4482 .start = USB_SW,
4483 .end = USB_SW,
4484 .name = "USB_SW",
4485 .flags = IORESOURCE_IO,
4486 },
Joel King0cbf5d82012-05-24 15:21:38 -07004487};
4488
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004489struct platform_device msm_gpio_device = {
4490 .name = "msmgpio",
4491 .id = -1,
4492};
4493
Joel King0cbf5d82012-05-24 15:21:38 -07004494struct platform_device mdm_sglte_device = {
4495 .name = "mdm2_modem",
4496 .id = -1,
4497 .num_resources = ARRAY_SIZE(sglte_resources),
4498 .resource = sglte_resources,
4499};
Arun Menond4837f62012-08-20 15:25:50 -07004500
4501struct platform_device *msm8960_vidc_device[] __initdata = {
4502 &msm_device_vidc
4503};
4504
4505void __init msm8960_add_vidc_device(void)
4506{
4507 if (cpu_is_msm8960ab()) {
4508 struct msm_vidc_platform_data *pdata;
4509 pdata = (struct msm_vidc_platform_data *)
4510 msm_device_vidc.dev.platform_data;
4511 pdata->vidc_bus_client_pdata = &vidc_pro_bus_client_data;
4512 }
4513 platform_add_devices(msm8960_vidc_device,
4514 ARRAY_SIZE(msm8960_vidc_device));
4515}