blob: c49317c255d1b3cfcaea69a303148c2e2ec4f872 [file] [log] [blame]
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001/*
2 * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
3 *
4 * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/delay.h>
15#include <linux/slab.h>
16#include <linux/pm.h>
17#include <linux/i2c.h>
18#include <linux/clk.h>
19#include <linux/platform_device.h>
20#include <linux/regulator/driver.h>
21#include <linux/regulator/machine.h>
22#include <linux/regulator/consumer.h>
23#include <sound/core.h>
24#include <sound/tlv.h>
25#include <sound/pcm.h>
26#include <sound/pcm_params.h>
27#include <sound/soc.h>
28#include <sound/soc-dapm.h>
29#include <sound/initval.h>
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080030
31#include "sgtl5000.h"
32
33#define SGTL5000_DAP_REG_OFFSET 0x0100
34#define SGTL5000_MAX_REG_OFFSET 0x013A
35
Wolfram Sang4c1f50d2011-08-02 19:42:19 +020036/* default value of sgtl5000 registers */
37static const u16 sgtl5000_regs[SGTL5000_MAX_REG_OFFSET] = {
38 [SGTL5000_CHIP_CLK_CTRL] = 0x0008,
39 [SGTL5000_CHIP_I2S_CTRL] = 0x0010,
40 [SGTL5000_CHIP_SSS_CTRL] = 0x0008,
41 [SGTL5000_CHIP_DAC_VOL] = 0x3c3c,
42 [SGTL5000_CHIP_PAD_STRENGTH] = 0x015f,
43 [SGTL5000_CHIP_ANA_HP_CTRL] = 0x1818,
44 [SGTL5000_CHIP_ANA_CTRL] = 0x0111,
45 [SGTL5000_CHIP_LINE_OUT_VOL] = 0x0404,
46 [SGTL5000_CHIP_ANA_POWER] = 0x7060,
47 [SGTL5000_CHIP_PLL_CTRL] = 0x5000,
48 [SGTL5000_DAP_BASS_ENHANCE] = 0x0040,
49 [SGTL5000_DAP_BASS_ENHANCE_CTRL] = 0x051f,
50 [SGTL5000_DAP_SURROUND] = 0x0040,
51 [SGTL5000_DAP_EQ_BASS_BAND0] = 0x002f,
52 [SGTL5000_DAP_EQ_BASS_BAND1] = 0x002f,
53 [SGTL5000_DAP_EQ_BASS_BAND2] = 0x002f,
54 [SGTL5000_DAP_EQ_BASS_BAND3] = 0x002f,
55 [SGTL5000_DAP_EQ_BASS_BAND4] = 0x002f,
56 [SGTL5000_DAP_MAIN_CHAN] = 0x8000,
57 [SGTL5000_DAP_AVC_CTRL] = 0x0510,
58 [SGTL5000_DAP_AVC_THRESHOLD] = 0x1473,
59 [SGTL5000_DAP_AVC_ATTACK] = 0x0028,
60 [SGTL5000_DAP_AVC_DECAY] = 0x0050,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080061};
62
63/* regulator supplies for sgtl5000, VDDD is an optional external supply */
64enum sgtl5000_regulator_supplies {
65 VDDA,
66 VDDIO,
67 VDDD,
68 SGTL5000_SUPPLY_NUM
69};
70
71/* vddd is optional supply */
72static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
73 "VDDA",
74 "VDDIO",
75 "VDDD"
76};
77
78#define LDO_CONSUMER_NAME "VDDD_LDO"
79#define LDO_VOLTAGE 1200000
80
81static struct regulator_consumer_supply ldo_consumer[] = {
82 REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
83};
84
Mark Brown61a142b2011-02-28 14:33:01 +000085static struct regulator_init_data ldo_init_data = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080086 .constraints = {
87 .min_uV = 850000,
88 .max_uV = 1600000,
89 .valid_modes_mask = REGULATOR_MODE_NORMAL,
90 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
91 },
92 .num_consumer_supplies = 1,
93 .consumer_supplies = &ldo_consumer[0],
94};
95
96/*
97 * sgtl5000 internal ldo regulator,
98 * enabled when VDDD not provided
99 */
100struct ldo_regulator {
101 struct regulator_desc desc;
102 struct regulator_dev *dev;
103 int voltage;
104 void *codec_data;
105 bool enabled;
106};
107
108/* sgtl5000 private structure in codec */
109struct sgtl5000_priv {
110 int sysclk; /* sysclk rate */
111 int master; /* i2s master or not */
112 int fmt; /* i2s data format */
113 struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
114 struct ldo_regulator *ldo;
115};
116
117/*
118 * mic_bias power on/off share the same register bits with
119 * output impedance of mic bias, when power on mic bias, we
120 * need reclaim it to impedance value.
121 * 0x0 = Powered off
122 * 0x1 = 2Kohm
123 * 0x2 = 4Kohm
124 * 0x3 = 8Kohm
125 */
126static int mic_bias_event(struct snd_soc_dapm_widget *w,
127 struct snd_kcontrol *kcontrol, int event)
128{
129 switch (event) {
130 case SND_SOC_DAPM_POST_PMU:
131 /* change mic bias resistor to 4Kohm */
132 snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
133 SGTL5000_BIAS_R_4k, SGTL5000_BIAS_R_4k);
134 break;
135
136 case SND_SOC_DAPM_PRE_PMD:
137 /*
138 * SGTL5000_BIAS_R_8k as mask to clean the two bits
139 * of mic bias and output impedance
140 */
141 snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
142 SGTL5000_BIAS_R_8k, 0);
143 break;
144 }
145 return 0;
146}
147
148/*
149 * using codec assist to small pop, hp_powerup or lineout_powerup
150 * should stay setting until vag_powerup is fully ramped down,
151 * vag fully ramped down require 400ms.
152 */
153static int small_pop_event(struct snd_soc_dapm_widget *w,
154 struct snd_kcontrol *kcontrol, int event)
155{
156 switch (event) {
157 case SND_SOC_DAPM_PRE_PMU:
158 snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
159 SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
160 break;
161
162 case SND_SOC_DAPM_PRE_PMD:
163 snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
164 SGTL5000_VAG_POWERUP, 0);
165 msleep(400);
166 break;
167 default:
168 break;
169 }
170
171 return 0;
172}
173
174/* input sources for ADC */
175static const char *adc_mux_text[] = {
176 "MIC_IN", "LINE_IN"
177};
178
179static const struct soc_enum adc_enum =
180SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
181
182static const struct snd_kcontrol_new adc_mux =
183SOC_DAPM_ENUM("Capture Mux", adc_enum);
184
185/* input sources for DAC */
186static const char *dac_mux_text[] = {
187 "DAC", "LINE_IN"
188};
189
190static const struct soc_enum dac_enum =
191SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
192
193static const struct snd_kcontrol_new dac_mux =
194SOC_DAPM_ENUM("Headphone Mux", dac_enum);
195
196static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
197 SND_SOC_DAPM_INPUT("LINE_IN"),
198 SND_SOC_DAPM_INPUT("MIC_IN"),
199
200 SND_SOC_DAPM_OUTPUT("HP_OUT"),
201 SND_SOC_DAPM_OUTPUT("LINE_OUT"),
202
203 SND_SOC_DAPM_MICBIAS_E("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
204 mic_bias_event,
205 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
206
207 SND_SOC_DAPM_PGA_E("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0,
208 small_pop_event,
209 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
210 SND_SOC_DAPM_PGA_E("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0,
211 small_pop_event,
212 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
213
214 SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
215 SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
216
217 /* aif for i2s input */
218 SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
219 0, SGTL5000_CHIP_DIG_POWER,
220 0, 0),
221
222 /* aif for i2s output */
223 SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
224 0, SGTL5000_CHIP_DIG_POWER,
225 1, 0),
226
227 SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
228
229 SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
230};
231
232/* routes for sgtl5000 */
233static const struct snd_soc_dapm_route audio_map[] = {
234 {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
235 {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
236
237 {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
238 {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
239
240 {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
241 {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
242 {"LO", NULL, "DAC"}, /* dac --> line_out */
243
244 {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
245 {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
246
247 {"LINE_OUT", NULL, "LO"},
248 {"HP_OUT", NULL, "HP"},
249};
250
251/* custom function to fetch info of PCM playback volume */
252static int dac_info_volsw(struct snd_kcontrol *kcontrol,
253 struct snd_ctl_elem_info *uinfo)
254{
255 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
256 uinfo->count = 2;
257 uinfo->value.integer.min = 0;
258 uinfo->value.integer.max = 0xfc - 0x3c;
259 return 0;
260}
261
262/*
263 * custom function to get of PCM playback volume
264 *
265 * dac volume register
266 * 15-------------8-7--------------0
267 * | R channel vol | L channel vol |
268 * -------------------------------
269 *
270 * PCM volume with 0.5017 dB steps from 0 to -90 dB
271 *
272 * register values map to dB
273 * 0x3B and less = Reserved
274 * 0x3C = 0 dB
275 * 0x3D = -0.5 dB
276 * 0xF0 = -90 dB
277 * 0xFC and greater = Muted
278 *
279 * register value map to userspace value
280 *
281 * register value 0x3c(0dB) 0xf0(-90dB)0xfc
282 * ------------------------------
283 * userspace value 0xc0 0
284 */
285static int dac_get_volsw(struct snd_kcontrol *kcontrol,
286 struct snd_ctl_elem_value *ucontrol)
287{
288 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
289 int reg;
290 int l;
291 int r;
292
293 reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
294
295 /* get left channel volume */
296 l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
297
298 /* get right channel volume */
299 r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
300
301 /* make sure value fall in (0x3c,0xfc) */
302 l = clamp(l, 0x3c, 0xfc);
303 r = clamp(r, 0x3c, 0xfc);
304
305 /* invert it and map to userspace value */
306 l = 0xfc - l;
307 r = 0xfc - r;
308
309 ucontrol->value.integer.value[0] = l;
310 ucontrol->value.integer.value[1] = r;
311
312 return 0;
313}
314
315/*
316 * custom function to put of PCM playback volume
317 *
318 * dac volume register
319 * 15-------------8-7--------------0
320 * | R channel vol | L channel vol |
321 * -------------------------------
322 *
323 * PCM volume with 0.5017 dB steps from 0 to -90 dB
324 *
325 * register values map to dB
326 * 0x3B and less = Reserved
327 * 0x3C = 0 dB
328 * 0x3D = -0.5 dB
329 * 0xF0 = -90 dB
330 * 0xFC and greater = Muted
331 *
332 * userspace value map to register value
333 *
334 * userspace value 0xc0 0
335 * ------------------------------
336 * register value 0x3c(0dB) 0xf0(-90dB)0xfc
337 */
338static int dac_put_volsw(struct snd_kcontrol *kcontrol,
339 struct snd_ctl_elem_value *ucontrol)
340{
341 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
342 int reg;
343 int l;
344 int r;
345
346 l = ucontrol->value.integer.value[0];
347 r = ucontrol->value.integer.value[1];
348
349 /* make sure userspace volume fall in (0, 0xfc-0x3c) */
350 l = clamp(l, 0, 0xfc - 0x3c);
351 r = clamp(r, 0, 0xfc - 0x3c);
352
353 /* invert it, get the value can be set to register */
354 l = 0xfc - l;
355 r = 0xfc - r;
356
357 /* shift to get the register value */
358 reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
359 r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
360
361 snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
362
363 return 0;
364}
365
366static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
367
368/* tlv for mic gain, 0db 20db 30db 40db */
369static const unsigned int mic_gain_tlv[] = {
370 TLV_DB_RANGE_HEAD(4),
371 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
372 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
373};
374
375/* tlv for hp volume, -51.5db to 12.0db, step .5db */
376static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
377
378static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
379 /* SOC_DOUBLE_S8_TLV with invert */
380 {
381 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
382 .name = "PCM Playback Volume",
383 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
384 SNDRV_CTL_ELEM_ACCESS_READWRITE,
385 .info = dac_info_volsw,
386 .get = dac_get_volsw,
387 .put = dac_put_volsw,
388 },
389
390 SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
391 SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
392 SGTL5000_CHIP_ANA_ADC_CTRL,
393 8, 2, 0, capture_6db_attenuate),
394 SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
395
396 SOC_DOUBLE_TLV("Headphone Playback Volume",
397 SGTL5000_CHIP_ANA_HP_CTRL,
398 0, 8,
399 0x7f, 1,
400 headphone_volume),
401 SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
402 5, 1, 0),
403
404 SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
405 0, 4, 0, mic_gain_tlv),
406};
407
408/* mute the codec used by alsa core */
409static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
410{
411 struct snd_soc_codec *codec = codec_dai->codec;
412 u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
413
414 snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
415 adcdac_ctrl, mute ? adcdac_ctrl : 0);
416
417 return 0;
418}
419
420/* set codec format */
421static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
422{
423 struct snd_soc_codec *codec = codec_dai->codec;
424 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
425 u16 i2sctl = 0;
426
427 sgtl5000->master = 0;
428 /*
429 * i2s clock and frame master setting.
430 * ONLY support:
431 * - clock and frame slave,
432 * - clock and frame master
433 */
434 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
435 case SND_SOC_DAIFMT_CBS_CFS:
436 break;
437 case SND_SOC_DAIFMT_CBM_CFM:
438 i2sctl |= SGTL5000_I2S_MASTER;
439 sgtl5000->master = 1;
440 break;
441 default:
442 return -EINVAL;
443 }
444
445 /* setting i2s data format */
446 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
447 case SND_SOC_DAIFMT_DSP_A:
448 i2sctl |= SGTL5000_I2S_MODE_PCM;
449 break;
450 case SND_SOC_DAIFMT_DSP_B:
451 i2sctl |= SGTL5000_I2S_MODE_PCM;
452 i2sctl |= SGTL5000_I2S_LRALIGN;
453 break;
454 case SND_SOC_DAIFMT_I2S:
455 i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
456 break;
457 case SND_SOC_DAIFMT_RIGHT_J:
458 i2sctl |= SGTL5000_I2S_MODE_RJ;
459 i2sctl |= SGTL5000_I2S_LRPOL;
460 break;
461 case SND_SOC_DAIFMT_LEFT_J:
462 i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
463 i2sctl |= SGTL5000_I2S_LRALIGN;
464 break;
465 default:
466 return -EINVAL;
467 }
468
469 sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
470
471 /* Clock inversion */
472 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
473 case SND_SOC_DAIFMT_NB_NF:
474 break;
475 case SND_SOC_DAIFMT_IB_NF:
476 i2sctl |= SGTL5000_I2S_SCLK_INV;
477 break;
478 default:
479 return -EINVAL;
480 }
481
482 snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
483
484 return 0;
485}
486
487/* set codec sysclk */
488static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
489 int clk_id, unsigned int freq, int dir)
490{
491 struct snd_soc_codec *codec = codec_dai->codec;
492 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
493
494 switch (clk_id) {
495 case SGTL5000_SYSCLK:
496 sgtl5000->sysclk = freq;
497 break;
498 default:
499 return -EINVAL;
500 }
501
502 return 0;
503}
504
505/*
506 * set clock according to i2s frame clock,
507 * sgtl5000 provide 2 clock sources.
508 * 1. sys_mclk. sample freq can only configure to
509 * 1/256, 1/384, 1/512 of sys_mclk.
510 * 2. pll. can derive any audio clocks.
511 *
512 * clock setting rules:
513 * 1. in slave mode, only sys_mclk can use.
514 * 2. as constraint by sys_mclk, sample freq should
515 * set to 32k, 44.1k and above.
516 * 3. using sys_mclk prefer to pll to save power.
517 */
518static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
519{
520 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
521 int clk_ctl = 0;
522 int sys_fs; /* sample freq */
523
524 /*
525 * sample freq should be divided by frame clock,
526 * if frame clock lower than 44.1khz, sample feq should set to
527 * 32khz or 44.1khz.
528 */
529 switch (frame_rate) {
530 case 8000:
531 case 16000:
532 sys_fs = 32000;
533 break;
534 case 11025:
535 case 22050:
536 sys_fs = 44100;
537 break;
538 default:
539 sys_fs = frame_rate;
540 break;
541 }
542
543 /* set divided factor of frame clock */
544 switch (sys_fs / frame_rate) {
545 case 4:
546 clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
547 break;
548 case 2:
549 clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
550 break;
551 case 1:
552 clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
553 break;
554 default:
555 return -EINVAL;
556 }
557
558 /* set the sys_fs according to frame rate */
559 switch (sys_fs) {
560 case 32000:
561 clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
562 break;
563 case 44100:
564 clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
565 break;
566 case 48000:
567 clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
568 break;
569 case 96000:
570 clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
571 break;
572 default:
573 dev_err(codec->dev, "frame rate %d not supported\n",
574 frame_rate);
575 return -EINVAL;
576 }
577
578 /*
579 * calculate the divider of mclk/sample_freq,
580 * factor of freq =96k can only be 256, since mclk in range (12m,27m)
581 */
582 switch (sgtl5000->sysclk / sys_fs) {
583 case 256:
584 clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
585 SGTL5000_MCLK_FREQ_SHIFT;
586 break;
587 case 384:
588 clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
589 SGTL5000_MCLK_FREQ_SHIFT;
590 break;
591 case 512:
592 clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
593 SGTL5000_MCLK_FREQ_SHIFT;
594 break;
595 default:
596 /* if mclk not satisify the divider, use pll */
597 if (sgtl5000->master) {
598 clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
599 SGTL5000_MCLK_FREQ_SHIFT;
600 } else {
601 dev_err(codec->dev,
602 "PLL not supported in slave mode\n");
603 return -EINVAL;
604 }
605 }
606
607 /* if using pll, please check manual 6.4.2 for detail */
608 if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
609 u64 out, t;
610 int div2;
611 int pll_ctl;
612 unsigned int in, int_div, frac_div;
613
614 if (sgtl5000->sysclk > 17000000) {
615 div2 = 1;
616 in = sgtl5000->sysclk / 2;
617 } else {
618 div2 = 0;
619 in = sgtl5000->sysclk;
620 }
621 if (sys_fs == 44100)
622 out = 180633600;
623 else
624 out = 196608000;
625 t = do_div(out, in);
626 int_div = out;
627 t *= 2048;
628 do_div(t, in);
629 frac_div = t;
630 pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
631 frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
632
633 snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
634 if (div2)
635 snd_soc_update_bits(codec,
636 SGTL5000_CHIP_CLK_TOP_CTRL,
637 SGTL5000_INPUT_FREQ_DIV2,
638 SGTL5000_INPUT_FREQ_DIV2);
639 else
640 snd_soc_update_bits(codec,
641 SGTL5000_CHIP_CLK_TOP_CTRL,
642 SGTL5000_INPUT_FREQ_DIV2,
643 0);
644
645 /* power up pll */
646 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
647 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
648 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
649 } else {
650 /* power down pll */
651 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
652 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
653 0);
654 }
655
656 /* if using pll, clk_ctrl must be set after pll power up */
657 snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
658
659 return 0;
660}
661
662/*
663 * Set PCM DAI bit size and sample rate.
664 * input: params_rate, params_fmt
665 */
666static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
667 struct snd_pcm_hw_params *params,
668 struct snd_soc_dai *dai)
669{
670 struct snd_soc_pcm_runtime *rtd = substream->private_data;
671 struct snd_soc_codec *codec = rtd->codec;
672 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
673 int channels = params_channels(params);
674 int i2s_ctl = 0;
675 int stereo;
676 int ret;
677
678 /* sysclk should already set */
679 if (!sgtl5000->sysclk) {
680 dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
681 return -EFAULT;
682 }
683
684 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
685 stereo = SGTL5000_DAC_STEREO;
686 else
687 stereo = SGTL5000_ADC_STEREO;
688
689 /* set mono to save power */
690 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
691 channels == 1 ? 0 : stereo);
692
693 /* set codec clock base on lrclk */
694 ret = sgtl5000_set_clock(codec, params_rate(params));
695 if (ret)
696 return ret;
697
698 /* set i2s data format */
699 switch (params_format(params)) {
700 case SNDRV_PCM_FORMAT_S16_LE:
701 if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
702 return -EINVAL;
703 i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
704 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
705 SGTL5000_I2S_SCLKFREQ_SHIFT;
706 break;
707 case SNDRV_PCM_FORMAT_S20_3LE:
708 i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
709 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
710 SGTL5000_I2S_SCLKFREQ_SHIFT;
711 break;
712 case SNDRV_PCM_FORMAT_S24_LE:
713 i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
714 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
715 SGTL5000_I2S_SCLKFREQ_SHIFT;
716 break;
717 case SNDRV_PCM_FORMAT_S32_LE:
718 if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
719 return -EINVAL;
720 i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
721 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
722 SGTL5000_I2S_SCLKFREQ_SHIFT;
723 break;
724 default:
725 return -EINVAL;
726 }
727
728 snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL, i2s_ctl, i2s_ctl);
729
730 return 0;
731}
732
Mark Brown333802e2011-03-22 12:02:33 +0000733#ifdef CONFIG_REGULATOR
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800734static int ldo_regulator_is_enabled(struct regulator_dev *dev)
735{
736 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
737
738 return ldo->enabled;
739}
740
741static int ldo_regulator_enable(struct regulator_dev *dev)
742{
743 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
744 struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
745 int reg;
746
747 if (ldo_regulator_is_enabled(dev))
748 return 0;
749
750 /* set regulator value firstly */
751 reg = (1600 - ldo->voltage / 1000) / 50;
752 reg = clamp(reg, 0x0, 0xf);
753
754 /* amend the voltage value, unit: uV */
755 ldo->voltage = (1600 - reg * 50) * 1000;
756
757 /* set voltage to register */
758 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
759 (0x1 << 4) - 1, reg);
760
761 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
762 SGTL5000_LINEREG_D_POWERUP,
763 SGTL5000_LINEREG_D_POWERUP);
764
765 /* when internal ldo enabled, simple digital power can be disabled */
766 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
767 SGTL5000_LINREG_SIMPLE_POWERUP,
768 0);
769
770 ldo->enabled = 1;
771 return 0;
772}
773
774static int ldo_regulator_disable(struct regulator_dev *dev)
775{
776 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
777 struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
778
779 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
780 SGTL5000_LINEREG_D_POWERUP,
781 0);
782
783 /* clear voltage info */
784 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
785 (0x1 << 4) - 1, 0);
786
787 ldo->enabled = 0;
788
789 return 0;
790}
791
792static int ldo_regulator_get_voltage(struct regulator_dev *dev)
793{
794 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
795
796 return ldo->voltage;
797}
798
799static struct regulator_ops ldo_regulator_ops = {
800 .is_enabled = ldo_regulator_is_enabled,
801 .enable = ldo_regulator_enable,
802 .disable = ldo_regulator_disable,
803 .get_voltage = ldo_regulator_get_voltage,
804};
805
806static int ldo_regulator_register(struct snd_soc_codec *codec,
807 struct regulator_init_data *init_data,
808 int voltage)
809{
810 struct ldo_regulator *ldo;
811
812 ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
813
814 if (!ldo) {
815 dev_err(codec->dev, "failed to allocate ldo_regulator\n");
816 return -ENOMEM;
817 }
818
819 ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
820 if (!ldo->desc.name) {
821 kfree(ldo);
822 dev_err(codec->dev, "failed to allocate decs name memory\n");
823 return -ENOMEM;
824 }
825
826 ldo->desc.type = REGULATOR_VOLTAGE;
827 ldo->desc.owner = THIS_MODULE;
828 ldo->desc.ops = &ldo_regulator_ops;
829 ldo->desc.n_voltages = 1;
830
831 ldo->codec_data = codec;
832 ldo->voltage = voltage;
833
834 ldo->dev = regulator_register(&ldo->desc, codec->dev,
835 init_data, ldo);
836 if (IS_ERR(ldo->dev)) {
Dan Carpenter62f75aa2011-03-08 14:39:24 +0300837 int ret = PTR_ERR(ldo->dev);
838
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800839 dev_err(codec->dev, "failed to register regulator\n");
840 kfree(ldo->desc.name);
841 kfree(ldo);
842
Dan Carpenter62f75aa2011-03-08 14:39:24 +0300843 return ret;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800844 }
845
846 return 0;
847}
848
849static int ldo_regulator_remove(struct snd_soc_codec *codec)
850{
851 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
852 struct ldo_regulator *ldo = sgtl5000->ldo;
853
854 if (!ldo)
855 return 0;
856
857 regulator_unregister(ldo->dev);
858 kfree(ldo->desc.name);
859 kfree(ldo);
860
861 return 0;
862}
Mark Brown333802e2011-03-22 12:02:33 +0000863#else
864static int ldo_regulator_register(struct snd_soc_codec *codec,
865 struct regulator_init_data *init_data,
866 int voltage)
867{
868 return -EINVAL;
869}
870
871static int ldo_regulator_remove(struct snd_soc_codec *codec)
872{
873 return 0;
874}
875#endif
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800876
877/*
878 * set dac bias
879 * common state changes:
880 * startup:
881 * off --> standby --> prepare --> on
882 * standby --> prepare --> on
883 *
884 * stop:
885 * on --> prepare --> standby
886 */
887static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
888 enum snd_soc_bias_level level)
889{
890 int ret;
891 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
892
893 switch (level) {
894 case SND_SOC_BIAS_ON:
895 case SND_SOC_BIAS_PREPARE:
896 break;
897 case SND_SOC_BIAS_STANDBY:
898 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
899 ret = regulator_bulk_enable(
900 ARRAY_SIZE(sgtl5000->supplies),
901 sgtl5000->supplies);
902 if (ret)
903 return ret;
904 udelay(10);
905 }
906
907 break;
908 case SND_SOC_BIAS_OFF:
909 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
910 sgtl5000->supplies);
911 break;
912 }
913
914 codec->dapm.bias_level = level;
915 return 0;
916}
917
918#define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
919 SNDRV_PCM_FMTBIT_S20_3LE |\
920 SNDRV_PCM_FMTBIT_S24_LE |\
921 SNDRV_PCM_FMTBIT_S32_LE)
922
Mark Brown61a142b2011-02-28 14:33:01 +0000923static struct snd_soc_dai_ops sgtl5000_ops = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800924 .hw_params = sgtl5000_pcm_hw_params,
925 .digital_mute = sgtl5000_digital_mute,
926 .set_fmt = sgtl5000_set_dai_fmt,
927 .set_sysclk = sgtl5000_set_dai_sysclk,
928};
929
930static struct snd_soc_dai_driver sgtl5000_dai = {
931 .name = "sgtl5000",
932 .playback = {
933 .stream_name = "Playback",
934 .channels_min = 1,
935 .channels_max = 2,
936 /*
937 * only support 8~48K + 96K,
938 * TODO modify hw_param to support more
939 */
940 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
941 .formats = SGTL5000_FORMATS,
942 },
943 .capture = {
944 .stream_name = "Capture",
945 .channels_min = 1,
946 .channels_max = 2,
947 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
948 .formats = SGTL5000_FORMATS,
949 },
950 .ops = &sgtl5000_ops,
951 .symmetric_rates = 1,
952};
953
954static int sgtl5000_volatile_register(struct snd_soc_codec *codec,
955 unsigned int reg)
956{
957 switch (reg) {
958 case SGTL5000_CHIP_ID:
959 case SGTL5000_CHIP_ADCDAC_CTRL:
960 case SGTL5000_CHIP_ANA_STATUS:
961 return 1;
962 }
963
964 return 0;
965}
966
967#ifdef CONFIG_SUSPEND
968static int sgtl5000_suspend(struct snd_soc_codec *codec, pm_message_t state)
969{
970 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
971
972 return 0;
973}
974
975/*
976 * restore all sgtl5000 registers,
977 * since a big hole between dap and regular registers,
978 * we will restore them respectively.
979 */
980static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
981{
982 u16 *cache = codec->reg_cache;
Wolfram Sang4c1f50d2011-08-02 19:42:19 +0200983 u16 reg;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800984
985 /* restore regular registers */
Wolfram Sang4c1f50d2011-08-02 19:42:19 +0200986 for (reg = 0; reg <= SGTL5000_CHIP_SHORT_CTRL; reg += 2) {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800987
988 /* this regs depends on the others */
989 if (reg == SGTL5000_CHIP_ANA_POWER ||
990 reg == SGTL5000_CHIP_CLK_CTRL ||
991 reg == SGTL5000_CHIP_LINREG_CTRL ||
992 reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
993 reg == SGTL5000_CHIP_CLK_CTRL)
994 continue;
995
Wolfram Sang4c1f50d2011-08-02 19:42:19 +0200996 snd_soc_write(codec, reg, cache[reg]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800997 }
998
999 /* restore dap registers */
Wolfram Sang4c1f50d2011-08-02 19:42:19 +02001000 for (reg = SGTL5000_DAP_REG_OFFSET; reg < SGTL5000_MAX_REG_OFFSET; reg += 2)
1001 snd_soc_write(codec, reg, cache[reg]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001002
1003 /*
1004 * restore power and other regs according
1005 * to set_power() and set_clock()
1006 */
1007 snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
Wolfram Sang4c1f50d2011-08-02 19:42:19 +02001008 cache[SGTL5000_CHIP_LINREG_CTRL]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001009
1010 snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
Wolfram Sang4c1f50d2011-08-02 19:42:19 +02001011 cache[SGTL5000_CHIP_ANA_POWER]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001012
1013 snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
Wolfram Sang4c1f50d2011-08-02 19:42:19 +02001014 cache[SGTL5000_CHIP_CLK_CTRL]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001015
1016 snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
Wolfram Sang4c1f50d2011-08-02 19:42:19 +02001017 cache[SGTL5000_CHIP_REF_CTRL]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001018
1019 snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
Wolfram Sang4c1f50d2011-08-02 19:42:19 +02001020 cache[SGTL5000_CHIP_LINE_OUT_CTRL]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001021 return 0;
1022}
1023
1024static int sgtl5000_resume(struct snd_soc_codec *codec)
1025{
1026 /* Bring the codec back up to standby to enable regulators */
1027 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1028
1029 /* Restore registers by cached in memory */
1030 sgtl5000_restore_regs(codec);
1031 return 0;
1032}
1033#else
1034#define sgtl5000_suspend NULL
1035#define sgtl5000_resume NULL
1036#endif /* CONFIG_SUSPEND */
1037
1038/*
1039 * sgtl5000 has 3 internal power supplies:
1040 * 1. VAG, normally set to vdda/2
1041 * 2. chargepump, set to different value
1042 * according to voltage of vdda and vddio
1043 * 3. line out VAG, normally set to vddio/2
1044 *
1045 * and should be set according to:
1046 * 1. vddd provided by external or not
1047 * 2. vdda and vddio voltage value. > 3.1v or not
1048 * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
1049 */
1050static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
1051{
1052 int vddd;
1053 int vdda;
1054 int vddio;
1055 u16 ana_pwr;
1056 u16 lreg_ctrl;
1057 int vag;
1058 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1059
1060 vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
1061 vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
1062 vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
1063
1064 vdda = vdda / 1000;
1065 vddio = vddio / 1000;
1066 vddd = vddd / 1000;
1067
1068 if (vdda <= 0 || vddio <= 0 || vddd < 0) {
1069 dev_err(codec->dev, "regulator voltage not set correctly\n");
1070
1071 return -EINVAL;
1072 }
1073
1074 /* according to datasheet, maximum voltage of supplies */
1075 if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
1076 dev_err(codec->dev,
1077 "exceed max voltage vdda %dmv vddio %dma vddd %dma\n",
1078 vdda, vddio, vddd);
1079
1080 return -EINVAL;
1081 }
1082
1083 /* reset value */
1084 ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
1085 ana_pwr |= SGTL5000_DAC_STEREO |
1086 SGTL5000_ADC_STEREO |
1087 SGTL5000_REFTOP_POWERUP;
1088 lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
1089
1090 if (vddio < 3100 && vdda < 3100) {
1091 /* enable internal oscillator used for charge pump */
1092 snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
1093 SGTL5000_INT_OSC_EN,
1094 SGTL5000_INT_OSC_EN);
1095 /* Enable VDDC charge pump */
1096 ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
1097 } else if (vddio >= 3100 && vdda >= 3100) {
1098 /*
1099 * if vddio and vddd > 3.1v,
1100 * charge pump should be clean before set ana_pwr
1101 */
1102 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1103 SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
1104
1105 /* VDDC use VDDIO rail */
1106 lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
1107 lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
1108 SGTL5000_VDDC_MAN_ASSN_SHIFT;
1109 }
1110
1111 snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
1112
1113 snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
1114
1115 /* set voltage to register */
1116 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
1117 (0x1 << 4) - 1, 0x8);
1118
1119 /*
1120 * if vddd linear reg has been enabled,
1121 * simple digital supply should be clear to get
1122 * proper VDDD voltage.
1123 */
1124 if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
1125 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1126 SGTL5000_LINREG_SIMPLE_POWERUP,
1127 0);
1128 else
1129 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1130 SGTL5000_LINREG_SIMPLE_POWERUP |
1131 SGTL5000_STARTUP_POWERUP,
1132 0);
1133
1134 /*
1135 * set ADC/DAC VAG to vdda / 2,
1136 * should stay in range (0.8v, 1.575v)
1137 */
1138 vag = vdda / 2;
1139 if (vag <= SGTL5000_ANA_GND_BASE)
1140 vag = 0;
1141 else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
1142 (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
1143 vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
1144 else
1145 vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
1146
1147 snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
1148 vag << SGTL5000_ANA_GND_SHIFT,
1149 vag << SGTL5000_ANA_GND_SHIFT);
1150
1151 /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
1152 vag = vddio / 2;
1153 if (vag <= SGTL5000_LINE_OUT_GND_BASE)
1154 vag = 0;
1155 else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
1156 SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
1157 vag = SGTL5000_LINE_OUT_GND_MAX;
1158 else
1159 vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
1160 SGTL5000_LINE_OUT_GND_STP;
1161
1162 snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
1163 vag << SGTL5000_LINE_OUT_GND_SHIFT |
1164 SGTL5000_LINE_OUT_CURRENT_360u <<
1165 SGTL5000_LINE_OUT_CURRENT_SHIFT,
1166 vag << SGTL5000_LINE_OUT_GND_SHIFT |
1167 SGTL5000_LINE_OUT_CURRENT_360u <<
1168 SGTL5000_LINE_OUT_CURRENT_SHIFT);
1169
1170 return 0;
1171}
1172
1173static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
1174{
1175 u16 reg;
1176 int ret;
1177 int rev;
1178 int i;
1179 int external_vddd = 0;
1180 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1181
1182 for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
1183 sgtl5000->supplies[i].supply = supply_names[i];
1184
1185 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
1186 sgtl5000->supplies);
1187 if (!ret)
1188 external_vddd = 1;
1189 else {
1190 /* set internal ldo to 1.2v */
1191 int voltage = LDO_VOLTAGE;
1192
1193 ret = ldo_regulator_register(codec, &ldo_init_data, voltage);
1194 if (ret) {
1195 dev_err(codec->dev,
1196 "Failed to register vddd internal supplies: %d\n",
1197 ret);
1198 return ret;
1199 }
1200
1201 sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
1202
1203 ret = regulator_bulk_get(codec->dev,
1204 ARRAY_SIZE(sgtl5000->supplies),
1205 sgtl5000->supplies);
1206
1207 if (ret) {
1208 ldo_regulator_remove(codec);
1209 dev_err(codec->dev,
1210 "Failed to request supplies: %d\n", ret);
1211
1212 return ret;
1213 }
1214 }
1215
1216 ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
1217 sgtl5000->supplies);
1218 if (ret)
1219 goto err_regulator_free;
1220
1221 /* wait for all power rails bring up */
1222 udelay(10);
1223
1224 /* read chip information */
1225 reg = snd_soc_read(codec, SGTL5000_CHIP_ID);
1226 if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
1227 SGTL5000_PARTID_PART_ID) {
1228 dev_err(codec->dev,
1229 "Device with ID register %x is not a sgtl5000\n", reg);
1230 ret = -ENODEV;
1231 goto err_regulator_disable;
1232 }
1233
1234 rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
1235 dev_info(codec->dev, "sgtl5000 revision %d\n", rev);
1236
1237 /*
1238 * workaround for revision 0x11 and later,
1239 * roll back to use internal LDO
1240 */
1241 if (external_vddd && rev >= 0x11) {
1242 int voltage = LDO_VOLTAGE;
1243 /* disable all regulator first */
1244 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1245 sgtl5000->supplies);
1246 /* free VDDD regulator */
1247 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1248 sgtl5000->supplies);
1249
1250 ret = ldo_regulator_register(codec, &ldo_init_data, voltage);
1251 if (ret)
1252 return ret;
1253
1254 sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
1255
1256 ret = regulator_bulk_get(codec->dev,
1257 ARRAY_SIZE(sgtl5000->supplies),
1258 sgtl5000->supplies);
1259 if (ret) {
1260 ldo_regulator_remove(codec);
1261 dev_err(codec->dev,
1262 "Failed to request supplies: %d\n", ret);
1263
1264 return ret;
1265 }
1266
1267 ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
1268 sgtl5000->supplies);
1269 if (ret)
1270 goto err_regulator_free;
1271
1272 /* wait for all power rails bring up */
1273 udelay(10);
1274 }
1275
1276 return 0;
1277
1278err_regulator_disable:
1279 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1280 sgtl5000->supplies);
1281err_regulator_free:
1282 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1283 sgtl5000->supplies);
1284 if (external_vddd)
1285 ldo_regulator_remove(codec);
1286 return ret;
1287
1288}
1289
1290static int sgtl5000_probe(struct snd_soc_codec *codec)
1291{
1292 int ret;
1293 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1294
1295 /* setup i2c data ops */
1296 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
1297 if (ret < 0) {
1298 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1299 return ret;
1300 }
1301
1302 ret = sgtl5000_enable_regulators(codec);
1303 if (ret)
1304 return ret;
1305
1306 /* power up sgtl5000 */
1307 ret = sgtl5000_set_power_regs(codec);
1308 if (ret)
1309 goto err;
1310
1311 /* enable small pop, introduce 400ms delay in turning off */
1312 snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
1313 SGTL5000_SMALL_POP,
1314 SGTL5000_SMALL_POP);
1315
1316 /* disable short cut detector */
1317 snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
1318
1319 /*
1320 * set i2s as default input of sound switch
1321 * TODO: add sound switch to control and dapm widge.
1322 */
1323 snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
1324 SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
1325 snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
1326 SGTL5000_ADC_EN | SGTL5000_DAC_EN);
1327
1328 /* enable dac volume ramp by default */
1329 snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
1330 SGTL5000_DAC_VOL_RAMP_EN |
1331 SGTL5000_DAC_MUTE_RIGHT |
1332 SGTL5000_DAC_MUTE_LEFT);
1333
1334 snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
1335
1336 snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
1337 SGTL5000_HP_ZCD_EN |
1338 SGTL5000_ADC_ZCD_EN);
1339
1340 snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 0);
1341
1342 /*
1343 * disable DAP
1344 * TODO:
1345 * Enable DAP in kcontrol and dapm.
1346 */
1347 snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
1348
1349 /* leading to standby state */
1350 ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1351 if (ret)
1352 goto err;
1353
1354 snd_soc_add_controls(codec, sgtl5000_snd_controls,
1355 ARRAY_SIZE(sgtl5000_snd_controls));
1356
1357 snd_soc_dapm_new_controls(&codec->dapm, sgtl5000_dapm_widgets,
1358 ARRAY_SIZE(sgtl5000_dapm_widgets));
1359
1360 snd_soc_dapm_add_routes(&codec->dapm, audio_map,
1361 ARRAY_SIZE(audio_map));
1362
1363 snd_soc_dapm_new_widgets(&codec->dapm);
1364
1365 return 0;
1366
1367err:
1368 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1369 sgtl5000->supplies);
1370 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1371 sgtl5000->supplies);
1372 ldo_regulator_remove(codec);
1373
1374 return ret;
1375}
1376
1377static int sgtl5000_remove(struct snd_soc_codec *codec)
1378{
1379 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1380
1381 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
1382
1383 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1384 sgtl5000->supplies);
1385 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1386 sgtl5000->supplies);
1387 ldo_regulator_remove(codec);
1388
1389 return 0;
1390}
1391
Mark Brown61a142b2011-02-28 14:33:01 +00001392static struct snd_soc_codec_driver sgtl5000_driver = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001393 .probe = sgtl5000_probe,
1394 .remove = sgtl5000_remove,
1395 .suspend = sgtl5000_suspend,
1396 .resume = sgtl5000_resume,
1397 .set_bias_level = sgtl5000_set_bias_level,
1398 .reg_cache_size = ARRAY_SIZE(sgtl5000_regs),
1399 .reg_word_size = sizeof(u16),
1400 .reg_cache_step = 2,
1401 .reg_cache_default = sgtl5000_regs,
1402 .volatile_register = sgtl5000_volatile_register,
1403};
1404
1405static __devinit int sgtl5000_i2c_probe(struct i2c_client *client,
1406 const struct i2c_device_id *id)
1407{
1408 struct sgtl5000_priv *sgtl5000;
1409 int ret;
1410
1411 sgtl5000 = kzalloc(sizeof(struct sgtl5000_priv), GFP_KERNEL);
1412 if (!sgtl5000)
1413 return -ENOMEM;
1414
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001415 i2c_set_clientdata(client, sgtl5000);
1416
1417 ret = snd_soc_register_codec(&client->dev,
1418 &sgtl5000_driver, &sgtl5000_dai, 1);
1419 if (ret) {
1420 dev_err(&client->dev, "Failed to register codec: %d\n", ret);
1421 kfree(sgtl5000);
1422 return ret;
1423 }
1424
1425 return 0;
1426}
1427
1428static __devexit int sgtl5000_i2c_remove(struct i2c_client *client)
1429{
1430 struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
1431
1432 snd_soc_unregister_codec(&client->dev);
1433
1434 kfree(sgtl5000);
1435 return 0;
1436}
1437
1438static const struct i2c_device_id sgtl5000_id[] = {
1439 {"sgtl5000", 0},
1440 {},
1441};
1442
1443MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
1444
1445static struct i2c_driver sgtl5000_i2c_driver = {
1446 .driver = {
1447 .name = "sgtl5000",
1448 .owner = THIS_MODULE,
1449 },
1450 .probe = sgtl5000_i2c_probe,
1451 .remove = __devexit_p(sgtl5000_i2c_remove),
1452 .id_table = sgtl5000_id,
1453};
1454
1455static int __init sgtl5000_modinit(void)
1456{
1457 return i2c_add_driver(&sgtl5000_i2c_driver);
1458}
1459module_init(sgtl5000_modinit);
1460
1461static void __exit sgtl5000_exit(void)
1462{
1463 i2c_del_driver(&sgtl5000_i2c_driver);
1464}
1465module_exit(sgtl5000_exit);
1466
1467MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
1468MODULE_AUTHOR("Zeng Zhaoming <zhaoming.zeng@freescale.com>");
1469MODULE_LICENSE("GPL");