blob: 0ad936765b26d1f85aec4e3d4061be3d482d68ff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
17#define PCI_CFG_SPACE_SIZE 256
18#define PCI_CFG_SPACE_EXP_SIZE 4096
19
20/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080024
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070030/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080033 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070034 */
35int no_pci_devices(void)
36{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080037 struct device *dev;
38 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070039
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080040 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070045EXPORT_SYMBOL(no_pci_devices);
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#ifdef HAVE_PCI_LEGACY
48/**
49 * pci_create_legacy_files - create legacy I/O port and memory files
50 * @b: bus to create files under
51 *
52 * Some platforms allow access to legacy I/O port and ISA memory space on
53 * a per-bus basis. This routine creates the files and ties them into
54 * their associated read, write and mmap files from pci-sysfs.c
Simon Hormana8441582008-08-07 14:56:34 +100055 *
56 * On error unwind, but don't propogate the error to the caller
57 * as it is ok to set up the PCI bus without these files.
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 */
59static void pci_create_legacy_files(struct pci_bus *b)
60{
Simon Hormana8441582008-08-07 14:56:34 +100061 int error;
62
Eric Sesterhennf5afe802006-02-28 15:34:49 +010063 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 GFP_ATOMIC);
Simon Hormana8441582008-08-07 14:56:34 +100065 if (!b->legacy_io)
66 goto kzalloc_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Simon Hormana8441582008-08-07 14:56:34 +100068 b->legacy_io->attr.name = "legacy_io";
69 b->legacy_io->size = 0xffff;
70 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
71 b->legacy_io->read = pci_read_legacy_io;
72 b->legacy_io->write = pci_write_legacy_io;
73 error = device_create_bin_file(&b->dev, b->legacy_io);
74 if (error)
75 goto legacy_io_err;
76
77 /* Allocated above after the legacy_io struct */
78 b->legacy_mem = b->legacy_io + 1;
79 b->legacy_mem->attr.name = "legacy_mem";
80 b->legacy_mem->size = 1024*1024;
81 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
82 b->legacy_mem->mmap = pci_mmap_legacy_mem;
83 error = device_create_bin_file(&b->dev, b->legacy_mem);
84 if (error)
85 goto legacy_mem_err;
86
87 return;
88
89legacy_mem_err:
90 device_remove_bin_file(&b->dev, b->legacy_io);
91legacy_io_err:
92 kfree(b->legacy_io);
93 b->legacy_io = NULL;
94kzalloc_err:
95 printk(KERN_WARNING "pci: warning: could not create legacy I/O port "
96 "and ISA memory resources to sysfs\n");
97 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098}
99
100void pci_remove_legacy_files(struct pci_bus *b)
101{
102 if (b->legacy_io) {
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400103 device_remove_bin_file(&b->dev, b->legacy_io);
104 device_remove_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 kfree(b->legacy_io); /* both are allocated here */
106 }
107}
108#else /* !HAVE_PCI_LEGACY */
109static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
110void pci_remove_legacy_files(struct pci_bus *bus) { return; }
111#endif /* HAVE_PCI_LEGACY */
112
113/*
114 * PCI Bus Class Devices
115 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400116static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -0700117 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400118 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -0700119 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 int ret;
Alan Cox4327edf2005-09-10 00:25:49 -0700122 cpumask_t cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400124 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -0700125 ret = type?
126 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask):
127 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
128 buf[ret++] = '\n';
129 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 return ret;
131}
Mike Travis39106dc2008-04-08 11:43:03 -0700132
133static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
134 struct device_attribute *attr,
135 char *buf)
136{
137 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
138}
139
140static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
141 struct device_attribute *attr,
142 char *buf)
143{
144 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
145}
146
147DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
148DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150/*
151 * PCI Bus Class
152 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400153static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400155 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
157 if (pci_bus->bridge)
158 put_device(pci_bus->bridge);
159 kfree(pci_bus);
160}
161
162static struct class pcibus_class = {
163 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400164 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165};
166
167static int __init pcibus_class_init(void)
168{
169 return class_register(&pcibus_class);
170}
171postcore_initcall(pcibus_class_init);
172
173/*
174 * Translate the low bits of the PCI base
175 * to the resource type
176 */
177static inline unsigned int pci_calc_resource_flags(unsigned int flags)
178{
179 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
180 return IORESOURCE_IO;
181
182 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
183 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
184
185 return IORESOURCE_MEM;
186}
187
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400188static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800189{
190 u64 size = mask & maxbase; /* Find the significant bits */
191 if (!size)
192 return 0;
193
194 /* Get the lowest of them to find the decode size, and
195 from that the extent. */
196 size = (size & ~(size-1)) - 1;
197
198 /* base == maxbase can be valid only if the BAR has
199 already been programmed with all 1s. */
200 if (base == maxbase && ((base | size) & mask) != mask)
201 return 0;
202
203 return size;
204}
205
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400206enum pci_bar_type {
207 pci_bar_unknown, /* Standard PCI BAR probe */
208 pci_bar_io, /* An io port BAR */
209 pci_bar_mem32, /* A 32-bit memory BAR */
210 pci_bar_mem64, /* A 64-bit memory BAR */
211};
212
213static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800214{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400215 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
216 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
217 return pci_bar_io;
218 }
219
220 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
221
222 if (res->flags == PCI_BASE_ADDRESS_MEM_TYPE_64)
223 return pci_bar_mem64;
224 return pci_bar_mem32;
225}
226
227/*
228 * If the type is not unknown, we assume that the lowest bit is 'enable'.
229 * Returns 1 if the BAR was 64-bit and 0 if it was 32-bit.
230 */
231static int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
232 struct resource *res, unsigned int pos)
233{
234 u32 l, sz, mask;
235
236 mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;
237
238 res->name = pci_name(dev);
239
240 pci_read_config_dword(dev, pos, &l);
241 pci_write_config_dword(dev, pos, mask);
242 pci_read_config_dword(dev, pos, &sz);
243 pci_write_config_dword(dev, pos, l);
244
245 /*
246 * All bits set in sz means the device isn't working properly.
247 * If the BAR isn't implemented, all bits must be 0. If it's a
248 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
249 * 1 must be clear.
250 */
251 if (!sz || sz == 0xffffffff)
252 goto fail;
253
254 /*
255 * I don't know how l can have all bits set. Copied from old code.
256 * Maybe it fixes a bug on some ancient platform.
257 */
258 if (l == 0xffffffff)
259 l = 0;
260
261 if (type == pci_bar_unknown) {
262 type = decode_bar(res, l);
263 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
264 if (type == pci_bar_io) {
265 l &= PCI_BASE_ADDRESS_IO_MASK;
266 mask = PCI_BASE_ADDRESS_IO_MASK & 0xffff;
267 } else {
268 l &= PCI_BASE_ADDRESS_MEM_MASK;
269 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
270 }
271 } else {
272 res->flags |= (l & IORESOURCE_ROM_ENABLE);
273 l &= PCI_ROM_ADDRESS_MASK;
274 mask = (u32)PCI_ROM_ADDRESS_MASK;
275 }
276
277 if (type == pci_bar_mem64) {
278 u64 l64 = l;
279 u64 sz64 = sz;
280 u64 mask64 = mask | (u64)~0 << 32;
281
282 pci_read_config_dword(dev, pos + 4, &l);
283 pci_write_config_dword(dev, pos + 4, ~0);
284 pci_read_config_dword(dev, pos + 4, &sz);
285 pci_write_config_dword(dev, pos + 4, l);
286
287 l64 |= ((u64)l << 32);
288 sz64 |= ((u64)sz << 32);
289
290 sz64 = pci_size(l64, sz64, mask64);
291
292 if (!sz64)
293 goto fail;
294
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400295 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400296 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
297 goto fail;
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400298 } else if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400299 /* Address above 32-bit boundary; disable the BAR */
300 pci_write_config_dword(dev, pos, 0);
301 pci_write_config_dword(dev, pos + 4, 0);
302 res->start = 0;
303 res->end = sz64;
304 } else {
305 res->start = l64;
306 res->end = l64 + sz64;
307 }
308 } else {
309 sz = pci_size(l, sz, mask);
310
311 if (!sz)
312 goto fail;
313
314 res->start = l;
315 res->end = l + sz;
316 }
317
318 out:
319 return (type == pci_bar_mem64) ? 1 : 0;
320 fail:
321 res->flags = 0;
322 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800323}
324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
326{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400329 for (pos = 0; pos < howmany; pos++) {
330 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400338 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
339 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
340 IORESOURCE_SIZEALIGN;
341 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 }
343}
344
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100345void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346{
347 struct pci_dev *dev = child->self;
348 u8 io_base_lo, io_limit_lo;
349 u16 mem_base_lo, mem_limit_lo;
350 unsigned long base, limit;
351 struct resource *res;
352 int i;
353
354 if (!dev) /* It's a host bus, nothing to read */
355 return;
356
357 if (dev->transparent) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600358 dev_info(&dev->dev, "transparent bridge\n");
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400359 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
360 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
362
363 for(i=0; i<3; i++)
364 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
365
366 res = child->resource[0];
367 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
368 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
369 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
370 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
371
372 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
373 u16 io_base_hi, io_limit_hi;
374 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
375 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
376 base |= (io_base_hi << 16);
377 limit |= (io_limit_hi << 16);
378 }
379
380 if (base <= limit) {
381 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500382 if (!res->start)
383 res->start = base;
384 if (!res->end)
385 res->end = limit + 0xfff;
Johann Felix Soden4ca8a772008-08-22 20:46:59 +0200386 printk(KERN_INFO "PCI: bridge %s io port: [%llx, %llx]\n",
387 pci_name(dev), (unsigned long long) res->start,
388 (unsigned long long) res->end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 }
390
391 res = child->resource[1];
392 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
393 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
394 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
395 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
396 if (base <= limit) {
397 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
398 res->start = base;
399 res->end = limit + 0xfffff;
Johann Felix Soden4ca8a772008-08-22 20:46:59 +0200400 printk(KERN_INFO "PCI: bridge %s 32bit mmio: [%llx, %llx]\n", pci_name(dev),
401 (unsigned long long) res->start, (unsigned long long) res->end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 }
403
404 res = child->resource[2];
405 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
406 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
407 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
408 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
409
410 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
411 u32 mem_base_hi, mem_limit_hi;
412 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
413 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
414
415 /*
416 * Some bridges set the base > limit by default, and some
417 * (broken) BIOSes do not initialize them. If we find
418 * this, just assume they are not being used.
419 */
420 if (mem_base_hi <= mem_limit_hi) {
421#if BITS_PER_LONG == 64
422 base |= ((long) mem_base_hi) << 32;
423 limit |= ((long) mem_limit_hi) << 32;
424#else
425 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600426 dev_err(&dev->dev, "can't handle 64-bit "
427 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 return;
429 }
430#endif
431 }
432 }
433 if (base <= limit) {
434 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
435 res->start = base;
436 res->end = limit + 0xfffff;
Johann Felix Soden4ca8a772008-08-22 20:46:59 +0200437 printk(KERN_INFO "PCI: bridge %s %sbit mmio pref: [%llx, %llx]\n",
438 pci_name(dev), (res->flags & PCI_PREF_RANGE_TYPE_64) ? "64" : "32",
439 (unsigned long long) res->start, (unsigned long long) res->end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 }
441}
442
Sam Ravnborg96bde062007-03-26 21:53:30 -0800443static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444{
445 struct pci_bus *b;
446
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100447 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 INIT_LIST_HEAD(&b->node);
450 INIT_LIST_HEAD(&b->children);
451 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600452 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 }
454 return b;
455}
456
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700457static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
458 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
460 struct pci_bus *child;
461 int i;
462
463 /*
464 * Allocate a new bus, and inherit stuff from the parent..
465 */
466 child = pci_alloc_bus();
467 if (!child)
468 return NULL;
469
470 child->self = bridge;
471 child->parent = parent;
472 child->ops = parent->ops;
473 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200474 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 child->bridge = get_device(&bridge->dev);
476
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400477 /* initialize some portions of the bus device, but don't register it
478 * now as the parent is not properly set up yet. This device will get
479 * registered later in pci_bus_add_devices()
480 */
481 child->dev.class = &pcibus_class;
482 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 /*
485 * Set up the primary, secondary and subordinate
486 * bus numbers.
487 */
488 child->number = child->secondary = busnr;
489 child->primary = parent->secondary;
490 child->subordinate = 0xff;
491
492 /* Set up default resource pointers and names.. */
493 for (i = 0; i < 4; i++) {
494 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
495 child->resource[i]->name = child->name;
496 }
497 bridge->subordinate = child;
498
499 return child;
500}
501
Sam Ravnborg451124a2008-02-02 22:33:43 +0100502struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503{
504 struct pci_bus *child;
505
506 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700507 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800508 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800510 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700511 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 return child;
513}
514
Sam Ravnborg96bde062007-03-26 21:53:30 -0800515static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700516{
517 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700518
519 /* Attempts to fix that up are really dangerous unless
520 we're going to re-assign all bus numbers. */
521 if (!pcibios_assign_all_busses())
522 return;
523
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700524 while (parent->parent && parent->subordinate < max) {
525 parent->subordinate = max;
526 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
527 parent = parent->parent;
528 }
529}
530
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531/*
532 * If it's a bridge, configure it and scan the bus behind it.
533 * For CardBus bridges, we don't scan behind as the devices will
534 * be handled by the bridge driver itself.
535 *
536 * We need to process bridges in two passes -- first we scan those
537 * already configured by the BIOS and after we are done with all of
538 * them, we proceed to assigning numbers to the remaining buses in
539 * order to avoid overlaps between old and new bus numbers.
540 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100541int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542{
543 struct pci_bus *child;
544 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100545 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 u16 bctl;
547
548 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
549
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600550 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
551 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /* Disable MasterAbortMode during probing to avoid reporting
554 of bus errors (in some architectures) */
555 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
556 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
557 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
558
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
560 unsigned int cmax, busnr;
561 /*
562 * Bus already configured by firmware, process it in the first
563 * pass and just note the configuration.
564 */
565 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000566 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 busnr = (buses >> 8) & 0xFF;
568
569 /*
570 * If we already got to this bus through a different bridge,
571 * ignore it. This can happen with the i450NX chipset.
572 */
573 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600574 dev_info(&dev->dev, "bus %04x:%02x already known\n",
575 pci_domain_nr(bus), busnr);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000576 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 }
578
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700579 child = pci_add_new_bus(bus, dev, busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 if (!child)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000581 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 child->primary = buses & 0xFF;
583 child->subordinate = (buses >> 16) & 0xFF;
Gary Hade11949252007-10-08 16:24:16 -0700584 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
586 cmax = pci_scan_child_bus(child);
587 if (cmax > max)
588 max = cmax;
589 if (child->subordinate > max)
590 max = child->subordinate;
591 } else {
592 /*
593 * We need to assign a number to this bus which we always
594 * do in the second pass.
595 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700596 if (!pass) {
597 if (pcibios_assign_all_busses())
598 /* Temporarily disable forwarding of the
599 configuration cycles on all bridges in
600 this bus segment to avoid possible
601 conflicts in the second pass between two
602 bridges programmed with overlapping
603 bus ranges. */
604 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
605 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000606 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
609 /* Clear errors */
610 pci_write_config_word(dev, PCI_STATUS, 0xffff);
611
Rajesh Shahcc574502005-04-28 00:25:47 -0700612 /* Prevent assigning a bus number that already exists.
613 * This can happen when a bridge is hot-plugged */
614 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000615 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700616 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 buses = (buses & 0xff000000)
618 | ((unsigned int)(child->primary) << 0)
619 | ((unsigned int)(child->secondary) << 8)
620 | ((unsigned int)(child->subordinate) << 16);
621
622 /*
623 * yenta.c forces a secondary latency timer of 176.
624 * Copy that behaviour here.
625 */
626 if (is_cardbus) {
627 buses &= ~0xff000000;
628 buses |= CARDBUS_LATENCY_TIMER << 24;
629 }
630
631 /*
632 * We need to blast all three values with a single write.
633 */
634 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
635
636 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700637 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700638 /*
639 * Adjust subordinate busnr in parent buses.
640 * We do this before scanning for children because
641 * some devices may not be detected if the bios
642 * was lazy.
643 */
644 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 /* Now we can scan all subordinate buses... */
646 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800647 /*
648 * now fix it up again since we have found
649 * the real value of max.
650 */
651 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 } else {
653 /*
654 * For CardBus bridges, we leave 4 bus numbers
655 * as cards with a PCI-to-PCI bridge can be
656 * inserted later.
657 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100658 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
659 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700660 if (pci_find_bus(pci_domain_nr(bus),
661 max+i+1))
662 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100663 while (parent->parent) {
664 if ((!pcibios_assign_all_busses()) &&
665 (parent->subordinate > max) &&
666 (parent->subordinate <= max+i)) {
667 j = 1;
668 }
669 parent = parent->parent;
670 }
671 if (j) {
672 /*
673 * Often, there are two cardbus bridges
674 * -- try to leave one valid bus number
675 * for each one.
676 */
677 i /= 2;
678 break;
679 }
680 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700681 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700682 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 }
684 /*
685 * Set the subordinate bus number to its real value.
686 */
687 child->subordinate = max;
688 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
689 }
690
Gary Hadecb3576f2008-02-08 14:00:52 -0800691 sprintf(child->name,
692 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
693 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200695 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100696 while (bus->parent) {
697 if ((child->subordinate > bus->subordinate) ||
698 (child->number > bus->subordinate) ||
699 (child->number < bus->number) ||
700 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800701 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200702 "hidden behind%s bridge #%02x (-#%02x)\n",
703 child->number, child->subordinate,
704 (bus->number > child->subordinate &&
705 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800706 "wholly" : "partially",
707 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200708 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100709 }
710 bus = bus->parent;
711 }
712
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000713out:
714 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
715
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return max;
717}
718
719/*
720 * Read interrupt line and base address registers.
721 * The architecture-dependent code can tweak these, of course.
722 */
723static void pci_read_irq(struct pci_dev *dev)
724{
725 unsigned char irq;
726
727 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800728 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 if (irq)
730 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
731 dev->irq = irq;
732}
733
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200734#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736/**
737 * pci_setup_device - fill in class and map information of a device
738 * @dev: the device structure to fill
739 *
740 * Initialize the device structure with information about the device's
741 * vendor,class,memory and IO-space addresses,IRQ lines etc.
742 * Called at initialisation of the PCI subsystem and by CardBus services.
743 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
744 * or CardBus).
745 */
746static int pci_setup_device(struct pci_dev * dev)
747{
748 u32 class;
749
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700750 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
751 dev->bus->number, PCI_SLOT(dev->devfn),
752 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
754 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700755 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 class >>= 8; /* upper 3 bytes */
757 dev->class = class;
758 class >>= 8;
759
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600760 dev_dbg(&dev->dev, "found [%04x/%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 dev->vendor, dev->device, class, dev->hdr_type);
762
763 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700764 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* Early fixups, before probing the BARs */
767 pci_fixup_device(pci_fixup_early, dev);
768 class = dev->class >> 8;
769
770 switch (dev->hdr_type) { /* header type */
771 case PCI_HEADER_TYPE_NORMAL: /* standard header */
772 if (class == PCI_CLASS_BRIDGE_PCI)
773 goto bad;
774 pci_read_irq(dev);
775 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
776 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
777 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100778
779 /*
780 * Do the ugly legacy mode stuff here rather than broken chip
781 * quirk code. Legacy mode ATA controllers have fixed
782 * addresses. These are not always echoed in BAR0-3, and
783 * BAR0-3 in a few cases contain junk!
784 */
785 if (class == PCI_CLASS_STORAGE_IDE) {
786 u8 progif;
787 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
788 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800789 dev->resource[0].start = 0x1F0;
790 dev->resource[0].end = 0x1F7;
791 dev->resource[0].flags = LEGACY_IO_RESOURCE;
792 dev->resource[1].start = 0x3F6;
793 dev->resource[1].end = 0x3F6;
794 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100795 }
796 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800797 dev->resource[2].start = 0x170;
798 dev->resource[2].end = 0x177;
799 dev->resource[2].flags = LEGACY_IO_RESOURCE;
800 dev->resource[3].start = 0x376;
801 dev->resource[3].end = 0x376;
802 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100803 }
804 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 break;
806
807 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
808 if (class != PCI_CLASS_BRIDGE_PCI)
809 goto bad;
810 /* The PCI-to-PCI bridge spec requires that subtractive
811 decoding (i.e. transparent) bridge must have programming
812 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800813 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 dev->transparent = ((dev->class & 0xff) == 1);
815 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
816 break;
817
818 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
819 if (class != PCI_CLASS_BRIDGE_CARDBUS)
820 goto bad;
821 pci_read_irq(dev);
822 pci_read_bases(dev, 1, 0);
823 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
824 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
825 break;
826
827 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600828 dev_err(&dev->dev, "unknown header type %02x, "
829 "ignoring device\n", dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 return -1;
831
832 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600833 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
834 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 dev->class = PCI_CLASS_NOT_DEFINED;
836 }
837
838 /* We found a fine healthy device, go go go... */
839 return 0;
840}
841
842/**
843 * pci_release_dev - free a pci device structure when all users of it are finished.
844 * @dev: device that's been disconnected
845 *
846 * Will be called only by the device core when all users of this pci device are
847 * done.
848 */
849static void pci_release_dev(struct device *dev)
850{
851 struct pci_dev *pci_dev;
852
853 pci_dev = to_pci_dev(dev);
Ben Hutchings94e61082008-03-05 16:52:39 +0000854 pci_vpd_release(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 kfree(pci_dev);
856}
857
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700858static void set_pcie_port_type(struct pci_dev *pdev)
859{
860 int pos;
861 u16 reg16;
862
863 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
864 if (!pos)
865 return;
866 pdev->is_pcie = 1;
867 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
868 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
869}
870
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871/**
872 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700873 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 *
875 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
876 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
877 * access it. Maybe we don't have a way to generate extended config space
878 * accesses, or the device is behind a reverse Express bridge. So we try
879 * reading the dword at 0x100 which must either be 0 or a valid extended
880 * capability header.
881 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700882int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 u32 status;
885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
887 goto fail;
888 if (status == 0xffffffff)
889 goto fail;
890
891 return PCI_CFG_SPACE_EXP_SIZE;
892
893 fail:
894 return PCI_CFG_SPACE_SIZE;
895}
896
Yinghai Lu57741a72008-02-15 01:32:50 -0800897int pci_cfg_space_size(struct pci_dev *dev)
898{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700899 int pos;
900 u32 status;
901
902 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
903 if (!pos) {
904 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
905 if (!pos)
906 goto fail;
907
908 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
909 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
910 goto fail;
911 }
912
913 return pci_cfg_space_size_ext(dev);
914
915 fail:
916 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800917}
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919static void pci_release_bus_bridge_dev(struct device *dev)
920{
921 kfree(dev);
922}
923
Michael Ellerman65891212007-04-05 17:19:08 +1000924struct pci_dev *alloc_pci_dev(void)
925{
926 struct pci_dev *dev;
927
928 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
929 if (!dev)
930 return NULL;
931
Michael Ellerman65891212007-04-05 17:19:08 +1000932 INIT_LIST_HEAD(&dev->bus_list);
933
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000934 pci_msi_init_pci_dev(dev);
935
Michael Ellerman65891212007-04-05 17:19:08 +1000936 return dev;
937}
938EXPORT_SYMBOL(alloc_pci_dev);
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940/*
941 * Read the config data for a PCI device, sanity-check it
942 * and fill in the dev structure...
943 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700944static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945{
946 struct pci_dev *dev;
947 u32 l;
948 u8 hdr_type;
949 int delay = 1;
950
951 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
952 return NULL;
953
954 /* some broken boards return 0 or ~0 if a slot is empty: */
955 if (l == 0xffffffff || l == 0x00000000 ||
956 l == 0x0000ffff || l == 0xffff0000)
957 return NULL;
958
959 /* Configuration request Retry Status */
960 while (l == 0xffff0001) {
961 msleep(delay);
962 delay *= 2;
963 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
964 return NULL;
965 /* Card hasn't responded in 60 seconds? Must be stuck. */
966 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600967 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 "responding\n", pci_domain_nr(bus),
969 bus->number, PCI_SLOT(devfn),
970 PCI_FUNC(devfn));
971 return NULL;
972 }
973 }
974
975 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
976 return NULL;
977
Michael Ellermanbab41e92007-04-05 17:19:09 +1000978 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 if (!dev)
980 return NULL;
981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 dev->bus = bus;
983 dev->sysdata = bus->sysdata;
984 dev->dev.parent = bus->bridge;
985 dev->dev.bus = &pci_bus_type;
986 dev->devfn = devfn;
987 dev->hdr_type = hdr_type & 0x7f;
988 dev->multifunction = !!(hdr_type & 0x80);
989 dev->vendor = l & 0xffff;
990 dev->device = (l >> 16) & 0xffff;
991 dev->cfg_size = pci_cfg_space_size(dev);
Linas Vepstas82081792006-07-10 04:44:46 -0700992 dev->error_state = pci_channel_io_normal;
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700993 set_pcie_port_type(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
995 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
996 set this higher, assuming the system even supports it. */
997 dev->dma_mask = 0xffffffff;
998 if (pci_setup_device(dev) < 0) {
999 kfree(dev);
1000 return NULL;
1001 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001002
Ben Hutchings94e61082008-03-05 16:52:39 +00001003 pci_vpd_pci22_init(dev);
1004
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001005 return dev;
1006}
1007
Sam Ravnborg96bde062007-03-26 21:53:30 -08001008void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001009{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 device_initialize(&dev->dev);
1011 dev->dev.release = pci_release_dev;
1012 pci_dev_get(dev);
1013
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001015 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 dev->dev.coherent_dma_mask = 0xffffffffull;
1017
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001018 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001019 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001020
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 /* Fix up broken headers */
1022 pci_fixup_device(pci_fixup_header, dev);
1023
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001024 /* Initialize power management of the device */
1025 pci_pm_init(dev);
1026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 /*
1028 * Add the device to our list of discovered devices
1029 * and the bus list for fixup functions, etc.
1030 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001031 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001033 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001034}
1035
Sam Ravnborg451124a2008-02-02 22:33:43 +01001036struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001037{
1038 struct pci_dev *dev;
1039
1040 dev = pci_scan_device(bus, devfn);
1041 if (!dev)
1042 return NULL;
1043
1044 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
1046 return dev;
1047}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001048EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
1050/**
1051 * pci_scan_slot - scan a PCI slot on a bus for devices.
1052 * @bus: PCI bus to scan
1053 * @devfn: slot number to scan (must have zero function.)
1054 *
1055 * Scan a PCI slot on the specified PCI bus for devices, adding
1056 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001057 * will not have is_added set.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001059int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
1061 int func, nr = 0;
1062 int scan_all_fns;
1063
1064 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1065
1066 for (func = 0; func < 8; func++, devfn++) {
1067 struct pci_dev *dev;
1068
1069 dev = pci_scan_single_device(bus, devfn);
1070 if (dev) {
1071 nr++;
1072
1073 /*
1074 * If this is a single function device,
1075 * don't scan past the first function.
1076 */
1077 if (!dev->multifunction) {
1078 if (func > 0) {
1079 dev->multifunction = 1;
1080 } else {
1081 break;
1082 }
1083 }
1084 } else {
1085 if (func == 0 && !scan_all_fns)
1086 break;
1087 }
1088 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001089
Shaohua Li149e1632008-07-23 10:32:31 +08001090 /* only one slot has pcie device */
1091 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001092 pcie_aspm_init_link_state(bus->self);
1093
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 return nr;
1095}
1096
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001097unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
1099 unsigned int devfn, pass, max = bus->secondary;
1100 struct pci_dev *dev;
1101
1102 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1103
1104 /* Go find them, Rover! */
1105 for (devfn = 0; devfn < 0x100; devfn += 8)
1106 pci_scan_slot(bus, devfn);
1107
1108 /*
1109 * After performing arch-dependent fixup of the bus, look behind
1110 * all PCI-to-PCI bridges on this bus.
1111 */
1112 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1113 pcibios_fixup_bus(bus);
1114 for (pass=0; pass < 2; pass++)
1115 list_for_each_entry(dev, &bus->devices, bus_list) {
1116 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1117 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1118 max = pci_scan_bridge(bus, dev, max, pass);
1119 }
1120
1121 /*
1122 * We've scanned the bus and so we know all about what's on
1123 * the other side of any bridges that may be on this bus plus
1124 * any devices.
1125 *
1126 * Return how far we've got finding sub-buses.
1127 */
1128 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1129 pci_domain_nr(bus), bus->number, max);
1130 return max;
1131}
1132
Yinghai Lu30a18d62008-02-19 03:21:20 -08001133void __attribute__((weak)) set_pci_bus_resources_arch_default(struct pci_bus *b)
1134{
1135}
1136
Sam Ravnborg96bde062007-03-26 21:53:30 -08001137struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001138 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139{
1140 int error;
1141 struct pci_bus *b;
1142 struct device *dev;
1143
1144 b = pci_alloc_bus();
1145 if (!b)
1146 return NULL;
1147
1148 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1149 if (!dev){
1150 kfree(b);
1151 return NULL;
1152 }
1153
1154 b->sysdata = sysdata;
1155 b->ops = ops;
1156
1157 if (pci_find_bus(pci_domain_nr(b), bus)) {
1158 /* If we already got to this bus through a different bridge, ignore it */
1159 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1160 goto err_out;
1161 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001162
1163 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001165 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
1167 memset(dev, 0, sizeof(*dev));
1168 dev->parent = parent;
1169 dev->release = pci_release_bus_bridge_dev;
1170 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1171 error = device_register(dev);
1172 if (error)
1173 goto dev_reg_err;
1174 b->bridge = get_device(dev);
1175
Yinghai Lu0d358f22008-02-19 03:20:41 -08001176 if (!parent)
1177 set_dev_node(b->bridge, pcibus_to_node(b));
1178
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001179 b->dev.class = &pcibus_class;
1180 b->dev.parent = b->bridge;
1181 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1182 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 if (error)
1184 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001185 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001187 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
1189 /* Create legacy_io and legacy_mem files for this bus */
1190 pci_create_legacy_files(b);
1191
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 b->number = b->secondary = bus;
1193 b->resource[0] = &ioport_resource;
1194 b->resource[1] = &iomem_resource;
1195
Yinghai Lu30a18d62008-02-19 03:21:20 -08001196 set_pci_bus_resources_arch_default(b);
1197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 return b;
1199
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001200dev_create_file_err:
1201 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202class_dev_reg_err:
1203 device_unregister(dev);
1204dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001205 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001207 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208err_out:
1209 kfree(dev);
1210 kfree(b);
1211 return NULL;
1212}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001213
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001214struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001215 int bus, struct pci_ops *ops, void *sysdata)
1216{
1217 struct pci_bus *b;
1218
1219 b = pci_create_bus(parent, bus, ops, sysdata);
1220 if (b)
1221 b->subordinate = pci_scan_child_bus(b);
1222 return b;
1223}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224EXPORT_SYMBOL(pci_scan_bus_parented);
1225
1226#ifdef CONFIG_HOTPLUG
1227EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228EXPORT_SYMBOL(pci_scan_slot);
1229EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1231#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001232
1233static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1234{
1235 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1236 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1237
1238 if (a->bus->number < b->bus->number) return -1;
1239 else if (a->bus->number > b->bus->number) return 1;
1240
1241 if (a->devfn < b->devfn) return -1;
1242 else if (a->devfn > b->devfn) return 1;
1243
1244 return 0;
1245}
1246
1247/*
1248 * Yes, this forcably breaks the klist abstraction temporarily. It
1249 * just wants to sort the klist, not change reference counts and
1250 * take/drop locks rapidly in the process. It does all this while
1251 * holding the lock for the list, so objects can't otherwise be
1252 * added/removed while we're swizzling.
1253 */
1254static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1255{
1256 struct list_head *pos;
1257 struct klist_node *n;
1258 struct device *dev;
1259 struct pci_dev *b;
1260
1261 list_for_each(pos, list) {
1262 n = container_of(pos, struct klist_node, n_node);
1263 dev = container_of(n, struct device, knode_bus);
1264 b = to_pci_dev(dev);
1265 if (pci_sort_bf_cmp(a, b) <= 0) {
1266 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1267 return;
1268 }
1269 }
1270 list_move_tail(&a->dev.knode_bus.n_node, list);
1271}
1272
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001273void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001274{
1275 LIST_HEAD(sorted_devices);
1276 struct list_head *pos, *tmp;
1277 struct klist_node *n;
1278 struct device *dev;
1279 struct pci_dev *pdev;
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001280 struct klist *device_klist;
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001281
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001282 device_klist = bus_get_device_klist(&pci_bus_type);
1283
1284 spin_lock(&device_klist->k_lock);
1285 list_for_each_safe(pos, tmp, &device_klist->k_list) {
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001286 n = container_of(pos, struct klist_node, n_node);
1287 dev = container_of(n, struct device, knode_bus);
1288 pdev = to_pci_dev(dev);
1289 pci_insertion_sort_klist(pdev, &sorted_devices);
1290 }
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001291 list_splice(&sorted_devices, &device_klist->k_list);
1292 spin_unlock(&device_klist->k_lock);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001293}