blob: 3a2d6726de55fece96665af8e677fc2720c60f75 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +020010 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesche4d6b792007-09-18 15:39:42 -040011
Albert Herranz3dbba8e2009-09-10 19:34:49 +020012 SDIO support
13 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
14
Michael Buesche4d6b792007-09-18 15:39:42 -040015 Some parts of the code in this file are derived from the ipw2200
16 driver Copyright(c) 2003 - 2004 Intel Corporation.
17
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
22
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
27
28 You should have received a copy of the GNU General Public License
29 along with this program; see the file COPYING. If not, write to
30 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
31 Boston, MA 02110-1301, USA.
32
33*/
34
35#include <linux/delay.h>
36#include <linux/init.h>
Paul Gortmakerac5c24e92011-08-30 14:18:44 -040037#include <linux/module.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040038#include <linux/if_arp.h>
39#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040046#include <asm/unaligned.h>
47
48#include "b43.h"
49#include "main.h"
50#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020051#include "phy_common.h"
52#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020053#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010055#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040056#include "sysfs.h"
57#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040058#include "lo.h"
59#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020060#include "sdio.h"
61#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63MODULE_DESCRIPTION("Broadcom B43 wireless driver");
64MODULE_AUTHOR("Martin Langer");
65MODULE_AUTHOR("Stefano Brivio");
66MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020067MODULE_AUTHOR("Gábor Stefanik");
Rafał Miłecki108f4f32011-09-03 21:01:02 +020068MODULE_AUTHOR("Rafał Miłecki");
Michael Buesche4d6b792007-09-18 15:39:42 -040069MODULE_LICENSE("GPL");
70
Tim Gardner6021e082010-01-07 11:10:38 -070071MODULE_FIRMWARE("b43/ucode11.fw");
72MODULE_FIRMWARE("b43/ucode13.fw");
73MODULE_FIRMWARE("b43/ucode14.fw");
74MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020075MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070076MODULE_FIRMWARE("b43/ucode5.fw");
77MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040078
79static int modparam_bad_frames_preempt;
80module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
81MODULE_PARM_DESC(bad_frames_preempt,
82 "enable(1) / disable(0) Bad Frames Preemption");
83
Michael Buesche4d6b792007-09-18 15:39:42 -040084static char modparam_fwpostfix[16];
85module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
86MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
87
Michael Buesche4d6b792007-09-18 15:39:42 -040088static int modparam_hwpctl;
89module_param_named(hwpctl, modparam_hwpctl, int, 0444);
90MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
91
92static int modparam_nohwcrypt;
93module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
94MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
95
gregor kowski035d0242009-08-19 22:35:45 +020096static int modparam_hwtkip;
97module_param_named(hwtkip, modparam_hwtkip, int, 0444);
98MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
99
Michael Buesch403a3a12009-06-08 21:04:57 +0200100static int modparam_qos = 1;
101module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100102MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
103
Michael Buesch1855ba72008-04-18 20:51:41 +0200104static int modparam_btcoex = 1;
105module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200106MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200107
Michael Buesch060210f2009-01-25 15:49:59 +0100108int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
109module_param_named(verbose, b43_modparam_verbose, int, 0644);
110MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
111
Rafał Miłeckidf766262011-08-16 12:14:07 +0200112static int b43_modparam_pio = 0;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800113module_param_named(pio, b43_modparam_pio, int, 0644);
114MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100115
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200116#ifdef CONFIG_B43_BCMA
117static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200118 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500119#ifdef CONFIG_B43_BCMA_EXTRA
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200120 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
121 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500122#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200123 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
124 BCMA_CORETABLE_END
125};
126MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
127#endif
128
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200129#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400130static const struct ssb_device_id b43_ssb_tbl[] = {
131 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
132 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600138 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100139 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100140 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400141 SSB_DEVTABLE_END
142};
Michael Buesche4d6b792007-09-18 15:39:42 -0400143MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200144#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400145
146/* Channel and ratetables are shared for all devices.
147 * They can't be const, because ieee80211 puts some precalculated
148 * data in there. This data is the same for all devices, so we don't
149 * get concurrency issues */
150#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100151 { \
152 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
153 .hw_value = (_rateid), \
154 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400155 }
Johannes Berg8318d782008-01-24 19:38:38 +0100156
157/*
158 * NOTE: When changing this, sync with xmit.c's
159 * b43_plcp_get_bitrate_idx_* functions!
160 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400161static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100162 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
163 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
164 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
165 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
166 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
167 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
168 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
171 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
172 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
173 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400174};
175
176#define b43_a_ratetable (__b43_ratetable + 4)
177#define b43_a_ratetable_size 8
178#define b43_b_ratetable (__b43_ratetable + 0)
179#define b43_b_ratetable_size 4
180#define b43_g_ratetable (__b43_ratetable + 0)
181#define b43_g_ratetable_size 12
182
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100183#define CHAN4G(_channel, _freq, _flags) { \
184 .band = IEEE80211_BAND_2GHZ, \
185 .center_freq = (_freq), \
186 .hw_value = (_channel), \
187 .flags = (_flags), \
188 .max_antenna_gain = 0, \
189 .max_power = 30, \
190}
Michael Buesch96c755a2008-01-06 00:09:46 +0100191static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100192 CHAN4G(1, 2412, 0),
193 CHAN4G(2, 2417, 0),
194 CHAN4G(3, 2422, 0),
195 CHAN4G(4, 2427, 0),
196 CHAN4G(5, 2432, 0),
197 CHAN4G(6, 2437, 0),
198 CHAN4G(7, 2442, 0),
199 CHAN4G(8, 2447, 0),
200 CHAN4G(9, 2452, 0),
201 CHAN4G(10, 2457, 0),
202 CHAN4G(11, 2462, 0),
203 CHAN4G(12, 2467, 0),
204 CHAN4G(13, 2472, 0),
205 CHAN4G(14, 2484, 0),
206};
207#undef CHAN4G
208
209#define CHAN5G(_channel, _flags) { \
210 .band = IEEE80211_BAND_5GHZ, \
211 .center_freq = 5000 + (5 * (_channel)), \
212 .hw_value = (_channel), \
213 .flags = (_flags), \
214 .max_antenna_gain = 0, \
215 .max_power = 30, \
216}
217static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
218 CHAN5G(32, 0), CHAN5G(34, 0),
219 CHAN5G(36, 0), CHAN5G(38, 0),
220 CHAN5G(40, 0), CHAN5G(42, 0),
221 CHAN5G(44, 0), CHAN5G(46, 0),
222 CHAN5G(48, 0), CHAN5G(50, 0),
223 CHAN5G(52, 0), CHAN5G(54, 0),
224 CHAN5G(56, 0), CHAN5G(58, 0),
225 CHAN5G(60, 0), CHAN5G(62, 0),
226 CHAN5G(64, 0), CHAN5G(66, 0),
227 CHAN5G(68, 0), CHAN5G(70, 0),
228 CHAN5G(72, 0), CHAN5G(74, 0),
229 CHAN5G(76, 0), CHAN5G(78, 0),
230 CHAN5G(80, 0), CHAN5G(82, 0),
231 CHAN5G(84, 0), CHAN5G(86, 0),
232 CHAN5G(88, 0), CHAN5G(90, 0),
233 CHAN5G(92, 0), CHAN5G(94, 0),
234 CHAN5G(96, 0), CHAN5G(98, 0),
235 CHAN5G(100, 0), CHAN5G(102, 0),
236 CHAN5G(104, 0), CHAN5G(106, 0),
237 CHAN5G(108, 0), CHAN5G(110, 0),
238 CHAN5G(112, 0), CHAN5G(114, 0),
239 CHAN5G(116, 0), CHAN5G(118, 0),
240 CHAN5G(120, 0), CHAN5G(122, 0),
241 CHAN5G(124, 0), CHAN5G(126, 0),
242 CHAN5G(128, 0), CHAN5G(130, 0),
243 CHAN5G(132, 0), CHAN5G(134, 0),
244 CHAN5G(136, 0), CHAN5G(138, 0),
245 CHAN5G(140, 0), CHAN5G(142, 0),
246 CHAN5G(144, 0), CHAN5G(145, 0),
247 CHAN5G(146, 0), CHAN5G(147, 0),
248 CHAN5G(148, 0), CHAN5G(149, 0),
249 CHAN5G(150, 0), CHAN5G(151, 0),
250 CHAN5G(152, 0), CHAN5G(153, 0),
251 CHAN5G(154, 0), CHAN5G(155, 0),
252 CHAN5G(156, 0), CHAN5G(157, 0),
253 CHAN5G(158, 0), CHAN5G(159, 0),
254 CHAN5G(160, 0), CHAN5G(161, 0),
255 CHAN5G(162, 0), CHAN5G(163, 0),
256 CHAN5G(164, 0), CHAN5G(165, 0),
257 CHAN5G(166, 0), CHAN5G(168, 0),
258 CHAN5G(170, 0), CHAN5G(172, 0),
259 CHAN5G(174, 0), CHAN5G(176, 0),
260 CHAN5G(178, 0), CHAN5G(180, 0),
261 CHAN5G(182, 0), CHAN5G(184, 0),
262 CHAN5G(186, 0), CHAN5G(188, 0),
263 CHAN5G(190, 0), CHAN5G(192, 0),
264 CHAN5G(194, 0), CHAN5G(196, 0),
265 CHAN5G(198, 0), CHAN5G(200, 0),
266 CHAN5G(202, 0), CHAN5G(204, 0),
267 CHAN5G(206, 0), CHAN5G(208, 0),
268 CHAN5G(210, 0), CHAN5G(212, 0),
269 CHAN5G(214, 0), CHAN5G(216, 0),
270 CHAN5G(218, 0), CHAN5G(220, 0),
271 CHAN5G(222, 0), CHAN5G(224, 0),
272 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400273};
274
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100275static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
276 CHAN5G(34, 0), CHAN5G(36, 0),
277 CHAN5G(38, 0), CHAN5G(40, 0),
278 CHAN5G(42, 0), CHAN5G(44, 0),
279 CHAN5G(46, 0), CHAN5G(48, 0),
280 CHAN5G(52, 0), CHAN5G(56, 0),
281 CHAN5G(60, 0), CHAN5G(64, 0),
282 CHAN5G(100, 0), CHAN5G(104, 0),
283 CHAN5G(108, 0), CHAN5G(112, 0),
284 CHAN5G(116, 0), CHAN5G(120, 0),
285 CHAN5G(124, 0), CHAN5G(128, 0),
286 CHAN5G(132, 0), CHAN5G(136, 0),
287 CHAN5G(140, 0), CHAN5G(149, 0),
288 CHAN5G(153, 0), CHAN5G(157, 0),
289 CHAN5G(161, 0), CHAN5G(165, 0),
290 CHAN5G(184, 0), CHAN5G(188, 0),
291 CHAN5G(192, 0), CHAN5G(196, 0),
292 CHAN5G(200, 0), CHAN5G(204, 0),
293 CHAN5G(208, 0), CHAN5G(212, 0),
294 CHAN5G(216, 0),
295};
296#undef CHAN5G
297
298static struct ieee80211_supported_band b43_band_5GHz_nphy = {
299 .band = IEEE80211_BAND_5GHZ,
300 .channels = b43_5ghz_nphy_chantable,
301 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
302 .bitrates = b43_a_ratetable,
303 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400304};
Johannes Berg8318d782008-01-24 19:38:38 +0100305
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100306static struct ieee80211_supported_band b43_band_5GHz_aphy = {
307 .band = IEEE80211_BAND_5GHZ,
308 .channels = b43_5ghz_aphy_chantable,
309 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
310 .bitrates = b43_a_ratetable,
311 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100312};
Michael Buesche4d6b792007-09-18 15:39:42 -0400313
Johannes Berg8318d782008-01-24 19:38:38 +0100314static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100315 .band = IEEE80211_BAND_2GHZ,
316 .channels = b43_2ghz_chantable,
317 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
318 .bitrates = b43_g_ratetable,
319 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100320};
321
Michael Buesche4d6b792007-09-18 15:39:42 -0400322static void b43_wireless_core_exit(struct b43_wldev *dev);
323static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200324static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400325static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600326static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
327 struct ieee80211_vif *vif,
328 struct ieee80211_bss_conf *conf,
329 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400330
331static int b43_ratelimit(struct b43_wl *wl)
332{
333 if (!wl || !wl->current_dev)
334 return 1;
335 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
336 return 1;
337 /* We are up and running.
338 * Ratelimit the messages to avoid DoS over the net. */
339 return net_ratelimit();
340}
341
342void b43info(struct b43_wl *wl, const char *fmt, ...)
343{
Joe Perches5b736d42010-11-09 16:35:18 -0800344 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400345 va_list args;
346
Michael Buesch060210f2009-01-25 15:49:59 +0100347 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
348 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 if (!b43_ratelimit(wl))
350 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800351
Michael Buesche4d6b792007-09-18 15:39:42 -0400352 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800353
354 vaf.fmt = fmt;
355 vaf.va = &args;
356
357 printk(KERN_INFO "b43-%s: %pV",
358 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
359
Michael Buesche4d6b792007-09-18 15:39:42 -0400360 va_end(args);
361}
362
363void b43err(struct b43_wl *wl, const char *fmt, ...)
364{
Joe Perches5b736d42010-11-09 16:35:18 -0800365 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400366 va_list args;
367
Michael Buesch060210f2009-01-25 15:49:59 +0100368 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
369 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 if (!b43_ratelimit(wl))
371 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800372
Michael Buesche4d6b792007-09-18 15:39:42 -0400373 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800374
375 vaf.fmt = fmt;
376 vaf.va = &args;
377
378 printk(KERN_ERR "b43-%s ERROR: %pV",
379 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
380
Michael Buesche4d6b792007-09-18 15:39:42 -0400381 va_end(args);
382}
383
384void b43warn(struct b43_wl *wl, const char *fmt, ...)
385{
Joe Perches5b736d42010-11-09 16:35:18 -0800386 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400387 va_list args;
388
Michael Buesch060210f2009-01-25 15:49:59 +0100389 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
390 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400391 if (!b43_ratelimit(wl))
392 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800393
Michael Buesche4d6b792007-09-18 15:39:42 -0400394 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800395
396 vaf.fmt = fmt;
397 vaf.va = &args;
398
399 printk(KERN_WARNING "b43-%s warning: %pV",
400 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
401
Michael Buesche4d6b792007-09-18 15:39:42 -0400402 va_end(args);
403}
404
Michael Buesche4d6b792007-09-18 15:39:42 -0400405void b43dbg(struct b43_wl *wl, const char *fmt, ...)
406{
Joe Perches5b736d42010-11-09 16:35:18 -0800407 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400408 va_list args;
409
Michael Buesch060210f2009-01-25 15:49:59 +0100410 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
411 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800412
Michael Buesche4d6b792007-09-18 15:39:42 -0400413 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800414
415 vaf.fmt = fmt;
416 vaf.va = &args;
417
418 printk(KERN_DEBUG "b43-%s debug: %pV",
419 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
420
Michael Buesche4d6b792007-09-18 15:39:42 -0400421 va_end(args);
422}
Michael Buesche4d6b792007-09-18 15:39:42 -0400423
424static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
425{
426 u32 macctl;
427
428 B43_WARN_ON(offset % 4 != 0);
429
430 macctl = b43_read32(dev, B43_MMIO_MACCTL);
431 if (macctl & B43_MACCTL_BE)
432 val = swab32(val);
433
434 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
435 mmiowb();
436 b43_write32(dev, B43_MMIO_RAM_DATA, val);
437}
438
Michael Buesch280d0e12007-12-26 18:26:17 +0100439static inline void b43_shm_control_word(struct b43_wldev *dev,
440 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400441{
442 u32 control;
443
444 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400445 control = routing;
446 control <<= 16;
447 control |= offset;
448 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
449}
450
Michael Buesch69eddc82009-09-04 22:57:26 +0200451u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400452{
453 u32 ret;
454
455 if (routing == B43_SHM_SHARED) {
456 B43_WARN_ON(offset & 0x0001);
457 if (offset & 0x0003) {
458 /* Unaligned access */
459 b43_shm_control_word(dev, routing, offset >> 2);
460 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400461 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200462 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400463
Michael Buesch280d0e12007-12-26 18:26:17 +0100464 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400465 }
466 offset >>= 2;
467 }
468 b43_shm_control_word(dev, routing, offset);
469 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100470out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200471 return ret;
472}
473
Michael Buesch69eddc82009-09-04 22:57:26 +0200474u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400475{
476 u16 ret;
477
478 if (routing == B43_SHM_SHARED) {
479 B43_WARN_ON(offset & 0x0001);
480 if (offset & 0x0003) {
481 /* Unaligned access */
482 b43_shm_control_word(dev, routing, offset >> 2);
483 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
484
Michael Buesch280d0e12007-12-26 18:26:17 +0100485 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400486 }
487 offset >>= 2;
488 }
489 b43_shm_control_word(dev, routing, offset);
490 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100491out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200492 return ret;
493}
494
Michael Buesch69eddc82009-09-04 22:57:26 +0200495void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400496{
497 if (routing == B43_SHM_SHARED) {
498 B43_WARN_ON(offset & 0x0001);
499 if (offset & 0x0003) {
500 /* Unaligned access */
501 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400502 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200503 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400504 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200505 b43_write16(dev, B43_MMIO_SHM_DATA,
506 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200507 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400508 }
509 offset >>= 2;
510 }
511 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400512 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200513}
514
Michael Buesch69eddc82009-09-04 22:57:26 +0200515void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200516{
517 if (routing == B43_SHM_SHARED) {
518 B43_WARN_ON(offset & 0x0001);
519 if (offset & 0x0003) {
520 /* Unaligned access */
521 b43_shm_control_word(dev, routing, offset >> 2);
522 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
523 return;
524 }
525 offset >>= 2;
526 }
527 b43_shm_control_word(dev, routing, offset);
528 b43_write16(dev, B43_MMIO_SHM_DATA, value);
529}
530
Michael Buesche4d6b792007-09-18 15:39:42 -0400531/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800532u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400533{
Michael Buesch35f0d352008-02-13 14:31:08 +0100534 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400535
536 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
537 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100538 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
539 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400540 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
541
542 return ret;
543}
544
545/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100546void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400547{
Michael Buesch35f0d352008-02-13 14:31:08 +0100548 u16 lo, mi, hi;
549
550 lo = (value & 0x00000000FFFFULL);
551 mi = (value & 0x0000FFFF0000ULL) >> 16;
552 hi = (value & 0xFFFF00000000ULL) >> 32;
553 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
554 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
555 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400556}
557
Michael Buesch403a3a12009-06-08 21:04:57 +0200558/* Read the firmware capabilities bitmask (Opensource firmware only) */
559static u16 b43_fwcapa_read(struct b43_wldev *dev)
560{
561 B43_WARN_ON(!dev->fw.opensource);
562 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
563}
564
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100565void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400566{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100567 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400568
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200569 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400570
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100571 /* The hardware guarantees us an atomic read, if we
572 * read the low register first. */
573 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
574 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400575
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100576 *tsf = high;
577 *tsf <<= 32;
578 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400579}
580
581static void b43_time_lock(struct b43_wldev *dev)
582{
Rafał Miłecki50566352012-01-02 19:31:21 +0100583 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
Michael Buesche4d6b792007-09-18 15:39:42 -0400584 /* Commit the write */
585 b43_read32(dev, B43_MMIO_MACCTL);
586}
587
588static void b43_time_unlock(struct b43_wldev *dev)
589{
Rafał Miłecki50566352012-01-02 19:31:21 +0100590 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -0400591 /* Commit the write */
592 b43_read32(dev, B43_MMIO_MACCTL);
593}
594
595static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
596{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100597 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400598
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200599 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400600
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100601 low = tsf;
602 high = (tsf >> 32);
603 /* The hardware guarantees us an atomic write, if we
604 * write the low register first. */
605 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
606 mmiowb();
607 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
608 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400609}
610
611void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
612{
613 b43_time_lock(dev);
614 b43_tsf_write_locked(dev, tsf);
615 b43_time_unlock(dev);
616}
617
618static
John Daiker99da1852009-02-24 02:16:42 -0800619void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400620{
621 static const u8 zero_addr[ETH_ALEN] = { 0 };
622 u16 data;
623
624 if (!mac)
625 mac = zero_addr;
626
627 offset |= 0x0020;
628 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
629
630 data = mac[0];
631 data |= mac[1] << 8;
632 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
633 data = mac[2];
634 data |= mac[3] << 8;
635 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
636 data = mac[4];
637 data |= mac[5] << 8;
638 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
639}
640
641static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
642{
643 const u8 *mac;
644 const u8 *bssid;
645 u8 mac_bssid[ETH_ALEN * 2];
646 int i;
647 u32 tmp;
648
649 bssid = dev->wl->bssid;
650 mac = dev->wl->mac_addr;
651
652 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
653
654 memcpy(mac_bssid, mac, ETH_ALEN);
655 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
656
657 /* Write our MAC address and BSSID to template ram */
658 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
659 tmp = (u32) (mac_bssid[i + 0]);
660 tmp |= (u32) (mac_bssid[i + 1]) << 8;
661 tmp |= (u32) (mac_bssid[i + 2]) << 16;
662 tmp |= (u32) (mac_bssid[i + 3]) << 24;
663 b43_ram_write(dev, 0x20 + i, tmp);
664 }
665}
666
Johannes Berg4150c572007-09-17 01:29:23 -0400667static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400668{
Michael Buesche4d6b792007-09-18 15:39:42 -0400669 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400670 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400671}
672
673static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
674{
675 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600676 /* This test used to exit for all but a G PHY. */
677 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400678 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600679 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
680 /* Shared memory location 0x0010 is the slot time and should be
681 * set to slot_time; however, this register is initially 0 and changing
682 * the value adversely affects the transmit rate for BCM4311
683 * devices. Until this behavior is unterstood, delete this step
684 *
685 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
686 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400687}
688
689static void b43_short_slot_timing_enable(struct b43_wldev *dev)
690{
691 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400692}
693
694static void b43_short_slot_timing_disable(struct b43_wldev *dev)
695{
696 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400697}
698
Michael Buesche4d6b792007-09-18 15:39:42 -0400699/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200700 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400701 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200702void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400703{
704 struct b43_phy *phy = &dev->phy;
705 unsigned int i, max_loop;
706 u16 value;
707 u32 buffer[5] = {
708 0x00000000,
709 0x00D40000,
710 0x00000000,
711 0x01000000,
712 0x00000000,
713 };
714
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200715 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400716 max_loop = 0x1E;
717 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200718 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 max_loop = 0xFA;
720 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 }
722
723 for (i = 0; i < 5; i++)
724 b43_ram_write(dev, i * 4, buffer[i]);
725
Rafał Miłecki7955d872011-09-21 21:44:13 +0200726 b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
727
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200728 if (dev->dev->core_rev < 11)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200729 b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200730 else
Rafał Miłecki7955d872011-09-21 21:44:13 +0200731 b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
732
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200733 value = (ofdm ? 0x41 : 0x40);
Rafał Miłecki7955d872011-09-21 21:44:13 +0200734 b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200735 if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
736 phy->type == B43_PHYTYPE_LCN)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200737 b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
738
739 b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
740 b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
741
742 b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
743 b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
744 b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
745 b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200746
747 if (!pa_on && phy->type == B43_PHYTYPE_N)
748 ; /*b43_nphy_pa_override(dev, false) */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200749
750 switch (phy->type) {
751 case B43_PHYTYPE_N:
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200752 case B43_PHYTYPE_LCN:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200753 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200754 break;
755 case B43_PHYTYPE_LP:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200756 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200757 break;
758 default:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200759 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200760 }
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200761 b43_read16(dev, B43_MMIO_TXE0_AUX);
Michael Buesche4d6b792007-09-18 15:39:42 -0400762
763 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
764 b43_radio_write16(dev, 0x0051, 0x0017);
765 for (i = 0x00; i < max_loop; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200766 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400767 if (value & 0x0080)
768 break;
769 udelay(10);
770 }
771 for (i = 0x00; i < 0x0A; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200772 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400773 if (value & 0x0400)
774 break;
775 udelay(10);
776 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500777 for (i = 0x00; i < 0x19; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200778 value = b43_read16(dev, B43_MMIO_IFSSTAT);
Michael Buesche4d6b792007-09-18 15:39:42 -0400779 if (!(value & 0x0100))
780 break;
781 udelay(10);
782 }
783 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
784 b43_radio_write16(dev, 0x0051, 0x0037);
785}
786
787static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800788 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400789{
790 unsigned int i;
791 u32 offset;
792 u16 value;
793 u16 kidx;
794
795 /* Key index/algo block */
796 kidx = b43_kidx_to_fw(dev, index);
797 value = ((kidx << 4) | algorithm);
798 b43_shm_write16(dev, B43_SHM_SHARED,
799 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
800
801 /* Write the key to the Key Table Pointer offset */
802 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
803 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
804 value = key[i];
805 value |= (u16) (key[i + 1]) << 8;
806 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
807 }
808}
809
John Daiker99da1852009-02-24 02:16:42 -0800810static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400811{
812 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200813 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400814
815 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200816 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400817
Michael Buesch66d2d082009-08-06 10:36:50 +0200818 B43_WARN_ON(index < pairwise_keys_start);
819 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400820 * Physical mac 0 is mapped to physical key 4 or 8, depending
821 * on the firmware version.
822 * So we must adjust the index here.
823 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200824 index -= pairwise_keys_start;
825 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400826
827 if (addr) {
828 addrtmp[0] = addr[0];
829 addrtmp[0] |= ((u32) (addr[1]) << 8);
830 addrtmp[0] |= ((u32) (addr[2]) << 16);
831 addrtmp[0] |= ((u32) (addr[3]) << 24);
832 addrtmp[1] = addr[4];
833 addrtmp[1] |= ((u32) (addr[5]) << 8);
834 }
835
Michael Buesch66d2d082009-08-06 10:36:50 +0200836 /* Receive match transmitter address (RCMTA) mechanism */
837 b43_shm_write32(dev, B43_SHM_RCMTA,
838 (index * 2) + 0, addrtmp[0]);
839 b43_shm_write16(dev, B43_SHM_RCMTA,
840 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400841}
842
gregor kowski035d0242009-08-19 22:35:45 +0200843/* The ucode will use phase1 key with TEK key to decrypt rx packets.
844 * When a packet is received, the iv32 is checked.
845 * - if it doesn't the packet is returned without modification (and software
846 * decryption can be done). That's what happen when iv16 wrap.
847 * - if it does, the rc4 key is computed, and decryption is tried.
848 * Either it will success and B43_RX_MAC_DEC is returned,
849 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
850 * and the packet is not usable (it got modified by the ucode).
851 * So in order to never have B43_RX_MAC_DECERR, we should provide
852 * a iv32 and phase1key that match. Because we drop packets in case of
853 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
854 * packets will be lost without higher layer knowing (ie no resync possible
855 * until next wrap).
856 *
857 * NOTE : this should support 50 key like RCMTA because
858 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
859 */
860static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
861 u16 *phase1key)
862{
863 unsigned int i;
864 u32 offset;
865 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
866
867 if (!modparam_hwtkip)
868 return;
869
870 if (b43_new_kidx_api(dev))
871 pairwise_keys_start = B43_NR_GROUP_KEYS;
872
873 B43_WARN_ON(index < pairwise_keys_start);
874 /* We have four default TX keys and possibly four default RX keys.
875 * Physical mac 0 is mapped to physical key 4 or 8, depending
876 * on the firmware version.
877 * So we must adjust the index here.
878 */
879 index -= pairwise_keys_start;
880 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
881
882 if (b43_debug(dev, B43_DBG_KEYS)) {
883 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
884 index, iv32);
885 }
886 /* Write the key to the RX tkip shared mem */
887 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
888 for (i = 0; i < 10; i += 2) {
889 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
890 phase1key ? phase1key[i / 2] : 0);
891 }
892 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
893 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
894}
895
896static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100897 struct ieee80211_vif *vif,
898 struct ieee80211_key_conf *keyconf,
899 struct ieee80211_sta *sta,
900 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200901{
902 struct b43_wl *wl = hw_to_b43_wl(hw);
903 struct b43_wldev *dev;
904 int index = keyconf->hw_key_idx;
905
906 if (B43_WARN_ON(!modparam_hwtkip))
907 return;
908
Michael Buesch96869a32010-01-24 13:13:32 +0100909 /* This is only called from the RX path through mac80211, where
910 * our mutex is already locked. */
911 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200912 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100913 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200914
915 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
916
917 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100918 /* only pairwise TKIP keys are supported right now */
919 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100920 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100921 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200922}
923
Michael Buesche4d6b792007-09-18 15:39:42 -0400924static void do_key_write(struct b43_wldev *dev,
925 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800926 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400927{
928 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200929 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400930
931 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200932 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400933
Michael Buesch66d2d082009-08-06 10:36:50 +0200934 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400935 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
936
Michael Buesch66d2d082009-08-06 10:36:50 +0200937 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400938 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200939 if (algorithm == B43_SEC_ALGO_TKIP) {
940 /*
941 * We should provide an initial iv32, phase1key pair.
942 * We could start with iv32=0 and compute the corresponding
943 * phase1key, but this means calling ieee80211_get_tkip_key
944 * with a fake skb (or export other tkip function).
945 * Because we are lazy we hope iv32 won't start with
946 * 0xffffffff and let's b43_op_update_tkip_key provide a
947 * correct pair.
948 */
949 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
950 } else if (index >= pairwise_keys_start) /* clear it */
951 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400952 if (key)
953 memcpy(buf, key, key_len);
954 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200955 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400956 keymac_write(dev, index, mac_addr);
957
958 dev->key[index].algorithm = algorithm;
959}
960
961static int b43_key_write(struct b43_wldev *dev,
962 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800963 const u8 *key, size_t key_len,
964 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400965 struct ieee80211_key_conf *keyconf)
966{
967 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200968 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400969
gregor kowski035d0242009-08-19 22:35:45 +0200970 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
971 * - Temporal Encryption Key (128 bits)
972 * - Temporal Authenticator Tx MIC Key (64 bits)
973 * - Temporal Authenticator Rx MIC Key (64 bits)
974 *
975 * Hardware only store TEK
976 */
977 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
978 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400979 if (key_len > B43_SEC_KEYSIZE)
980 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200981 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400982 /* Check that we don't already have this key. */
983 B43_WARN_ON(dev->key[i].keyconf == keyconf);
984 }
985 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100986 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400987 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400989 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200990 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
991 for (i = pairwise_keys_start;
992 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
993 i++) {
994 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400995 if (!dev->key[i].keyconf) {
996 /* found empty */
997 index = i;
998 break;
999 }
1000 }
1001 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001002 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001003 return -ENOSPC;
1004 }
1005 } else
1006 B43_WARN_ON(index > 3);
1007
1008 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1009 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1010 /* Default RX key */
1011 B43_WARN_ON(mac_addr);
1012 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1013 }
1014 keyconf->hw_key_idx = index;
1015 dev->key[index].keyconf = keyconf;
1016
1017 return 0;
1018}
1019
1020static int b43_key_clear(struct b43_wldev *dev, int index)
1021{
Michael Buesch66d2d082009-08-06 10:36:50 +02001022 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001023 return -EINVAL;
1024 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1025 NULL, B43_SEC_KEYSIZE, NULL);
1026 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1027 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1028 NULL, B43_SEC_KEYSIZE, NULL);
1029 }
1030 dev->key[index].keyconf = NULL;
1031
1032 return 0;
1033}
1034
1035static void b43_clear_keys(struct b43_wldev *dev)
1036{
Michael Buesch66d2d082009-08-06 10:36:50 +02001037 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001038
Michael Buesch66d2d082009-08-06 10:36:50 +02001039 if (b43_new_kidx_api(dev))
1040 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1041 else
1042 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1043 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001044 b43_key_clear(dev, i);
1045}
1046
Michael Buesch9cf7f242008-12-19 20:24:30 +01001047static void b43_dump_keymemory(struct b43_wldev *dev)
1048{
Michael Buesch66d2d082009-08-06 10:36:50 +02001049 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001050 u8 mac[ETH_ALEN];
1051 u16 algo;
1052 u32 rcmta0;
1053 u16 rcmta1;
1054 u64 hf;
1055 struct b43_key *key;
1056
1057 if (!b43_debug(dev, B43_DBG_KEYS))
1058 return;
1059
1060 hf = b43_hf_read(dev);
1061 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1062 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001063 if (b43_new_kidx_api(dev)) {
1064 pairwise_keys_start = B43_NR_GROUP_KEYS;
1065 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1066 } else {
1067 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1068 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1069 }
1070 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001071 key = &(dev->key[index]);
1072 printk(KERN_DEBUG "Key slot %02u: %s",
1073 index, (key->keyconf == NULL) ? " " : "*");
1074 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1075 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1076 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1077 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1078 }
1079
1080 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1081 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1082 printk(" Algo: %04X/%02X", algo, key->algorithm);
1083
Michael Buesch66d2d082009-08-06 10:36:50 +02001084 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001085 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1086 printk(" TKIP: ");
1087 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1088 for (i = 0; i < 14; i += 2) {
1089 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1090 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1091 }
1092 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001093 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001094 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001096 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001097 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1098 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001099 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001100 } else
1101 printk(" DEFAULT KEY");
1102 printk("\n");
1103 }
1104}
1105
Michael Buesche4d6b792007-09-18 15:39:42 -04001106void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1107{
1108 u32 macctl;
1109 u16 ucstat;
1110 bool hwps;
1111 bool awake;
1112 int i;
1113
1114 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1115 (ps_flags & B43_PS_DISABLED));
1116 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1117
1118 if (ps_flags & B43_PS_ENABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001119 hwps = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001120 } else if (ps_flags & B43_PS_DISABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001121 hwps = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001122 } else {
1123 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1124 // and thus is not an AP and we are associated, set bit 25
1125 }
1126 if (ps_flags & B43_PS_AWAKE) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001127 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001128 } else if (ps_flags & B43_PS_ASLEEP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001129 awake = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001130 } else {
1131 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1132 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1133 // successful, set bit26
1134 }
1135
1136/* FIXME: For now we force awake-on and hwps-off */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001137 hwps = false;
1138 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001139
1140 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1141 if (hwps)
1142 macctl |= B43_MACCTL_HWPS;
1143 else
1144 macctl &= ~B43_MACCTL_HWPS;
1145 if (awake)
1146 macctl |= B43_MACCTL_AWAKE;
1147 else
1148 macctl &= ~B43_MACCTL_AWAKE;
1149 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1150 /* Commit write */
1151 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001152 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001153 /* Wait for the microcode to wake up. */
1154 for (i = 0; i < 100; i++) {
1155 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1156 B43_SHM_SH_UCODESTAT);
1157 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1158 break;
1159 udelay(10);
1160 }
1161 }
1162}
1163
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001164#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001165static void b43_bcma_phy_reset(struct b43_wldev *dev)
1166{
1167 u32 flags;
1168
1169 /* Put PHY into reset */
1170 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1171 flags |= B43_BCMA_IOCTL_PHY_RESET;
1172 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1173 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1174 udelay(2);
1175
1176 /* Take PHY out of reset */
1177 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1178 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1179 flags |= BCMA_IOCTL_FGC;
1180 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1181 udelay(1);
1182
1183 /* Do not force clock anymore */
1184 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1185 flags &= ~BCMA_IOCTL_FGC;
1186 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1187 udelay(1);
1188}
1189
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001190static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1191{
Rafał Miłecki49173592011-07-17 01:06:06 +02001192 b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
1193 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1194 b43_bcma_phy_reset(dev);
1195 bcma_core_pll_ctl(dev->dev->bdev, 0x300, 0x3000000, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001196}
1197#endif
1198
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001199static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001200{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001201 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001202 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001203 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001204
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001205 if (gmode)
1206 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001207 flags |= B43_TMSLOW_PHYCLKEN;
1208 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001209 if (dev->phy.type == B43_PHYTYPE_N)
1210 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001211 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001212 msleep(2); /* Wait for the PLL to turn on. */
1213
1214 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001215 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001216 tmslow |= SSB_TMSLOW_FGC;
1217 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001218 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1219 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001220 msleep(1);
1221 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001222 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1223 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001224 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001225}
1226
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001227void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001228{
1229 u32 macctl;
1230
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001231 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001232#ifdef CONFIG_B43_BCMA
1233 case B43_BUS_BCMA:
1234 b43_bcma_wireless_core_reset(dev, gmode);
1235 break;
1236#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001237#ifdef CONFIG_B43_SSB
1238 case B43_BUS_SSB:
1239 b43_ssb_wireless_core_reset(dev, gmode);
1240 break;
1241#endif
1242 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001243
Michael Bueschfb111372008-09-02 13:00:34 +02001244 /* Turn Analog ON, but only if we already know the PHY-type.
1245 * This protects against very early setup where we don't know the
1246 * PHY-type, yet. wireless_core_reset will be called once again later,
1247 * when we know the PHY-type. */
1248 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001249 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001250
1251 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1252 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001253 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001254 macctl |= B43_MACCTL_GMODE;
1255 macctl |= B43_MACCTL_IHR_ENABLED;
1256 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1257}
1258
1259static void handle_irq_transmit_status(struct b43_wldev *dev)
1260{
1261 u32 v0, v1;
1262 u16 tmp;
1263 struct b43_txstatus stat;
1264
1265 while (1) {
1266 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1267 if (!(v0 & 0x00000001))
1268 break;
1269 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1270
1271 stat.cookie = (v0 >> 16);
1272 stat.seq = (v1 & 0x0000FFFF);
1273 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1274 tmp = (v0 & 0x0000FFFF);
1275 stat.frame_count = ((tmp & 0xF000) >> 12);
1276 stat.rts_count = ((tmp & 0x0F00) >> 8);
1277 stat.supp_reason = ((tmp & 0x001C) >> 2);
1278 stat.pm_indicated = !!(tmp & 0x0080);
1279 stat.intermediate = !!(tmp & 0x0040);
1280 stat.for_ampdu = !!(tmp & 0x0020);
1281 stat.acked = !!(tmp & 0x0002);
1282
1283 b43_handle_txstatus(dev, &stat);
1284 }
1285}
1286
1287static void drain_txstatus_queue(struct b43_wldev *dev)
1288{
1289 u32 dummy;
1290
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001291 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001292 return;
1293 /* Read all entries from the microcode TXstatus FIFO
1294 * and throw them away.
1295 */
1296 while (1) {
1297 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1298 if (!(dummy & 0x00000001))
1299 break;
1300 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1301 }
1302}
1303
1304static u32 b43_jssi_read(struct b43_wldev *dev)
1305{
1306 u32 val = 0;
1307
1308 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1309 val <<= 16;
1310 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1311
1312 return val;
1313}
1314
1315static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1316{
1317 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1318 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1319}
1320
1321static void b43_generate_noise_sample(struct b43_wldev *dev)
1322{
1323 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001324 b43_write32(dev, B43_MMIO_MACCMD,
1325 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001326}
1327
1328static void b43_calculate_link_quality(struct b43_wldev *dev)
1329{
1330 /* Top half of Link Quality calculation. */
1331
Michael Bueschef1a6282008-08-27 18:53:02 +02001332 if (dev->phy.type != B43_PHYTYPE_G)
1333 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001334 if (dev->noisecalc.calculation_running)
1335 return;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001336 dev->noisecalc.calculation_running = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001337 dev->noisecalc.nr_samples = 0;
1338
1339 b43_generate_noise_sample(dev);
1340}
1341
1342static void handle_irq_noise(struct b43_wldev *dev)
1343{
Michael Bueschef1a6282008-08-27 18:53:02 +02001344 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001345 u16 tmp;
1346 u8 noise[4];
1347 u8 i, j;
1348 s32 average;
1349
1350 /* Bottom half of Link Quality calculation. */
1351
Michael Bueschef1a6282008-08-27 18:53:02 +02001352 if (dev->phy.type != B43_PHYTYPE_G)
1353 return;
1354
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001355 /* Possible race condition: It might be possible that the user
1356 * changed to a different channel in the meantime since we
1357 * started the calculation. We ignore that fact, since it's
1358 * not really that much of a problem. The background noise is
1359 * an estimation only anyway. Slightly wrong results will get damped
1360 * by the averaging of the 8 sample rounds. Additionally the
1361 * value is shortlived. So it will be replaced by the next noise
1362 * calculation round soon. */
1363
Michael Buesche4d6b792007-09-18 15:39:42 -04001364 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001365 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001366 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1367 noise[2] == 0x7F || noise[3] == 0x7F)
1368 goto generate_new;
1369
1370 /* Get the noise samples. */
1371 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1372 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001373 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1374 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1375 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1376 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001377 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1378 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1379 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1380 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1381 dev->noisecalc.nr_samples++;
1382 if (dev->noisecalc.nr_samples == 8) {
1383 /* Calculate the Link Quality by the noise samples. */
1384 average = 0;
1385 for (i = 0; i < 8; i++) {
1386 for (j = 0; j < 4; j++)
1387 average += dev->noisecalc.samples[i][j];
1388 }
1389 average /= (8 * 4);
1390 average *= 125;
1391 average += 64;
1392 average /= 128;
1393 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1394 tmp = (tmp / 128) & 0x1F;
1395 if (tmp >= 8)
1396 average += 2;
1397 else
1398 average -= 25;
1399 if (tmp == 8)
1400 average -= 72;
1401 else
1402 average -= 48;
1403
1404 dev->stats.link_noise = average;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001405 dev->noisecalc.calculation_running = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001406 return;
1407 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001408generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001409 b43_generate_noise_sample(dev);
1410}
1411
1412static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1413{
Johannes Berg05c914f2008-09-11 00:01:58 +02001414 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001415 ///TODO: PS TBTT
1416 } else {
1417 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1418 b43_power_saving_ctl_bits(dev, 0);
1419 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001420 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Rusty Russell3db1cd52011-12-19 13:56:45 +00001421 dev->dfq_valid = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001422}
1423
1424static void handle_irq_atim_end(struct b43_wldev *dev)
1425{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001426 if (dev->dfq_valid) {
1427 b43_write32(dev, B43_MMIO_MACCMD,
1428 b43_read32(dev, B43_MMIO_MACCMD)
1429 | B43_MACCMD_DFQ_VALID);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001430 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001431 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001432}
1433
1434static void handle_irq_pmq(struct b43_wldev *dev)
1435{
1436 u32 tmp;
1437
1438 //TODO: AP mode.
1439
1440 while (1) {
1441 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1442 if (!(tmp & 0x00000008))
1443 break;
1444 }
1445 /* 16bit write is odd, but correct. */
1446 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1447}
1448
1449static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001450 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001451 u16 ram_offset,
1452 u16 shm_size_offset, u8 rate)
1453{
1454 u32 i, tmp;
1455 struct b43_plcp_hdr4 plcp;
1456
1457 plcp.data = 0;
1458 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1459 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1460 ram_offset += sizeof(u32);
1461 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1462 * So leave the first two bytes of the next write blank.
1463 */
1464 tmp = (u32) (data[0]) << 16;
1465 tmp |= (u32) (data[1]) << 24;
1466 b43_ram_write(dev, ram_offset, tmp);
1467 ram_offset += sizeof(u32);
1468 for (i = 2; i < size; i += sizeof(u32)) {
1469 tmp = (u32) (data[i + 0]);
1470 if (i + 1 < size)
1471 tmp |= (u32) (data[i + 1]) << 8;
1472 if (i + 2 < size)
1473 tmp |= (u32) (data[i + 2]) << 16;
1474 if (i + 3 < size)
1475 tmp |= (u32) (data[i + 3]) << 24;
1476 b43_ram_write(dev, ram_offset + i - 2, tmp);
1477 }
1478 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1479 size + sizeof(struct b43_plcp_hdr6));
1480}
1481
Michael Buesch5042c502008-04-05 15:05:00 +02001482/* Check if the use of the antenna that ieee80211 told us to
1483 * use is possible. This will fall back to DEFAULT.
1484 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1485u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1486 u8 antenna_nr)
1487{
1488 u8 antenna_mask;
1489
1490 if (antenna_nr == 0) {
1491 /* Zero means "use default antenna". That's always OK. */
1492 return 0;
1493 }
1494
1495 /* Get the mask of available antennas. */
1496 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001497 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001498 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001499 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001500
1501 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1502 /* This antenna is not available. Fall back to default. */
1503 return 0;
1504 }
1505
1506 return antenna_nr;
1507}
1508
Michael Buesch5042c502008-04-05 15:05:00 +02001509/* Convert a b43 antenna number value to the PHY TX control value. */
1510static u16 b43_antenna_to_phyctl(int antenna)
1511{
1512 switch (antenna) {
1513 case B43_ANTENNA0:
1514 return B43_TXH_PHY_ANT0;
1515 case B43_ANTENNA1:
1516 return B43_TXH_PHY_ANT1;
1517 case B43_ANTENNA2:
1518 return B43_TXH_PHY_ANT2;
1519 case B43_ANTENNA3:
1520 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001521 case B43_ANTENNA_AUTO0:
1522 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001523 return B43_TXH_PHY_ANT01AUTO;
1524 }
1525 B43_WARN_ON(1);
1526 return 0;
1527}
1528
Michael Buesche4d6b792007-09-18 15:39:42 -04001529static void b43_write_beacon_template(struct b43_wldev *dev,
1530 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001531 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001532{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001533 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001534 const struct ieee80211_mgmt *bcn;
1535 const u8 *ie;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001536 bool tim_found = false;
Michael Buesch5042c502008-04-05 15:05:00 +02001537 unsigned int rate;
1538 u16 ctl;
1539 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001540 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001541
Michael Buesche66fee62007-12-26 17:47:10 +01001542 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1543 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001544 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001545 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001546
1547 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001548 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001549
Michael Buesch5042c502008-04-05 15:05:00 +02001550 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001551 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001552 antenna = b43_antenna_to_phyctl(antenna);
1553 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1554 /* We can't send beacons with short preamble. Would get PHY errors. */
1555 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1556 ctl &= ~B43_TXH_PHY_ANT;
1557 ctl &= ~B43_TXH_PHY_ENC;
1558 ctl |= antenna;
1559 if (b43_is_cck_rate(rate))
1560 ctl |= B43_TXH_PHY_ENC_CCK;
1561 else
1562 ctl |= B43_TXH_PHY_ENC_OFDM;
1563 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1564
Michael Buesche66fee62007-12-26 17:47:10 +01001565 /* Find the position of the TIM and the DTIM_period value
1566 * and write them to SHM. */
1567 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001568 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1569 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001570 uint8_t ie_id, ie_len;
1571
1572 ie_id = ie[i];
1573 ie_len = ie[i + 1];
1574 if (ie_id == 5) {
1575 u16 tim_position;
1576 u16 dtim_period;
1577 /* This is the TIM Information Element */
1578
1579 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001580 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001581 break;
1582 /* A valid TIM is at least 4 bytes long. */
1583 if (ie_len < 4)
1584 break;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001585 tim_found = true;
Michael Buesche66fee62007-12-26 17:47:10 +01001586
1587 tim_position = sizeof(struct b43_plcp_hdr6);
1588 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1589 tim_position += i;
1590
1591 dtim_period = ie[i + 3];
1592
1593 b43_shm_write16(dev, B43_SHM_SHARED,
1594 B43_SHM_SH_TIMBPOS, tim_position);
1595 b43_shm_write16(dev, B43_SHM_SHARED,
1596 B43_SHM_SH_DTIMPER, dtim_period);
1597 break;
1598 }
1599 i += ie_len + 2;
1600 }
1601 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001602 /*
1603 * If ucode wants to modify TIM do it behind the beacon, this
1604 * will happen, for example, when doing mesh networking.
1605 */
1606 b43_shm_write16(dev, B43_SHM_SHARED,
1607 B43_SHM_SH_TIMBPOS,
1608 len + sizeof(struct b43_plcp_hdr6));
1609 b43_shm_write16(dev, B43_SHM_SHARED,
1610 B43_SHM_SH_DTIMPER, 0);
1611 }
1612 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001613}
1614
Michael Buesch6b4bec02008-05-20 12:16:28 +02001615static void b43_upload_beacon0(struct b43_wldev *dev)
1616{
1617 struct b43_wl *wl = dev->wl;
1618
1619 if (wl->beacon0_uploaded)
1620 return;
1621 b43_write_beacon_template(dev, 0x68, 0x18);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001622 wl->beacon0_uploaded = true;
Michael Buesch6b4bec02008-05-20 12:16:28 +02001623}
1624
1625static void b43_upload_beacon1(struct b43_wldev *dev)
1626{
1627 struct b43_wl *wl = dev->wl;
1628
1629 if (wl->beacon1_uploaded)
1630 return;
1631 b43_write_beacon_template(dev, 0x468, 0x1A);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001632 wl->beacon1_uploaded = true;
Michael Buesch6b4bec02008-05-20 12:16:28 +02001633}
1634
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001635static void handle_irq_beacon(struct b43_wldev *dev)
1636{
1637 struct b43_wl *wl = dev->wl;
1638 u32 cmd, beacon0_valid, beacon1_valid;
1639
Johannes Berg05c914f2008-09-11 00:01:58 +02001640 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
Manual Munz8c235162011-09-18 18:24:03 -05001641 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
1642 !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001643 return;
1644
1645 /* This is the bottom half of the asynchronous beacon update. */
1646
1647 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001648 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001649
1650 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1651 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1652 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1653
1654 /* Schedule interrupt manually, if busy. */
1655 if (beacon0_valid && beacon1_valid) {
1656 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001657 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001658 return;
1659 }
1660
Michael Buesch6b4bec02008-05-20 12:16:28 +02001661 if (unlikely(wl->beacon_templates_virgin)) {
1662 /* We never uploaded a beacon before.
1663 * Upload both templates now, but only mark one valid. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001664 wl->beacon_templates_virgin = false;
Michael Buesch6b4bec02008-05-20 12:16:28 +02001665 b43_upload_beacon0(dev);
1666 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001667 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1668 cmd |= B43_MACCMD_BEACON0_VALID;
1669 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec02008-05-20 12:16:28 +02001670 } else {
1671 if (!beacon0_valid) {
1672 b43_upload_beacon0(dev);
1673 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1674 cmd |= B43_MACCMD_BEACON0_VALID;
1675 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1676 } else if (!beacon1_valid) {
1677 b43_upload_beacon1(dev);
1678 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1679 cmd |= B43_MACCMD_BEACON1_VALID;
1680 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001681 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001682 }
1683}
1684
Michael Buesch36dbd952009-09-04 22:51:29 +02001685static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1686{
1687 u32 old_irq_mask = dev->irq_mask;
1688
1689 /* update beacon right away or defer to irq */
1690 handle_irq_beacon(dev);
1691 if (old_irq_mask != dev->irq_mask) {
1692 /* The handler updated the IRQ mask. */
1693 B43_WARN_ON(!dev->irq_mask);
1694 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1695 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1696 } else {
1697 /* Device interrupts are currently disabled. That means
1698 * we just ran the hardirq handler and scheduled the
1699 * IRQ thread. The thread will write the IRQ mask when
1700 * it finished, so there's nothing to do here. Writing
1701 * the mask _here_ would incorrectly re-enable IRQs. */
1702 }
1703 }
1704}
1705
Michael Buescha82d9922008-04-04 21:40:06 +02001706static void b43_beacon_update_trigger_work(struct work_struct *work)
1707{
1708 struct b43_wl *wl = container_of(work, struct b43_wl,
1709 beacon_update_trigger);
1710 struct b43_wldev *dev;
1711
1712 mutex_lock(&wl->mutex);
1713 dev = wl->current_dev;
1714 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001715 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001716 /* wl->mutex is enough. */
1717 b43_do_beacon_update_trigger_work(dev);
1718 mmiowb();
1719 } else {
1720 spin_lock_irq(&wl->hardirq_lock);
1721 b43_do_beacon_update_trigger_work(dev);
1722 mmiowb();
1723 spin_unlock_irq(&wl->hardirq_lock);
1724 }
Michael Buescha82d9922008-04-04 21:40:06 +02001725 }
1726 mutex_unlock(&wl->mutex);
1727}
1728
Michael Bueschd4df6f12007-12-26 18:04:14 +01001729/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001730 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001731static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001732{
Johannes Berg9d139c82008-07-09 14:40:37 +02001733 struct sk_buff *beacon;
1734
Michael Buesche66fee62007-12-26 17:47:10 +01001735 /* This is the top half of the ansynchronous beacon update.
1736 * The bottom half is the beacon IRQ.
1737 * Beacon update must be asynchronous to avoid sending an
1738 * invalid beacon. This can happen for example, if the firmware
1739 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001740
Johannes Berg9d139c82008-07-09 14:40:37 +02001741 /* We could modify the existing beacon and set the aid bit in
1742 * the TIM field, but that would probably require resizing and
1743 * moving of data within the beacon template.
1744 * Simply request a new beacon and let mac80211 do the hard work. */
1745 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1746 if (unlikely(!beacon))
1747 return;
1748
Michael Buesche66fee62007-12-26 17:47:10 +01001749 if (wl->current_beacon)
1750 dev_kfree_skb_any(wl->current_beacon);
1751 wl->current_beacon = beacon;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001752 wl->beacon0_uploaded = false;
1753 wl->beacon1_uploaded = false;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001754 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001755}
1756
Michael Buesche4d6b792007-09-18 15:39:42 -04001757static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1758{
1759 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001760 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001761 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1762 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001763 } else {
1764 b43_write16(dev, 0x606, (beacon_int >> 6));
1765 b43_write16(dev, 0x610, beacon_int);
1766 }
1767 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001768 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001769}
1770
Michael Bueschafa83e22008-05-19 23:51:37 +02001771static void b43_handle_firmware_panic(struct b43_wldev *dev)
1772{
1773 u16 reason;
1774
1775 /* Read the register that contains the reason code for the panic. */
1776 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1777 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1778
1779 switch (reason) {
1780 default:
1781 b43dbg(dev->wl, "The panic reason is unknown.\n");
1782 /* fallthrough */
1783 case B43_FWPANIC_DIE:
1784 /* Do not restart the controller or firmware.
1785 * The device is nonfunctional from now on.
1786 * Restarting would result in this panic to trigger again,
1787 * so we avoid that recursion. */
1788 break;
1789 case B43_FWPANIC_RESTART:
1790 b43_controller_restart(dev, "Microcode panic");
1791 break;
1792 }
1793}
1794
Michael Buesche4d6b792007-09-18 15:39:42 -04001795static void handle_irq_ucode_debug(struct b43_wldev *dev)
1796{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001797 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001798 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001799 __le16 *buf;
1800
1801 /* The proprietary firmware doesn't have this IRQ. */
1802 if (!dev->fw.opensource)
1803 return;
1804
Michael Bueschafa83e22008-05-19 23:51:37 +02001805 /* Read the register that contains the reason code for this IRQ. */
1806 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1807
Michael Buesche48b0ee2008-05-17 22:44:35 +02001808 switch (reason) {
1809 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001810 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001811 break;
1812 case B43_DEBUGIRQ_DUMP_SHM:
1813 if (!B43_DEBUG)
1814 break; /* Only with driver debugging enabled. */
1815 buf = kmalloc(4096, GFP_ATOMIC);
1816 if (!buf) {
1817 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1818 goto out;
1819 }
1820 for (i = 0; i < 4096; i += 2) {
1821 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1822 buf[i / 2] = cpu_to_le16(tmp);
1823 }
1824 b43info(dev->wl, "Shared memory dump:\n");
1825 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1826 16, 2, buf, 4096, 1);
1827 kfree(buf);
1828 break;
1829 case B43_DEBUGIRQ_DUMP_REGS:
1830 if (!B43_DEBUG)
1831 break; /* Only with driver debugging enabled. */
1832 b43info(dev->wl, "Microcode register dump:\n");
1833 for (i = 0, cnt = 0; i < 64; i++) {
1834 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1835 if (cnt == 0)
1836 printk(KERN_INFO);
1837 printk("r%02u: 0x%04X ", i, tmp);
1838 cnt++;
1839 if (cnt == 6) {
1840 printk("\n");
1841 cnt = 0;
1842 }
1843 }
1844 printk("\n");
1845 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001846 case B43_DEBUGIRQ_MARKER:
1847 if (!B43_DEBUG)
1848 break; /* Only with driver debugging enabled. */
1849 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1850 B43_MARKER_ID_REG);
1851 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1852 B43_MARKER_LINE_REG);
1853 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1854 "at line number %u\n",
1855 marker_id, marker_line);
1856 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001857 default:
1858 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1859 reason);
1860 }
1861out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001862 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1863 b43_shm_write16(dev, B43_SHM_SCRATCH,
1864 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001865}
1866
Michael Buesch36dbd952009-09-04 22:51:29 +02001867static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001868{
1869 u32 reason;
1870 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1871 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001872 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001873
Michael Buesch36dbd952009-09-04 22:51:29 +02001874 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1875 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001876
1877 reason = dev->irq_reason;
1878 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1879 dma_reason[i] = dev->dma_reason[i];
1880 merged_dma_reason |= dma_reason[i];
1881 }
1882
1883 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1884 b43err(dev->wl, "MAC transmission error\n");
1885
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001886 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001887 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001888 rmb();
1889 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1890 atomic_set(&dev->phy.txerr_cnt,
1891 B43_PHY_TX_BADNESS_LIMIT);
1892 b43err(dev->wl, "Too many PHY TX errors, "
1893 "restarting the controller\n");
1894 b43_controller_restart(dev, "PHY TX errors");
1895 }
1896 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001897
Thommy Jakobsson5219d3d2013-04-23 21:45:11 +02001898 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
1899 b43err(dev->wl,
1900 "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
1901 dma_reason[0], dma_reason[1],
1902 dma_reason[2], dma_reason[3],
1903 dma_reason[4], dma_reason[5]);
1904 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001905 "on your system. It will now be switched to PIO.\n");
Thommy Jakobsson5219d3d2013-04-23 21:45:11 +02001906 /* Fall back to PIO transfers if we get fatal DMA errors! */
1907 dev->use_pio = true;
1908 b43_controller_restart(dev, "DMA error");
1909 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001910 }
1911
1912 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1913 handle_irq_ucode_debug(dev);
1914 if (reason & B43_IRQ_TBTT_INDI)
1915 handle_irq_tbtt_indication(dev);
1916 if (reason & B43_IRQ_ATIM_END)
1917 handle_irq_atim_end(dev);
1918 if (reason & B43_IRQ_BEACON)
1919 handle_irq_beacon(dev);
1920 if (reason & B43_IRQ_PMQ)
1921 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001922 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1923 ;/* TODO */
1924 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001925 handle_irq_noise(dev);
1926
1927 /* Check the DMA reason registers for received data. */
Thommy Jakobsson5219d3d2013-04-23 21:45:11 +02001928 if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
1929 if (B43_DEBUG)
1930 b43warn(dev->wl, "RX descriptor underrun\n");
1931 b43_dma_handle_rx_overflow(dev->dma.rx_ring);
1932 }
Michael Buesch5100d5a2008-03-29 21:01:16 +01001933 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1934 if (b43_using_pio_transfers(dev))
1935 b43_pio_rx(dev->pio.rx_queue);
1936 else
1937 b43_dma_rx(dev->dma.rx_ring);
1938 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001939 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1940 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001941 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001942 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1943 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1944
Michael Buesch21954c32007-09-27 15:31:40 +02001945 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001946 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001947
Michael Buesch36dbd952009-09-04 22:51:29 +02001948 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001949 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001950
1951#if B43_DEBUG
1952 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1953 dev->irq_count++;
1954 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1955 if (reason & (1 << i))
1956 dev->irq_bit_count[i]++;
1957 }
1958 }
1959#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001960}
1961
Michael Buesch36dbd952009-09-04 22:51:29 +02001962/* Interrupt thread handler. Handles device interrupts in thread context. */
1963static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001964{
Michael Buesche4d6b792007-09-18 15:39:42 -04001965 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001966
1967 mutex_lock(&dev->wl->mutex);
1968 b43_do_interrupt_thread(dev);
1969 mmiowb();
1970 mutex_unlock(&dev->wl->mutex);
1971
1972 return IRQ_HANDLED;
1973}
1974
1975static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1976{
Michael Buesche4d6b792007-09-18 15:39:42 -04001977 u32 reason;
1978
Michael Buesch36dbd952009-09-04 22:51:29 +02001979 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1980 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001981
Michael Buesche4d6b792007-09-18 15:39:42 -04001982 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1983 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001984 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001985 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001986 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02001987 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001988
1989 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
Thommy Jakobsson5219d3d2013-04-23 21:45:11 +02001990 & 0x0001FC00;
Michael Buesche4d6b792007-09-18 15:39:42 -04001991 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1992 & 0x0000DC00;
1993 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1994 & 0x0000DC00;
1995 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1996 & 0x0001DC00;
1997 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1998 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001999/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002000 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2001 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002002*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002003
Michael Buesch36dbd952009-09-04 22:51:29 +02002004 /* ACK the interrupt. */
2005 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2006 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2007 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2008 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2009 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2010 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2011/* Unused ring
2012 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2013*/
2014
2015 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002016 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002017 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002018 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002019
2020 return IRQ_WAKE_THREAD;
2021}
2022
2023/* Interrupt handler top-half. This runs with interrupts disabled. */
2024static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2025{
2026 struct b43_wldev *dev = dev_id;
2027 irqreturn_t ret;
2028
2029 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2030 return IRQ_NONE;
2031
2032 spin_lock(&dev->wl->hardirq_lock);
2033 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002034 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002035 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002036
2037 return ret;
2038}
2039
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002040/* SDIO interrupt handler. This runs in process context. */
2041static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2042{
2043 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002044 irqreturn_t ret;
2045
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002046 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002047
2048 ret = b43_do_interrupt(dev);
2049 if (ret == IRQ_WAKE_THREAD)
2050 b43_do_interrupt_thread(dev);
2051
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002052 mutex_unlock(&wl->mutex);
2053}
2054
Michael Buesch1a9f5092009-01-23 21:21:51 +01002055void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002056{
2057 release_firmware(fw->data);
2058 fw->data = NULL;
2059 fw->filename = NULL;
2060}
2061
Michael Buesche4d6b792007-09-18 15:39:42 -04002062static void b43_release_firmware(struct b43_wldev *dev)
2063{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002064 b43_do_release_fw(&dev->fw.ucode);
2065 b43_do_release_fw(&dev->fw.pcm);
2066 b43_do_release_fw(&dev->fw.initvals);
2067 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002068}
2069
Michael Buescheb189d82008-01-28 14:47:41 -08002070static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002071{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002072 const char text[] =
2073 "You must go to " \
2074 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2075 "and download the correct firmware for this driver version. " \
2076 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d82008-01-28 14:47:41 -08002077
Michael Buescheb189d82008-01-28 14:47:41 -08002078 if (error)
2079 b43err(wl, text);
2080 else
2081 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002082}
2083
Larry Finger16fc9b02012-12-20 15:55:01 -06002084static void b43_fw_cb(const struct firmware *firmware, void *context)
2085{
2086 struct b43_request_fw_context *ctx = context;
2087
2088 ctx->blob = firmware;
2089 complete(&ctx->fw_load_complete);
2090}
2091
Michael Buesch1a9f5092009-01-23 21:21:51 +01002092int b43_do_request_fw(struct b43_request_fw_context *ctx,
2093 const char *name,
Larry Finger16fc9b02012-12-20 15:55:01 -06002094 struct b43_firmware_file *fw, bool async)
Michael Buesche4d6b792007-09-18 15:39:42 -04002095{
Michael Buesche4d6b792007-09-18 15:39:42 -04002096 struct b43_fw_header *hdr;
2097 u32 size;
2098 int err;
2099
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002100 if (!name) {
2101 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002102 /* FIXME: We should probably keep it anyway, to save some headache
2103 * on suspend/resume with multiband devices. */
2104 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002105 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002106 }
2107 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002108 if ((fw->type == ctx->req_type) &&
2109 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002110 return 0; /* Already have this fw. */
2111 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002112 /* FIXME: We should probably do this later after we successfully
2113 * got the new fw. This could reduce headache with multiband devices.
2114 * We could also redesign this to cache the firmware for all possible
2115 * bands all the time. */
2116 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002117 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002118
Michael Buesch1a9f5092009-01-23 21:21:51 +01002119 switch (ctx->req_type) {
2120 case B43_FWTYPE_PROPRIETARY:
2121 snprintf(ctx->fwname, sizeof(ctx->fwname),
2122 "b43%s/%s.fw",
2123 modparam_fwpostfix, name);
2124 break;
2125 case B43_FWTYPE_OPENSOURCE:
2126 snprintf(ctx->fwname, sizeof(ctx->fwname),
2127 "b43-open%s/%s.fw",
2128 modparam_fwpostfix, name);
2129 break;
2130 default:
2131 B43_WARN_ON(1);
2132 return -ENOSYS;
2133 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002134 if (async) {
2135 /* do this part asynchronously */
2136 init_completion(&ctx->fw_load_complete);
2137 err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
2138 ctx->dev->dev->dev, GFP_KERNEL,
2139 ctx, b43_fw_cb);
2140 if (err < 0) {
2141 pr_err("Unable to load firmware\n");
2142 return err;
2143 }
2144 /* stall here until fw ready */
2145 wait_for_completion(&ctx->fw_load_complete);
2146 if (ctx->blob)
2147 goto fw_ready;
2148 /* On some ARM systems, the async request will fail, but the next sync
2149 * request works. For this reason, we dall through here
2150 */
2151 }
2152 err = request_firmware(&ctx->blob, ctx->fwname,
2153 ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002154 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002155 snprintf(ctx->errors[ctx->req_type],
2156 sizeof(ctx->errors[ctx->req_type]),
Larry Finger16fc9b02012-12-20 15:55:01 -06002157 "Firmware file \"%s\" not found\n",
2158 ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002159 return err;
2160 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002161 snprintf(ctx->errors[ctx->req_type],
2162 sizeof(ctx->errors[ctx->req_type]),
2163 "Firmware file \"%s\" request failed (err=%d)\n",
2164 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002165 return err;
2166 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002167fw_ready:
2168 if (ctx->blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002169 goto err_format;
Larry Finger16fc9b02012-12-20 15:55:01 -06002170 hdr = (struct b43_fw_header *)(ctx->blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002171 switch (hdr->type) {
2172 case B43_FW_TYPE_UCODE:
2173 case B43_FW_TYPE_PCM:
2174 size = be32_to_cpu(hdr->size);
Larry Finger16fc9b02012-12-20 15:55:01 -06002175 if (size != ctx->blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002176 goto err_format;
2177 /* fallthrough */
2178 case B43_FW_TYPE_IV:
2179 if (hdr->ver != 1)
2180 goto err_format;
2181 break;
2182 default:
2183 goto err_format;
2184 }
2185
Larry Finger16fc9b02012-12-20 15:55:01 -06002186 fw->data = ctx->blob;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002187 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002188 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002189
2190 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002191
2192err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002193 snprintf(ctx->errors[ctx->req_type],
2194 sizeof(ctx->errors[ctx->req_type]),
2195 "Firmware file \"%s\" format error.\n", ctx->fwname);
Larry Finger16fc9b02012-12-20 15:55:01 -06002196 release_firmware(ctx->blob);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002197
Michael Buesche4d6b792007-09-18 15:39:42 -04002198 return -EPROTO;
2199}
2200
Michael Buesch1a9f5092009-01-23 21:21:51 +01002201static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002202{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002203 struct b43_wldev *dev = ctx->dev;
2204 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002205 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002206 const char *filename;
2207 u32 tmshigh;
2208 int err;
2209
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002210 /* Files for HT and LCN were found by trying one by one */
2211
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002212 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002213 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002214 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002215 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002216 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002217 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002218 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002219 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002220 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002221 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002222 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002223 } else {
2224 switch (dev->phy.type) {
2225 case B43_PHYTYPE_N:
2226 if (rev >= 16)
2227 filename = "ucode16_mimo";
2228 else
2229 goto err_no_ucode;
2230 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002231 case B43_PHYTYPE_HT:
2232 if (rev == 29)
2233 filename = "ucode29_mimo";
2234 else
2235 goto err_no_ucode;
2236 break;
2237 case B43_PHYTYPE_LCN:
2238 if (rev == 24)
2239 filename = "ucode24_mimo";
2240 else
2241 goto err_no_ucode;
2242 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002243 default:
2244 goto err_no_ucode;
2245 }
2246 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002247 err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002248 if (err)
2249 goto err_load;
2250
2251 /* Get PCM code */
2252 if ((rev >= 5) && (rev <= 10))
2253 filename = "pcm5";
2254 else if (rev >= 11)
2255 filename = NULL;
2256 else
2257 goto err_no_pcm;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002258 fw->pcm_request_failed = false;
Larry Finger16fc9b02012-12-20 15:55:01 -06002259 err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
Michael Buesch68217832008-05-17 23:43:57 +02002260 if (err == -ENOENT) {
2261 /* We did not find a PCM file? Not fatal, but
2262 * core rev <= 10 must do without hwcrypto then. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002263 fw->pcm_request_failed = true;
Michael Buesch68217832008-05-17 23:43:57 +02002264 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002265 goto err_load;
2266
2267 /* Get initvals */
2268 switch (dev->phy.type) {
2269 case B43_PHYTYPE_A:
2270 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002271 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002272 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2273 filename = "a0g1initvals5";
2274 else
2275 filename = "a0g0initvals5";
2276 } else
2277 goto err_no_initvals;
2278 break;
2279 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002280 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002281 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002282 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002283 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002284 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002285 goto err_no_initvals;
2286 break;
2287 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002288 if (rev >= 16)
2289 filename = "n0initvals16";
2290 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002291 filename = "n0initvals11";
2292 else
2293 goto err_no_initvals;
2294 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002295 case B43_PHYTYPE_LP:
2296 if (rev == 13)
2297 filename = "lp0initvals13";
2298 else if (rev == 14)
2299 filename = "lp0initvals14";
2300 else if (rev >= 15)
2301 filename = "lp0initvals15";
2302 else
2303 goto err_no_initvals;
2304 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002305 case B43_PHYTYPE_HT:
2306 if (rev == 29)
2307 filename = "ht0initvals29";
2308 else
2309 goto err_no_initvals;
2310 break;
2311 case B43_PHYTYPE_LCN:
2312 if (rev == 24)
2313 filename = "lcn0initvals24";
2314 else
2315 goto err_no_initvals;
2316 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002317 default:
2318 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002319 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002320 err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002321 if (err)
2322 goto err_load;
2323
2324 /* Get bandswitch initvals */
2325 switch (dev->phy.type) {
2326 case B43_PHYTYPE_A:
2327 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002328 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002329 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2330 filename = "a0g1bsinitvals5";
2331 else
2332 filename = "a0g0bsinitvals5";
2333 } else if (rev >= 11)
2334 filename = NULL;
2335 else
2336 goto err_no_initvals;
2337 break;
2338 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002339 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002340 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002341 else if (rev >= 11)
2342 filename = NULL;
2343 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002344 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002345 break;
2346 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002347 if (rev >= 16)
2348 filename = "n0bsinitvals16";
2349 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002350 filename = "n0bsinitvals11";
2351 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002352 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002353 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002354 case B43_PHYTYPE_LP:
2355 if (rev == 13)
2356 filename = "lp0bsinitvals13";
2357 else if (rev == 14)
2358 filename = "lp0bsinitvals14";
2359 else if (rev >= 15)
2360 filename = "lp0bsinitvals15";
2361 else
2362 goto err_no_initvals;
2363 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002364 case B43_PHYTYPE_HT:
2365 if (rev == 29)
2366 filename = "ht0bsinitvals29";
2367 else
2368 goto err_no_initvals;
2369 break;
2370 case B43_PHYTYPE_LCN:
2371 if (rev == 24)
2372 filename = "lcn0bsinitvals24";
2373 else
2374 goto err_no_initvals;
2375 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002376 default:
2377 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002378 }
Larry Finger16fc9b02012-12-20 15:55:01 -06002379 err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002380 if (err)
2381 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002382
2383 return 0;
2384
Michael Buesche4d6b792007-09-18 15:39:42 -04002385err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002386 err = ctx->fatal_failure = -EOPNOTSUPP;
2387 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2388 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002389 goto error;
2390
2391err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002392 err = ctx->fatal_failure = -EOPNOTSUPP;
2393 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2394 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002395 goto error;
2396
2397err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002398 err = ctx->fatal_failure = -EOPNOTSUPP;
2399 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2400 "is required for your device (wl-core rev %u)\n", rev);
2401 goto error;
2402
2403err_load:
2404 /* We failed to load this firmware image. The error message
2405 * already is in ctx->errors. Return and let our caller decide
2406 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002407 goto error;
2408
2409error:
2410 b43_release_firmware(dev);
2411 return err;
2412}
2413
Larry Finger6b6fa582012-03-08 22:27:46 -06002414static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
2415static void b43_one_core_detach(struct b43_bus_dev *dev);
Larry Finger4dbfb7d2014-01-12 15:11:37 -06002416static int b43_rng_init(struct b43_wl *wl);
Larry Finger6b6fa582012-03-08 22:27:46 -06002417
2418static void b43_request_firmware(struct work_struct *work)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002419{
Larry Finger6b6fa582012-03-08 22:27:46 -06002420 struct b43_wl *wl = container_of(work,
2421 struct b43_wl, firmware_load);
2422 struct b43_wldev *dev = wl->current_dev;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002423 struct b43_request_fw_context *ctx;
2424 unsigned int i;
2425 int err;
2426 const char *errmsg;
2427
2428 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2429 if (!ctx)
Larry Finger6b6fa582012-03-08 22:27:46 -06002430 return;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002431 ctx->dev = dev;
2432
2433 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2434 err = b43_try_request_fw(ctx);
2435 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002436 goto start_ieee80211; /* Successfully loaded it. */
2437 /* Was fw version known? */
2438 if (ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002439 goto out;
2440
Larry Finger6b6fa582012-03-08 22:27:46 -06002441 /* proprietary fw not found, try open source */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002442 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2443 err = b43_try_request_fw(ctx);
2444 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002445 goto start_ieee80211; /* Successfully loaded it. */
2446 if(ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002447 goto out;
2448
2449 /* Could not find a usable firmware. Print the errors. */
2450 for (i = 0; i < B43_NR_FWTYPES; i++) {
2451 errmsg = ctx->errors[i];
2452 if (strlen(errmsg))
Kees Cookd2305b52013-05-10 14:48:21 -07002453 b43err(dev->wl, "%s", errmsg);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002454 }
2455 b43_print_fw_helptext(dev->wl, 1);
Larry Finger6b6fa582012-03-08 22:27:46 -06002456 goto out;
2457
2458start_ieee80211:
2459 err = ieee80211_register_hw(wl->hw);
2460 if (err)
2461 goto err_one_core_detach;
2462 b43_leds_register(wl->current_dev);
Larry Finger4dbfb7d2014-01-12 15:11:37 -06002463
2464 /* Register HW RNG driver */
2465 b43_rng_init(wl);
2466
Larry Finger6b6fa582012-03-08 22:27:46 -06002467 goto out;
2468
2469err_one_core_detach:
2470 b43_one_core_detach(dev->dev);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002471
2472out:
2473 kfree(ctx);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002474}
2475
Michael Buesche4d6b792007-09-18 15:39:42 -04002476static int b43_upload_microcode(struct b43_wldev *dev)
2477{
John W. Linville652caa52010-07-29 13:27:28 -04002478 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002479 const size_t hdr_len = sizeof(struct b43_fw_header);
2480 const __be32 *data;
2481 unsigned int i, len;
2482 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002483 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002484 int err = 0;
2485
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002486 /* Jump the microcode PSM to offset 0 */
2487 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2488 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2489 macctl |= B43_MACCTL_PSM_JMP0;
2490 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2491 /* Zero out all microcode PSM registers and shared memory. */
2492 for (i = 0; i < 64; i++)
2493 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2494 for (i = 0; i < 4096; i += 2)
2495 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2496
Michael Buesche4d6b792007-09-18 15:39:42 -04002497 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002498 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2499 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002500 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2501 for (i = 0; i < len; i++) {
2502 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2503 udelay(10);
2504 }
2505
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002506 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002507 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002508 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2509 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002510 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2511 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2512 /* No need for autoinc bit in SHM_HW */
2513 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2514 for (i = 0; i < len; i++) {
2515 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2516 udelay(10);
2517 }
2518 }
2519
2520 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002521
2522 /* Start the microcode PSM */
Rafał Miłecki50566352012-01-02 19:31:21 +01002523 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
2524 B43_MACCTL_PSM_RUN);
Michael Buesche4d6b792007-09-18 15:39:42 -04002525
2526 /* Wait for the microcode to load and respond */
2527 i = 0;
2528 while (1) {
2529 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2530 if (tmp == B43_IRQ_MAC_SUSPENDED)
2531 break;
2532 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002533 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002534 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002535 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002536 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002537 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002538 }
Michael Buesche175e992009-09-11 18:31:32 +02002539 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002540 }
2541 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2542
2543 /* Get and check the revisions. */
2544 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2545 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2546 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2547 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2548
2549 if (fwrev <= 0x128) {
2550 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2551 "binary drivers older than version 4.x is unsupported. "
2552 "You must upgrade your firmware files.\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002553 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002554 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002555 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002556 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002557 dev->fw.rev = fwrev;
2558 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002559 if (dev->fw.rev >= 598)
2560 dev->fw.hdr_format = B43_FW_HDR_598;
2561 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002562 dev->fw.hdr_format = B43_FW_HDR_410;
2563 else
2564 dev->fw.hdr_format = B43_FW_HDR_351;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002565 dev->fw.opensource = (fwdate == 0xFFFF);
2566
Michael Buesch403a3a12009-06-08 21:04:57 +02002567 /* Default to use-all-queues. */
2568 dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
2569 dev->qos_enabled = !!modparam_qos;
2570 /* Default to firmware/hardware crypto acceleration. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002571 dev->hwcrypto_enabled = true;
Michael Buesch403a3a12009-06-08 21:04:57 +02002572
Michael Buesche48b0ee2008-05-17 22:44:35 +02002573 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002574 u16 fwcapa;
2575
Michael Buesche48b0ee2008-05-17 22:44:35 +02002576 /* Patchlevel info is encoded in the "time" field. */
2577 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002578 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2579 dev->fw.rev, dev->fw.patch);
2580
2581 fwcapa = b43_fwcapa_read(dev);
2582 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2583 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2584 /* Disable hardware crypto and fall back to software crypto. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002585 dev->hwcrypto_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002586 }
2587 if (!(fwcapa & B43_FWCAPA_QOS)) {
2588 b43info(dev->wl, "QoS not supported by firmware\n");
2589 /* Disable QoS. Tweak hw->queues to 1. It will be restored before
2590 * ieee80211_unregister to make sure the networking core can
2591 * properly free possible resources. */
2592 dev->wl->hw->queues = 1;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002593 dev->qos_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002594 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002595 } else {
2596 b43info(dev->wl, "Loading firmware version %u.%u "
2597 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2598 fwrev, fwpatch,
2599 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2600 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002601 if (dev->fw.pcm_request_failed) {
2602 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2603 "Hardware accelerated cryptography is disabled.\n");
2604 b43_print_fw_helptext(dev->wl, 0);
2605 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002606 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002607
John W. Linville652caa52010-07-29 13:27:28 -04002608 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2609 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002610 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002611
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002612 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002613 /* We're over the deadline, but we keep support for old fw
2614 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d82008-01-28 14:47:41 -08002615 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002616 "Support for old firmware will be removed soon "
2617 "(official deadline was July 2008).\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002618 b43_print_fw_helptext(dev->wl, 0);
2619 }
2620
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002621 return 0;
2622
2623error:
Rafał Miłecki50566352012-01-02 19:31:21 +01002624 /* Stop the microcode PSM. */
2625 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
2626 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002627
Michael Buesche4d6b792007-09-18 15:39:42 -04002628 return err;
2629}
2630
2631static int b43_write_initvals(struct b43_wldev *dev,
2632 const struct b43_iv *ivals,
2633 size_t count,
2634 size_t array_size)
2635{
2636 const struct b43_iv *iv;
2637 u16 offset;
2638 size_t i;
2639 bool bit32;
2640
2641 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2642 iv = ivals;
2643 for (i = 0; i < count; i++) {
2644 if (array_size < sizeof(iv->offset_size))
2645 goto err_format;
2646 array_size -= sizeof(iv->offset_size);
2647 offset = be16_to_cpu(iv->offset_size);
2648 bit32 = !!(offset & B43_IV_32BIT);
2649 offset &= B43_IV_OFFSET_MASK;
2650 if (offset >= 0x1000)
2651 goto err_format;
2652 if (bit32) {
2653 u32 value;
2654
2655 if (array_size < sizeof(iv->data.d32))
2656 goto err_format;
2657 array_size -= sizeof(iv->data.d32);
2658
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002659 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002660 b43_write32(dev, offset, value);
2661
2662 iv = (const struct b43_iv *)((const uint8_t *)iv +
2663 sizeof(__be16) +
2664 sizeof(__be32));
2665 } else {
2666 u16 value;
2667
2668 if (array_size < sizeof(iv->data.d16))
2669 goto err_format;
2670 array_size -= sizeof(iv->data.d16);
2671
2672 value = be16_to_cpu(iv->data.d16);
2673 b43_write16(dev, offset, value);
2674
2675 iv = (const struct b43_iv *)((const uint8_t *)iv +
2676 sizeof(__be16) +
2677 sizeof(__be16));
2678 }
2679 }
2680 if (array_size)
2681 goto err_format;
2682
2683 return 0;
2684
2685err_format:
2686 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002687 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002688
2689 return -EPROTO;
2690}
2691
2692static int b43_upload_initvals(struct b43_wldev *dev)
2693{
2694 const size_t hdr_len = sizeof(struct b43_fw_header);
2695 const struct b43_fw_header *hdr;
2696 struct b43_firmware *fw = &dev->fw;
2697 const struct b43_iv *ivals;
2698 size_t count;
2699 int err;
2700
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002701 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2702 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002703 count = be32_to_cpu(hdr->size);
2704 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002705 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002706 if (err)
2707 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002708 if (fw->initvals_band.data) {
2709 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2710 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002711 count = be32_to_cpu(hdr->size);
2712 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002713 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002714 if (err)
2715 goto out;
2716 }
2717out:
2718
2719 return err;
2720}
2721
2722/* Initialize the GPIOs
2723 * http://bcm-specs.sipsolutions.net/GPIO
2724 */
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002725static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002726{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002727 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002728
2729#ifdef CONFIG_SSB_DRIVER_PCICORE
2730 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2731#else
2732 return bus->chipco.dev;
2733#endif
2734}
2735
Michael Buesche4d6b792007-09-18 15:39:42 -04002736static int b43_gpio_init(struct b43_wldev *dev)
2737{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002738 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002739 u32 mask, set;
2740
Rafał Miłecki50566352012-01-02 19:31:21 +01002741 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
2742 b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04002743
2744 mask = 0x0000001F;
2745 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002746 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002747 mask |= 0x0060;
2748 set |= 0x0060;
2749 }
Hauke Mehrtens58098022012-02-28 20:45:06 +01002750 if (dev->dev->chip_id == 0x5354)
2751 set &= 0xff02;
Michael Buesche4d6b792007-09-18 15:39:42 -04002752 if (0 /* FIXME: conditional unknown */ ) {
2753 b43_write16(dev, B43_MMIO_GPIO_MASK,
2754 b43_read16(dev, B43_MMIO_GPIO_MASK)
2755 | 0x0100);
2756 mask |= 0x0180;
2757 set |= 0x0180;
2758 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002759 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002760 b43_write16(dev, B43_MMIO_GPIO_MASK,
2761 b43_read16(dev, B43_MMIO_GPIO_MASK)
2762 | 0x0200);
2763 mask |= 0x0200;
2764 set |= 0x0200;
2765 }
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002766 if (dev->dev->core_rev >= 2)
Michael Buesche4d6b792007-09-18 15:39:42 -04002767 mask |= 0x0010; /* FIXME: This is redundant. */
2768
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002769 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002770#ifdef CONFIG_B43_BCMA
2771 case B43_BUS_BCMA:
2772 bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
2773 (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
2774 BCMA_CC_GPIOCTL) & mask) | set);
2775 break;
2776#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002777#ifdef CONFIG_B43_SSB
2778 case B43_BUS_SSB:
2779 gpiodev = b43_ssb_gpio_dev(dev);
2780 if (gpiodev)
2781 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2782 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2783 & mask) | set);
2784 break;
2785#endif
2786 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002787
2788 return 0;
2789}
2790
2791/* Turn off all GPIO stuff. Call this on module unload, for example. */
2792static void b43_gpio_cleanup(struct b43_wldev *dev)
2793{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002794 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002795
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002796 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002797#ifdef CONFIG_B43_BCMA
2798 case B43_BUS_BCMA:
2799 bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
2800 0);
2801 break;
2802#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002803#ifdef CONFIG_B43_SSB
2804 case B43_BUS_SSB:
2805 gpiodev = b43_ssb_gpio_dev(dev);
2806 if (gpiodev)
2807 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2808 break;
2809#endif
2810 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002811}
2812
2813/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002814void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002815{
Michael Buesch923fd702008-06-20 18:02:08 +02002816 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2817 u16 fwstate;
2818
2819 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2820 B43_SHM_SH_UCODESTAT);
2821 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2822 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2823 b43err(dev->wl, "b43_mac_enable(): The firmware "
2824 "should be suspended, but current state is %u\n",
2825 fwstate);
2826 }
2827 }
2828
Michael Buesche4d6b792007-09-18 15:39:42 -04002829 dev->mac_suspended--;
2830 B43_WARN_ON(dev->mac_suspended < 0);
2831 if (dev->mac_suspended == 0) {
Rafał Miłecki50566352012-01-02 19:31:21 +01002832 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
Michael Buesche4d6b792007-09-18 15:39:42 -04002833 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2834 B43_IRQ_MAC_SUSPENDED);
2835 /* Commit writes */
2836 b43_read32(dev, B43_MMIO_MACCTL);
2837 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2838 b43_power_saving_ctl_bits(dev, 0);
2839 }
2840}
2841
2842/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002843void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002844{
2845 int i;
2846 u32 tmp;
2847
Michael Buesch05b64b32007-09-28 16:19:03 +02002848 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002849 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002850
Michael Buesche4d6b792007-09-18 15:39:42 -04002851 if (dev->mac_suspended == 0) {
2852 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Rafał Miłecki50566352012-01-02 19:31:21 +01002853 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002854 /* force pci to flush the write */
2855 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002856 for (i = 35; i; i--) {
2857 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2858 if (tmp & B43_IRQ_MAC_SUSPENDED)
2859 goto out;
2860 udelay(10);
2861 }
2862 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002863 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002864 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2865 if (tmp & B43_IRQ_MAC_SUSPENDED)
2866 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002867 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002868 }
2869 b43err(dev->wl, "MAC suspend failed\n");
2870 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002871out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002872 dev->mac_suspended++;
2873}
2874
Rafał Miłecki858a1652011-05-10 16:05:33 +02002875/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2876void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2877{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002878 u32 tmp;
2879
2880 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002881#ifdef CONFIG_B43_BCMA
2882 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002883 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002884 if (on)
2885 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2886 else
2887 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002888 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002889 break;
2890#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002891#ifdef CONFIG_B43_SSB
2892 case B43_BUS_SSB:
2893 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2894 if (on)
2895 tmp |= B43_TMSLOW_MACPHYCLKEN;
2896 else
2897 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2898 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2899 break;
2900#endif
2901 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002902}
2903
Michael Buesche4d6b792007-09-18 15:39:42 -04002904static void b43_adjust_opmode(struct b43_wldev *dev)
2905{
2906 struct b43_wl *wl = dev->wl;
2907 u32 ctl;
2908 u16 cfp_pretbtt;
2909
2910 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2911 /* Reset status to STA infrastructure mode. */
2912 ctl &= ~B43_MACCTL_AP;
2913 ctl &= ~B43_MACCTL_KEEP_CTL;
2914 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2915 ctl &= ~B43_MACCTL_KEEP_BAD;
2916 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002917 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002918 ctl |= B43_MACCTL_INFRA;
2919
Johannes Berg05c914f2008-09-11 00:01:58 +02002920 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2921 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002922 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002923 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002924 ctl &= ~B43_MACCTL_INFRA;
2925
2926 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002927 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002928 if (wl->filter_flags & FIF_FCSFAIL)
2929 ctl |= B43_MACCTL_KEEP_BAD;
2930 if (wl->filter_flags & FIF_PLCPFAIL)
2931 ctl |= B43_MACCTL_KEEP_BADPLCP;
2932 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002933 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002934 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2935 ctl |= B43_MACCTL_BEACPROMISC;
2936
Michael Buesche4d6b792007-09-18 15:39:42 -04002937 /* Workaround: On old hardware the HW-MAC-address-filter
2938 * doesn't work properly, so always run promisc in filter
2939 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002940 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002941 ctl |= B43_MACCTL_PROMISC;
2942
2943 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2944
2945 cfp_pretbtt = 2;
2946 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002947 if (dev->dev->chip_id == 0x4306 &&
2948 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002949 cfp_pretbtt = 100;
2950 else
2951 cfp_pretbtt = 50;
2952 }
2953 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002954
2955 /* FIXME: We don't currently implement the PMQ mechanism,
2956 * so always disable it. If we want to implement PMQ,
2957 * we need to enable it here (clear DISCPMQ) in AP mode.
2958 */
Rafał Miłecki50566352012-01-02 19:31:21 +01002959 if (0 /* ctl & B43_MACCTL_AP */)
2960 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
2961 else
2962 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
Michael Buesche4d6b792007-09-18 15:39:42 -04002963}
2964
2965static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2966{
2967 u16 offset;
2968
2969 if (is_ofdm) {
2970 offset = 0x480;
2971 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2972 } else {
2973 offset = 0x4C0;
2974 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2975 }
2976 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2977 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2978}
2979
2980static void b43_rate_memory_init(struct b43_wldev *dev)
2981{
2982 switch (dev->phy.type) {
2983 case B43_PHYTYPE_A:
2984 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002985 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002986 case B43_PHYTYPE_LP:
Rafał Miłecki6a461c22011-08-12 00:03:25 +02002987 case B43_PHYTYPE_HT:
Rafał Miłecki0b4ff452011-08-31 23:36:16 +02002988 case B43_PHYTYPE_LCN:
Michael Buesche4d6b792007-09-18 15:39:42 -04002989 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2990 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2991 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2992 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2993 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2994 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2995 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2996 if (dev->phy.type == B43_PHYTYPE_A)
2997 break;
2998 /* fallthrough */
2999 case B43_PHYTYPE_B:
3000 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
3001 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
3002 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
3003 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
3004 break;
3005 default:
3006 B43_WARN_ON(1);
3007 }
3008}
3009
Michael Buesch5042c502008-04-05 15:05:00 +02003010/* Set the default values for the PHY TX Control Words. */
3011static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
3012{
3013 u16 ctl = 0;
3014
3015 ctl |= B43_TXH_PHY_ENC_CCK;
3016 ctl |= B43_TXH_PHY_ANT01AUTO;
3017 ctl |= B43_TXH_PHY_TXPWR;
3018
3019 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
3020 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
3021 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
3022}
3023
Michael Buesche4d6b792007-09-18 15:39:42 -04003024/* Set the TX-Antenna for management frames sent by firmware. */
3025static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
3026{
Michael Buesch5042c502008-04-05 15:05:00 +02003027 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003028 u16 tmp;
3029
Michael Buesch5042c502008-04-05 15:05:00 +02003030 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003031
Michael Buesche4d6b792007-09-18 15:39:42 -04003032 /* For ACK/CTS */
3033 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d82008-01-28 14:47:41 -08003034 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003035 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3036 /* For Probe Resposes */
3037 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d82008-01-28 14:47:41 -08003038 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003039 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3040}
3041
3042/* This is the opposite of b43_chip_init() */
3043static void b43_chip_exit(struct b43_wldev *dev)
3044{
Michael Bueschfb111372008-09-02 13:00:34 +02003045 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003046 b43_gpio_cleanup(dev);
3047 /* firmware is released later */
3048}
3049
3050/* Initialize the chip
3051 * http://bcm-specs.sipsolutions.net/ChipInit
3052 */
3053static int b43_chip_init(struct b43_wldev *dev)
3054{
3055 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003056 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003057 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003058 u16 value16;
3059
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003060 /* Initialize the MAC control */
3061 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3062 if (dev->phy.gmode)
3063 macctl |= B43_MACCTL_GMODE;
3064 macctl |= B43_MACCTL_INFRA;
3065 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003066
Michael Buesche4d6b792007-09-18 15:39:42 -04003067 err = b43_upload_microcode(dev);
3068 if (err)
3069 goto out; /* firmware is released later */
3070
3071 err = b43_gpio_init(dev);
3072 if (err)
3073 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003074
Michael Buesche4d6b792007-09-18 15:39:42 -04003075 err = b43_upload_initvals(dev);
3076 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003077 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003078
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003079 /* Turn the Analog on and initialize the PHY. */
3080 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003081 err = b43_phy_init(dev);
3082 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003083 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003084
Michael Bueschef1a6282008-08-27 18:53:02 +02003085 /* Disable Interference Mitigation. */
3086 if (phy->ops->interf_mitigation)
3087 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003088
Michael Bueschef1a6282008-08-27 18:53:02 +02003089 /* Select the antennae */
3090 if (phy->ops->set_rx_antenna)
3091 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003092 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3093
3094 if (phy->type == B43_PHYTYPE_B) {
3095 value16 = b43_read16(dev, 0x005E);
3096 value16 |= 0x0004;
3097 b43_write16(dev, 0x005E, value16);
3098 }
3099 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003100 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003101 b43_write32(dev, 0x010C, 0x01000000);
3102
Rafał Miłecki50566352012-01-02 19:31:21 +01003103 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
3104 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003105
Michael Buesche4d6b792007-09-18 15:39:42 -04003106 /* Probe Response Timeout value */
3107 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
3108 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
3109
3110 /* Initially set the wireless operation mode. */
3111 b43_adjust_opmode(dev);
3112
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003113 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003114 b43_write16(dev, 0x060E, 0x0000);
3115 b43_write16(dev, 0x0610, 0x8000);
3116 b43_write16(dev, 0x0604, 0x0000);
3117 b43_write16(dev, 0x0606, 0x0200);
3118 } else {
3119 b43_write32(dev, 0x0188, 0x80000000);
3120 b43_write32(dev, 0x018C, 0x02000000);
3121 }
3122 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
Thommy Jakobsson5219d3d2013-04-23 21:45:11 +02003123 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
Michael Buesche4d6b792007-09-18 15:39:42 -04003124 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3125 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3126 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3127 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3128 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3129
Rafał Miłecki858a1652011-05-10 16:05:33 +02003130 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003131
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003132 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003133#ifdef CONFIG_B43_BCMA
3134 case B43_BUS_BCMA:
3135 /* FIXME: 0xE74 is quite common, but should be read from CC */
3136 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3137 break;
3138#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003139#ifdef CONFIG_B43_SSB
3140 case B43_BUS_SSB:
3141 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3142 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3143 break;
3144#endif
3145 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003146
3147 err = 0;
3148 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003149out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003150 return err;
3151
Larry Finger1a8d1222007-12-14 13:59:11 +01003152err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003153 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003154 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003155}
3156
Michael Buesche4d6b792007-09-18 15:39:42 -04003157static void b43_periodic_every60sec(struct b43_wldev *dev)
3158{
Michael Bueschef1a6282008-08-27 18:53:02 +02003159 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003160
Michael Bueschef1a6282008-08-27 18:53:02 +02003161 if (ops->pwork_60sec)
3162 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003163
3164 /* Force check the TX power emission now. */
3165 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003166}
3167
3168static void b43_periodic_every30sec(struct b43_wldev *dev)
3169{
3170 /* Update device statistics. */
3171 b43_calculate_link_quality(dev);
3172}
3173
3174static void b43_periodic_every15sec(struct b43_wldev *dev)
3175{
3176 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003177 u16 wdr;
3178
3179 if (dev->fw.opensource) {
3180 /* Check if the firmware is still alive.
3181 * It will reset the watchdog counter to 0 in its idle loop. */
3182 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3183 if (unlikely(wdr)) {
3184 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3185 b43_controller_restart(dev, "Firmware watchdog");
3186 return;
3187 } else {
3188 b43_shm_write16(dev, B43_SHM_SCRATCH,
3189 B43_WATCHDOG_REG, 1);
3190 }
3191 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003192
Michael Bueschef1a6282008-08-27 18:53:02 +02003193 if (phy->ops->pwork_15sec)
3194 phy->ops->pwork_15sec(dev);
3195
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003196 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3197 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003198
3199#if B43_DEBUG
3200 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3201 unsigned int i;
3202
3203 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3204 dev->irq_count / 15,
3205 dev->tx_count / 15,
3206 dev->rx_count / 15);
3207 dev->irq_count = 0;
3208 dev->tx_count = 0;
3209 dev->rx_count = 0;
3210 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3211 if (dev->irq_bit_count[i]) {
3212 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3213 dev->irq_bit_count[i] / 15, i, (1 << i));
3214 dev->irq_bit_count[i] = 0;
3215 }
3216 }
3217 }
3218#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003219}
3220
Michael Buesche4d6b792007-09-18 15:39:42 -04003221static void do_periodic_work(struct b43_wldev *dev)
3222{
3223 unsigned int state;
3224
3225 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003226 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003227 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003228 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003229 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003230 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003231}
3232
Michael Buesch05b64b32007-09-28 16:19:03 +02003233/* Periodic work locking policy:
3234 * The whole periodic work handler is protected by
3235 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003236 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003237 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003238static void b43_periodic_work_handler(struct work_struct *work)
3239{
Michael Buesch05b64b32007-09-28 16:19:03 +02003240 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3241 periodic_work.work);
3242 struct b43_wl *wl = dev->wl;
3243 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003244
Michael Buesch05b64b32007-09-28 16:19:03 +02003245 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003246
3247 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3248 goto out;
3249 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3250 goto out_requeue;
3251
Michael Buesch05b64b32007-09-28 16:19:03 +02003252 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003253
Michael Buesche4d6b792007-09-18 15:39:42 -04003254 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003255out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003256 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3257 delay = msecs_to_jiffies(50);
3258 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003259 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003260 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003261out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003262 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003263}
3264
3265static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3266{
3267 struct delayed_work *work = &dev->periodic_work;
3268
3269 dev->periodic_state = 0;
3270 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003271 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003272}
3273
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003274/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003275static int b43_validate_chipaccess(struct b43_wldev *dev)
3276{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003277 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003278
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003279 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3280 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003281
3282 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003283 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3284 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3285 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003286 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3287 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003288 goto error;
3289
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003290 /* Check if unaligned 32bit SHM_SHARED access works properly.
3291 * However, don't bail out on failure, because it's noncritical. */
3292 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3293 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3294 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3295 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3296 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3297 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3298 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3299 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3300 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3301 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3302 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3303 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3304
3305 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3306 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003307
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003308 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003309 /* The 32bit register shadows the two 16bit registers
3310 * with update sideeffects. Validate this. */
3311 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3312 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3313 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3314 goto error;
3315 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3316 goto error;
3317 }
3318 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3319
3320 v = b43_read32(dev, B43_MMIO_MACCTL);
3321 v |= B43_MACCTL_GMODE;
3322 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003323 goto error;
3324
3325 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003326error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003327 b43err(dev->wl, "Failed to validate the chipaccess\n");
3328 return -ENODEV;
3329}
3330
3331static void b43_security_init(struct b43_wldev *dev)
3332{
Michael Buesche4d6b792007-09-18 15:39:42 -04003333 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3334 /* KTP is a word address, but we address SHM bytewise.
3335 * So multiply by two.
3336 */
3337 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003338 /* Number of RCMTA address slots */
3339 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3340 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003341 b43_clear_keys(dev);
3342}
3343
Michael Buesch616de352009-03-29 13:19:31 +02003344#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003345static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003346{
3347 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003348 struct b43_wldev *dev;
3349 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003350
Michael Buescha78b3bb2009-09-11 21:44:05 +02003351 mutex_lock(&wl->mutex);
3352 dev = wl->current_dev;
3353 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3354 *data = b43_read16(dev, B43_MMIO_RNG);
3355 count = sizeof(u16);
3356 }
3357 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003358
Michael Buescha78b3bb2009-09-11 21:44:05 +02003359 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003360}
Michael Buesch616de352009-03-29 13:19:31 +02003361#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003362
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003363static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003364{
Michael Buesch616de352009-03-29 13:19:31 +02003365#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003366 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003367 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003368#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003369}
3370
3371static int b43_rng_init(struct b43_wl *wl)
3372{
Michael Buesch616de352009-03-29 13:19:31 +02003373 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003374
Michael Buesch616de352009-03-29 13:19:31 +02003375#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003376 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3377 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3378 wl->rng.name = wl->rng_name;
3379 wl->rng.data_read = b43_rng_read;
3380 wl->rng.priv = (unsigned long)wl;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003381 wl->rng_initialized = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04003382 err = hwrng_register(&wl->rng);
3383 if (err) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00003384 wl->rng_initialized = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003385 b43err(wl, "Failed to register the random "
3386 "number generator (%d)\n", err);
3387 }
Michael Buesch616de352009-03-29 13:19:31 +02003388#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003389
3390 return err;
3391}
3392
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003393static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003394{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003395 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3396 struct b43_wldev *dev;
3397 struct sk_buff *skb;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003398 int queue_num;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003399 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003400
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003401 mutex_lock(&wl->mutex);
3402 dev = wl->current_dev;
3403 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3404 mutex_unlock(&wl->mutex);
3405 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003406 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003407
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003408 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
3409 while (skb_queue_len(&wl->tx_queue[queue_num])) {
3410 skb = skb_dequeue(&wl->tx_queue[queue_num]);
3411 if (b43_using_pio_transfers(dev))
3412 err = b43_pio_tx(dev, skb);
3413 else
3414 err = b43_dma_tx(dev, skb);
3415 if (err == -ENOSPC) {
3416 wl->tx_queue_stopped[queue_num] = 1;
3417 ieee80211_stop_queue(wl->hw, queue_num);
3418 skb_queue_head(&wl->tx_queue[queue_num], skb);
3419 break;
3420 }
3421 if (unlikely(err))
Felix Fietkau6afc22b2012-12-10 17:40:21 +01003422 ieee80211_free_txskb(wl->hw, skb);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003423 err = 0;
3424 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003425
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003426 if (!err)
3427 wl->tx_queue_stopped[queue_num] = 0;
Michael Buesch21a75d72008-04-25 19:29:08 +02003428 }
3429
Michael Buesch990b86f2009-09-12 00:48:03 +02003430#if B43_DEBUG
3431 dev->tx_count++;
3432#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003433 mutex_unlock(&wl->mutex);
3434}
Michael Buesch21a75d72008-04-25 19:29:08 +02003435
Johannes Berg7bb45682011-02-24 14:42:06 +01003436static void b43_op_tx(struct ieee80211_hw *hw,
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003437 struct sk_buff *skb)
3438{
3439 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003440
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003441 if (unlikely(skb->len < 2 + 2 + 6)) {
3442 /* Too short, this can't be a valid frame. */
Felix Fietkau6afc22b2012-12-10 17:40:21 +01003443 ieee80211_free_txskb(hw, skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003444 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003445 }
3446 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3447
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003448 skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
3449 if (!wl->tx_queue_stopped[skb->queue_mapping]) {
3450 ieee80211_queue_work(wl->hw, &wl->tx_work);
3451 } else {
3452 ieee80211_stop_queue(wl->hw, skb->queue_mapping);
3453 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003454}
3455
Michael Buesche6f5b932008-03-05 21:18:49 +01003456static void b43_qos_params_upload(struct b43_wldev *dev,
3457 const struct ieee80211_tx_queue_params *p,
3458 u16 shm_offset)
3459{
3460 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003461 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003462 unsigned int i;
3463
Michael Bueschb0544eb2009-09-06 15:42:45 +02003464 if (!dev->qos_enabled)
3465 return;
3466
Johannes Berg0b576642008-07-15 02:08:24 -07003467 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003468
3469 memset(&params, 0, sizeof(params));
3470
3471 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003472 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3473 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3474 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3475 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003476 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003477 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003478
3479 for (i = 0; i < ARRAY_SIZE(params); i++) {
3480 if (i == B43_QOSPARAM_STATUS) {
3481 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3482 shm_offset + (i * 2));
3483 /* Mark the parameters as updated. */
3484 tmp |= 0x100;
3485 b43_shm_write16(dev, B43_SHM_SHARED,
3486 shm_offset + (i * 2),
3487 tmp);
3488 } else {
3489 b43_shm_write16(dev, B43_SHM_SHARED,
3490 shm_offset + (i * 2),
3491 params[i]);
3492 }
3493 }
3494}
3495
Michael Bueschc40c1122008-09-06 16:21:47 +02003496/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3497static const u16 b43_qos_shm_offsets[] = {
3498 /* [mac80211-queue-nr] = SHM_OFFSET, */
3499 [0] = B43_QOS_VOICE,
3500 [1] = B43_QOS_VIDEO,
3501 [2] = B43_QOS_BESTEFFORT,
3502 [3] = B43_QOS_BACKGROUND,
3503};
3504
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003505/* Update all QOS parameters in hardware. */
3506static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003507{
3508 struct b43_wl *wl = dev->wl;
3509 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003510 unsigned int i;
3511
Michael Bueschb0544eb2009-09-06 15:42:45 +02003512 if (!dev->qos_enabled)
3513 return;
3514
Michael Bueschc40c1122008-09-06 16:21:47 +02003515 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3516 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003517
3518 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003519 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3520 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003521 b43_qos_params_upload(dev, &(params->p),
3522 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003523 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003524 b43_mac_enable(dev);
3525}
3526
3527static void b43_qos_clear(struct b43_wl *wl)
3528{
3529 struct b43_qos_params *params;
3530 unsigned int i;
3531
Michael Bueschc40c1122008-09-06 16:21:47 +02003532 /* Initialize QoS parameters to sane defaults. */
3533
3534 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3535 ARRAY_SIZE(wl->qos_params));
3536
Michael Buesche6f5b932008-03-05 21:18:49 +01003537 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3538 params = &(wl->qos_params[i]);
3539
Michael Bueschc40c1122008-09-06 16:21:47 +02003540 switch (b43_qos_shm_offsets[i]) {
3541 case B43_QOS_VOICE:
3542 params->p.txop = 0;
3543 params->p.aifs = 2;
3544 params->p.cw_min = 0x0001;
3545 params->p.cw_max = 0x0001;
3546 break;
3547 case B43_QOS_VIDEO:
3548 params->p.txop = 0;
3549 params->p.aifs = 2;
3550 params->p.cw_min = 0x0001;
3551 params->p.cw_max = 0x0001;
3552 break;
3553 case B43_QOS_BESTEFFORT:
3554 params->p.txop = 0;
3555 params->p.aifs = 3;
3556 params->p.cw_min = 0x0001;
3557 params->p.cw_max = 0x03FF;
3558 break;
3559 case B43_QOS_BACKGROUND:
3560 params->p.txop = 0;
3561 params->p.aifs = 7;
3562 params->p.cw_min = 0x0001;
3563 params->p.cw_max = 0x03FF;
3564 break;
3565 default:
3566 B43_WARN_ON(1);
3567 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003568 }
3569}
3570
3571/* Initialize the core's QOS capabilities */
3572static void b43_qos_init(struct b43_wldev *dev)
3573{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003574 if (!dev->qos_enabled) {
3575 /* Disable QOS support. */
3576 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3577 b43_write16(dev, B43_MMIO_IFSCTL,
3578 b43_read16(dev, B43_MMIO_IFSCTL)
3579 & ~B43_MMIO_IFSCTL_USE_EDCF);
3580 b43dbg(dev->wl, "QoS disabled\n");
3581 return;
3582 }
3583
Michael Buesche6f5b932008-03-05 21:18:49 +01003584 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003585 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003586
3587 /* Enable QOS support. */
3588 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3589 b43_write16(dev, B43_MMIO_IFSCTL,
3590 b43_read16(dev, B43_MMIO_IFSCTL)
3591 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003592 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003593}
3594
Eliad Peller8a3a3c82011-10-02 10:15:52 +02003595static int b43_op_conf_tx(struct ieee80211_hw *hw,
3596 struct ieee80211_vif *vif, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003597 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003598{
Michael Buesche6f5b932008-03-05 21:18:49 +01003599 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003600 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003601 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003602 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003603
3604 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3605 /* Queue not available or don't support setting
3606 * params on this queue. Return success to not
3607 * confuse mac80211. */
3608 return 0;
3609 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003610 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3611 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003612
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003613 mutex_lock(&wl->mutex);
3614 dev = wl->current_dev;
3615 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3616 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003617
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003618 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3619 b43_mac_suspend(dev);
3620 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3621 b43_qos_shm_offsets[queue]);
3622 b43_mac_enable(dev);
3623 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003624
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003625out_unlock:
3626 mutex_unlock(&wl->mutex);
3627
3628 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003629}
3630
Michael Buesch40faacc2007-10-28 16:29:32 +01003631static int b43_op_get_stats(struct ieee80211_hw *hw,
3632 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003633{
3634 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003635
Michael Buesch36dbd952009-09-04 22:51:29 +02003636 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003637 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003638 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003639
3640 return 0;
3641}
3642
Eliad Peller37a41b42011-09-21 14:06:11 +03003643static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003644{
3645 struct b43_wl *wl = hw_to_b43_wl(hw);
3646 struct b43_wldev *dev;
3647 u64 tsf;
3648
3649 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003650 dev = wl->current_dev;
3651
3652 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3653 b43_tsf_read(dev, &tsf);
3654 else
3655 tsf = 0;
3656
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003657 mutex_unlock(&wl->mutex);
3658
3659 return tsf;
3660}
3661
Eliad Peller37a41b42011-09-21 14:06:11 +03003662static void b43_op_set_tsf(struct ieee80211_hw *hw,
3663 struct ieee80211_vif *vif, u64 tsf)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003664{
3665 struct b43_wl *wl = hw_to_b43_wl(hw);
3666 struct b43_wldev *dev;
3667
3668 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003669 dev = wl->current_dev;
3670
3671 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3672 b43_tsf_write(dev, tsf);
3673
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003674 mutex_unlock(&wl->mutex);
3675}
3676
Michael Buesche4d6b792007-09-18 15:39:42 -04003677static void b43_put_phy_into_reset(struct b43_wldev *dev)
3678{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003679 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003680
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003681 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003682#ifdef CONFIG_B43_BCMA
3683 case B43_BUS_BCMA:
3684 b43err(dev->wl,
3685 "Putting PHY into reset not supported on BCMA\n");
3686 break;
3687#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003688#ifdef CONFIG_B43_SSB
3689 case B43_BUS_SSB:
3690 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3691 tmp &= ~B43_TMSLOW_GMODE;
3692 tmp |= B43_TMSLOW_PHYRESET;
3693 tmp |= SSB_TMSLOW_FGC;
3694 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3695 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003696
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003697 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3698 tmp &= ~SSB_TMSLOW_FGC;
3699 tmp |= B43_TMSLOW_PHYRESET;
3700 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3701 msleep(1);
3702
3703 break;
3704#endif
3705 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003706}
3707
John Daiker99da1852009-02-24 02:16:42 -08003708static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003709{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003710 switch (band) {
3711 case IEEE80211_BAND_5GHZ:
3712 return "5";
3713 case IEEE80211_BAND_2GHZ:
3714 return "2.4";
3715 default:
3716 break;
3717 }
3718 B43_WARN_ON(1);
3719 return "";
3720}
3721
3722/* Expects wl->mutex locked */
3723static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3724{
3725 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003726 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003727 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003728 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003729 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003730 int prev_status;
3731
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003732 /* Find a device and PHY which supports the band. */
3733 list_for_each_entry(d, &wl->devlist, list) {
3734 switch (chan->band) {
3735 case IEEE80211_BAND_5GHZ:
3736 if (d->phy.supports_5ghz) {
3737 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003738 gmode = false;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003739 }
3740 break;
3741 case IEEE80211_BAND_2GHZ:
3742 if (d->phy.supports_2ghz) {
3743 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003744 gmode = true;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003745 }
3746 break;
3747 default:
3748 B43_WARN_ON(1);
3749 return -EINVAL;
3750 }
3751 if (up_dev)
3752 break;
3753 }
3754 if (!up_dev) {
3755 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3756 band_to_string(chan->band));
3757 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003758 }
3759 if ((up_dev == wl->current_dev) &&
3760 (!!wl->current_dev->phy.gmode == !!gmode)) {
3761 /* This device is already running. */
3762 return 0;
3763 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003764 b43dbg(wl, "Switching to %s-GHz band\n",
3765 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003766 down_dev = wl->current_dev;
3767
3768 prev_status = b43_status(down_dev);
3769 /* Shutdown the currently running core. */
3770 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003771 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003772 if (prev_status >= B43_STAT_INITIALIZED)
3773 b43_wireless_core_exit(down_dev);
3774
3775 if (down_dev != up_dev) {
3776 /* We switch to a different core, so we put PHY into
3777 * RESET on the old core. */
3778 b43_put_phy_into_reset(down_dev);
3779 }
3780
3781 /* Now start the new core. */
3782 up_dev->phy.gmode = gmode;
3783 if (prev_status >= B43_STAT_INITIALIZED) {
3784 err = b43_wireless_core_init(up_dev);
3785 if (err) {
3786 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003787 "selected %s-GHz band\n",
3788 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003789 goto init_failure;
3790 }
3791 }
3792 if (prev_status >= B43_STAT_STARTED) {
3793 err = b43_wireless_core_start(up_dev);
3794 if (err) {
3795 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003796 "selected %s-GHz band\n",
3797 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003798 b43_wireless_core_exit(up_dev);
3799 goto init_failure;
3800 }
3801 }
3802 B43_WARN_ON(b43_status(up_dev) != prev_status);
3803
3804 wl->current_dev = up_dev;
3805
3806 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003807init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003808 /* Whoops, failed to init the new core. No core is operating now. */
3809 wl->current_dev = NULL;
3810 return err;
3811}
3812
Johannes Berg9124b072008-10-14 19:17:54 +02003813/* Write the short and long frame retry limit values. */
3814static void b43_set_retry_limits(struct b43_wldev *dev,
3815 unsigned int short_retry,
3816 unsigned int long_retry)
3817{
3818 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3819 * the chip-internal counter. */
3820 short_retry = min(short_retry, (unsigned int)0xF);
3821 long_retry = min(long_retry, (unsigned int)0xF);
3822
3823 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3824 short_retry);
3825 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3826 long_retry);
3827}
3828
Johannes Berge8975582008-10-09 12:18:51 +02003829static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003830{
3831 struct b43_wl *wl = hw_to_b43_wl(hw);
3832 struct b43_wldev *dev;
3833 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003834 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003835 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003836 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003837 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003838
Michael Buesche4d6b792007-09-18 15:39:42 -04003839 mutex_lock(&wl->mutex);
3840
Felix Fietkau2a190322011-08-10 13:50:30 -06003841 dev = wl->current_dev;
3842
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003843 /* Switch the band (if necessary). This might change the active core. */
3844 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003845 if (err)
3846 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003847
3848 /* Need to reload all settings if the core changed */
3849 if (dev != wl->current_dev) {
3850 dev = wl->current_dev;
3851 changed = ~0;
3852 reload_bss = true;
3853 }
3854
Michael Buesche4d6b792007-09-18 15:39:42 -04003855 phy = &dev->phy;
3856
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003857 if (conf_is_ht(conf))
3858 phy->is_40mhz =
3859 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3860 else
3861 phy->is_40mhz = false;
3862
Michael Bueschd10d0e52008-12-18 22:13:39 +01003863 b43_mac_suspend(dev);
3864
Johannes Berg9124b072008-10-14 19:17:54 +02003865 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3866 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3867 conf->long_frame_max_tx_count);
3868 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3869 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003870 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003871
3872 /* Switch to the requested channel.
3873 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003874 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003875 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003876
Johannes Berg0869aea2009-10-28 10:03:35 +01003877 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003878
Michael Buesche4d6b792007-09-18 15:39:42 -04003879 /* Adjust the desired TX power level. */
3880 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003881 if (conf->power_level != phy->desired_txpower) {
3882 phy->desired_txpower = conf->power_level;
3883 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3884 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003885 }
3886 }
3887
3888 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003889 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003890 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003891 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003892 if (phy->ops->set_rx_antenna)
3893 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003894
Larry Fingerfd4973c2009-06-20 12:58:11 -05003895 if (wl->radio_enabled != phy->radio_on) {
3896 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003897 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003898 b43info(dev->wl, "Radio turned on by software\n");
3899 if (!dev->radio_hw_enable) {
3900 b43info(dev->wl, "The hardware RF-kill button "
3901 "still turns the radio physically off. "
3902 "Press the button to turn it on.\n");
3903 }
3904 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003905 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003906 b43info(dev->wl, "Radio turned off by software\n");
3907 }
3908 }
3909
Michael Bueschd10d0e52008-12-18 22:13:39 +01003910out_mac_enable:
3911 b43_mac_enable(dev);
3912out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003913 mutex_unlock(&wl->mutex);
3914
Felix Fietkau2a190322011-08-10 13:50:30 -06003915 if (wl->vif && reload_bss)
3916 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3917
Michael Buesche4d6b792007-09-18 15:39:42 -04003918 return err;
3919}
3920
Johannes Berg881d9482009-01-21 15:13:48 +01003921static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003922{
3923 struct ieee80211_supported_band *sband =
3924 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3925 struct ieee80211_rate *rate;
3926 int i;
3927 u16 basic, direct, offset, basic_offset, rateptr;
3928
3929 for (i = 0; i < sband->n_bitrates; i++) {
3930 rate = &sband->bitrates[i];
3931
3932 if (b43_is_cck_rate(rate->hw_value)) {
3933 direct = B43_SHM_SH_CCKDIRECT;
3934 basic = B43_SHM_SH_CCKBASIC;
3935 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3936 offset &= 0xF;
3937 } else {
3938 direct = B43_SHM_SH_OFDMDIRECT;
3939 basic = B43_SHM_SH_OFDMBASIC;
3940 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3941 offset &= 0xF;
3942 }
3943
3944 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3945
3946 if (b43_is_cck_rate(rate->hw_value)) {
3947 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3948 basic_offset &= 0xF;
3949 } else {
3950 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3951 basic_offset &= 0xF;
3952 }
3953
3954 /*
3955 * Get the pointer that we need to point to
3956 * from the direct map
3957 */
3958 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3959 direct + 2 * basic_offset);
3960 /* and write it to the basic map */
3961 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3962 rateptr);
3963 }
3964}
3965
3966static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3967 struct ieee80211_vif *vif,
3968 struct ieee80211_bss_conf *conf,
3969 u32 changed)
3970{
3971 struct b43_wl *wl = hw_to_b43_wl(hw);
3972 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003973
3974 mutex_lock(&wl->mutex);
3975
3976 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003977 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003978 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003979
3980 B43_WARN_ON(wl->vif != vif);
3981
3982 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003983 if (conf->bssid)
3984 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3985 else
3986 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003987 }
3988
Johannes Berg3f0d8432009-05-18 10:53:18 +02003989 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3990 if (changed & BSS_CHANGED_BEACON &&
3991 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3992 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3993 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3994 b43_update_templates(wl);
3995
3996 if (changed & BSS_CHANGED_BSSID)
3997 b43_write_mac_bssid_templates(dev);
3998 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02003999
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004000 b43_mac_suspend(dev);
4001
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004002 /* Update templates for AP/mesh mode. */
4003 if (changed & BSS_CHANGED_BEACON_INT &&
4004 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4005 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06004006 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
4007 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004008 b43_set_beacon_int(dev, conf->beacon_int);
4009
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004010 if (changed & BSS_CHANGED_BASIC_RATES)
4011 b43_update_basic_rates(dev, conf->basic_rates);
4012
4013 if (changed & BSS_CHANGED_ERP_SLOT) {
4014 if (conf->use_short_slot)
4015 b43_short_slot_timing_enable(dev);
4016 else
4017 b43_short_slot_timing_disable(dev);
4018 }
4019
4020 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01004021out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004022 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004023}
4024
Michael Buesch40faacc2007-10-28 16:29:32 +01004025static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01004026 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
4027 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04004028{
4029 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004030 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004031 u8 algorithm;
4032 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004033 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01004034 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04004035
4036 if (modparam_nohwcrypt)
4037 return -ENOSPC; /* User disabled HW-crypto */
4038
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004039 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004040
4041 dev = wl->current_dev;
4042 err = -ENODEV;
4043 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
4044 goto out_unlock;
4045
Michael Buesch403a3a12009-06-08 21:04:57 +02004046 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004047 /* We don't have firmware for the crypto engine.
4048 * Must use software-crypto. */
4049 err = -EOPNOTSUPP;
4050 goto out_unlock;
4051 }
4052
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004053 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004054 switch (key->cipher) {
4055 case WLAN_CIPHER_SUITE_WEP40:
4056 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004057 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004058 case WLAN_CIPHER_SUITE_WEP104:
4059 algorithm = B43_SEC_ALGO_WEP104;
4060 break;
4061 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004062 algorithm = B43_SEC_ALGO_TKIP;
4063 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004064 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004065 algorithm = B43_SEC_ALGO_AES;
4066 break;
4067 default:
4068 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004069 goto out_unlock;
4070 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004071 index = (u8) (key->keyidx);
4072 if (index > 3)
4073 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004074
4075 switch (cmd) {
4076 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004077 if (algorithm == B43_SEC_ALGO_TKIP &&
4078 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4079 !modparam_hwtkip)) {
4080 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004081 err = -EOPNOTSUPP;
4082 goto out_unlock;
4083 }
4084
Michael Buesche808e582008-12-19 21:30:52 +01004085 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004086 if (WARN_ON(!sta)) {
4087 err = -EOPNOTSUPP;
4088 goto out_unlock;
4089 }
Michael Buesche808e582008-12-19 21:30:52 +01004090 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004091 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004092 key->key, key->keylen,
4093 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004094 } else {
4095 /* Group key */
4096 err = b43_key_write(dev, index, algorithm,
4097 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004098 }
4099 if (err)
4100 goto out_unlock;
4101
4102 if (algorithm == B43_SEC_ALGO_WEP40 ||
4103 algorithm == B43_SEC_ALGO_WEP104) {
4104 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4105 } else {
4106 b43_hf_write(dev,
4107 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4108 }
4109 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004110 if (algorithm == B43_SEC_ALGO_TKIP)
4111 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004112 break;
4113 case DISABLE_KEY: {
4114 err = b43_key_clear(dev, key->hw_key_idx);
4115 if (err)
4116 goto out_unlock;
4117 break;
4118 }
4119 default:
4120 B43_WARN_ON(1);
4121 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004122
Michael Buesche4d6b792007-09-18 15:39:42 -04004123out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004124 if (!err) {
4125 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004126 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004127 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004128 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004129 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004130 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004131 mutex_unlock(&wl->mutex);
4132
Michael Buesche4d6b792007-09-18 15:39:42 -04004133 return err;
4134}
4135
Michael Buesch40faacc2007-10-28 16:29:32 +01004136static void b43_op_configure_filter(struct ieee80211_hw *hw,
4137 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004138 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004139{
4140 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004141 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004142
Michael Buesch36dbd952009-09-04 22:51:29 +02004143 mutex_lock(&wl->mutex);
4144 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004145 if (!dev) {
4146 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004147 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004148 }
Johannes Berg4150c572007-09-17 01:29:23 -04004149
Johannes Berg4150c572007-09-17 01:29:23 -04004150 *fflags &= FIF_PROMISC_IN_BSS |
4151 FIF_ALLMULTI |
4152 FIF_FCSFAIL |
4153 FIF_PLCPFAIL |
4154 FIF_CONTROL |
4155 FIF_OTHER_BSS |
4156 FIF_BCN_PRBRESP_PROMISC;
4157
4158 changed &= FIF_PROMISC_IN_BSS |
4159 FIF_ALLMULTI |
4160 FIF_FCSFAIL |
4161 FIF_PLCPFAIL |
4162 FIF_CONTROL |
4163 FIF_OTHER_BSS |
4164 FIF_BCN_PRBRESP_PROMISC;
4165
4166 wl->filter_flags = *fflags;
4167
4168 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4169 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004170
4171out_unlock:
4172 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004173}
4174
Michael Buesch36dbd952009-09-04 22:51:29 +02004175/* Locking: wl->mutex
4176 * Returns the current dev. This might be different from the passed in dev,
4177 * because the core might be gone away while we unlocked the mutex. */
4178static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004179{
Larry Finger9a53bf52011-08-27 15:53:42 -05004180 struct b43_wl *wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004181 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004182 u32 mask;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004183 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04004184
Larry Finger9a53bf52011-08-27 15:53:42 -05004185 if (!dev)
4186 return NULL;
4187 wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004188redo:
4189 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4190 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004191
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004192 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004193 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004194 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004195 cancel_work_sync(&wl->tx_work);
Larry Finger6b6fa582012-03-08 22:27:46 -06004196 cancel_work_sync(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04004197 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004198 dev = wl->current_dev;
4199 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4200 /* Whoops, aliens ate up the device while we were unlocked. */
4201 return dev;
4202 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004203
Michael Buesch36dbd952009-09-04 22:51:29 +02004204 /* Disable interrupts on the device. */
4205 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004206 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004207 /* wl->mutex is locked. That is enough. */
4208 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4209 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4210 } else {
4211 spin_lock_irq(&wl->hardirq_lock);
4212 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4213 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4214 spin_unlock_irq(&wl->hardirq_lock);
4215 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004216 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004217 orig_dev = dev;
4218 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004219 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004220 b43_sdio_free_irq(dev);
4221 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004222 synchronize_irq(dev->dev->irq);
4223 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004224 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004225 mutex_lock(&wl->mutex);
4226 dev = wl->current_dev;
4227 if (!dev)
4228 return dev;
4229 if (dev != orig_dev) {
4230 if (b43_status(dev) >= B43_STAT_STARTED)
4231 goto redo;
4232 return dev;
4233 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004234 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4235 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004236
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004237 /* Drain all TX queues. */
4238 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
Felix Fietkau6afc22b2012-12-10 17:40:21 +01004239 while (skb_queue_len(&wl->tx_queue[queue_num])) {
4240 struct sk_buff *skb;
4241
4242 skb = skb_dequeue(&wl->tx_queue[queue_num]);
4243 ieee80211_free_txskb(wl->hw, skb);
4244 }
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004245 }
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004246
Michael Buesche4d6b792007-09-18 15:39:42 -04004247 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004248 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004249 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004250
4251 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004252}
4253
4254/* Locking: wl->mutex */
4255static int b43_wireless_core_start(struct b43_wldev *dev)
4256{
4257 int err;
4258
4259 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4260
4261 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004262 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004263 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4264 if (err) {
4265 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4266 goto out;
4267 }
4268 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004269 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004270 b43_interrupt_thread_handler,
4271 IRQF_SHARED, KBUILD_MODNAME, dev);
4272 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004273 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004274 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004275 goto out;
4276 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004277 }
4278
4279 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004280 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004281 b43_set_status(dev, B43_STAT_STARTED);
4282
4283 /* Start data flow (TX/RX). */
4284 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004285 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004286
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004287 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004288 b43_periodic_tasks_setup(dev);
4289
Michael Buescha78b3bb2009-09-11 21:44:05 +02004290 b43_leds_init(dev);
4291
Michael Buesche4d6b792007-09-18 15:39:42 -04004292 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004293out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004294 return err;
4295}
4296
4297/* Get PHY and RADIO versioning numbers */
4298static int b43_phy_versioning(struct b43_wldev *dev)
4299{
4300 struct b43_phy *phy = &dev->phy;
4301 u32 tmp;
4302 u8 analog_type;
4303 u8 phy_type;
4304 u8 phy_rev;
4305 u16 radio_manuf;
4306 u16 radio_ver;
4307 u16 radio_rev;
4308 int unsupported = 0;
4309
4310 /* Get PHY versioning */
4311 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4312 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4313 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4314 phy_rev = (tmp & B43_PHYVER_VERSION);
4315 switch (phy_type) {
4316 case B43_PHYTYPE_A:
4317 if (phy_rev >= 4)
4318 unsupported = 1;
4319 break;
4320 case B43_PHYTYPE_B:
4321 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4322 && phy_rev != 7)
4323 unsupported = 1;
4324 break;
4325 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004326 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004327 unsupported = 1;
4328 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004329#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004330 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004331 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004332 unsupported = 1;
4333 break;
4334#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004335#ifdef CONFIG_B43_PHY_LP
4336 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004337 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004338 unsupported = 1;
4339 break;
4340#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004341#ifdef CONFIG_B43_PHY_HT
4342 case B43_PHYTYPE_HT:
4343 if (phy_rev > 1)
4344 unsupported = 1;
4345 break;
4346#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004347#ifdef CONFIG_B43_PHY_LCN
4348 case B43_PHYTYPE_LCN:
4349 if (phy_rev > 1)
4350 unsupported = 1;
4351 break;
4352#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004353 default:
4354 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004355 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004356 if (unsupported) {
4357 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
4358 "(Analog %u, Type %u, Revision %u)\n",
4359 analog_type, phy_type, phy_rev);
4360 return -EOPNOTSUPP;
4361 }
4362 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
4363 analog_type, phy_type, phy_rev);
4364
4365 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004366 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004367 u16 radio24[3];
4368
4369 for (tmp = 0; tmp < 3; tmp++) {
4370 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4371 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4372 }
4373
4374 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4375 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4376
4377 radio_manuf = 0x17F;
4378 radio_ver = (radio24[2] << 8) | radio24[1];
4379 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004380 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004381 if (dev->dev->chip_id == 0x4317) {
4382 if (dev->dev->chip_rev == 0)
4383 tmp = 0x3205017F;
4384 else if (dev->dev->chip_rev == 1)
4385 tmp = 0x4205017F;
4386 else
4387 tmp = 0x5205017F;
4388 } else {
4389 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4390 B43_RADIOCTL_ID);
4391 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4392 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4393 B43_RADIOCTL_ID);
4394 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4395 << 16;
4396 }
4397 radio_manuf = (tmp & 0x00000FFF);
4398 radio_ver = (tmp & 0x0FFFF000) >> 12;
4399 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004400 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004401
Michael Buesch96c755a2008-01-06 00:09:46 +01004402 if (radio_manuf != 0x17F /* Broadcom */)
4403 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004404 switch (phy_type) {
4405 case B43_PHYTYPE_A:
4406 if (radio_ver != 0x2060)
4407 unsupported = 1;
4408 if (radio_rev != 1)
4409 unsupported = 1;
4410 if (radio_manuf != 0x17F)
4411 unsupported = 1;
4412 break;
4413 case B43_PHYTYPE_B:
4414 if ((radio_ver & 0xFFF0) != 0x2050)
4415 unsupported = 1;
4416 break;
4417 case B43_PHYTYPE_G:
4418 if (radio_ver != 0x2050)
4419 unsupported = 1;
4420 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004421 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004422 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004423 unsupported = 1;
4424 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004425 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004426 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004427 unsupported = 1;
4428 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004429 case B43_PHYTYPE_HT:
4430 if (radio_ver != 0x2059)
4431 unsupported = 1;
4432 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004433 case B43_PHYTYPE_LCN:
4434 if (radio_ver != 0x2064)
4435 unsupported = 1;
4436 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004437 default:
4438 B43_WARN_ON(1);
4439 }
4440 if (unsupported) {
4441 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4442 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4443 radio_manuf, radio_ver, radio_rev);
4444 return -EOPNOTSUPP;
4445 }
4446 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4447 radio_manuf, radio_ver, radio_rev);
4448
4449 phy->radio_manuf = radio_manuf;
4450 phy->radio_ver = radio_ver;
4451 phy->radio_rev = radio_rev;
4452
4453 phy->analog = analog_type;
4454 phy->type = phy_type;
4455 phy->rev = phy_rev;
4456
4457 return 0;
4458}
4459
4460static void setup_struct_phy_for_init(struct b43_wldev *dev,
4461 struct b43_phy *phy)
4462{
Michael Buesche4d6b792007-09-18 15:39:42 -04004463 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004464 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004465 /* PHY TX errors counter. */
4466 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004467
4468#if B43_DEBUG
Rusty Russell3db1cd52011-12-19 13:56:45 +00004469 phy->phy_locked = false;
4470 phy->radio_locked = false;
Michael Buesch591f3dc2009-03-31 12:27:32 +02004471#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004472}
4473
4474static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4475{
Rusty Russell3db1cd52011-12-19 13:56:45 +00004476 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004477
Michael Buesch6a724d62007-09-20 22:12:58 +02004478 /* Assume the radio is enabled. If it's not enabled, the state will
4479 * immediately get fixed on the first periodic work run. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00004480 dev->radio_hw_enable = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004481
4482 /* Stats */
4483 memset(&dev->stats, 0, sizeof(dev->stats));
4484
4485 setup_struct_phy_for_init(dev, &dev->phy);
4486
4487 /* IRQ related flags */
4488 dev->irq_reason = 0;
4489 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004490 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004491 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004492 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004493
4494 dev->mac_suspended = 1;
4495
4496 /* Noise calculation context */
4497 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4498}
4499
4500static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4501{
Rafał Miłecki05814832011-05-18 02:06:39 +02004502 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004503 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004504
Michael Buesch1855ba72008-04-18 20:51:41 +02004505 if (!modparam_btcoex)
4506 return;
Larry Finger95de2842007-11-09 16:57:18 -06004507 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004508 return;
4509 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4510 return;
4511
4512 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004513 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004514 hf |= B43_HF_BTCOEXALT;
4515 else
4516 hf |= B43_HF_BTCOEX;
4517 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004518}
4519
4520static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004521{
4522 if (!modparam_btcoex)
4523 return;
4524 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004525}
4526
4527static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4528{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004529 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004530 u32 tmp;
4531
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004532 if (dev->dev->bus_type != B43_BUS_SSB)
4533 return;
4534
4535 bus = dev->dev->sdev->bus;
4536
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004537 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4538 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004539 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004540 tmp &= ~SSB_IMCFGLO_REQTO;
4541 tmp &= ~SSB_IMCFGLO_SERTO;
4542 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004543 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004544 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004545 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004546}
4547
Michael Bueschd59f7202008-04-03 18:56:19 +02004548static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4549{
4550 u16 pu_delay;
4551
4552 /* The time value is in microseconds. */
4553 if (dev->phy.type == B43_PHYTYPE_A)
4554 pu_delay = 3700;
4555 else
4556 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004557 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004558 pu_delay = 500;
4559 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4560 pu_delay = max(pu_delay, (u16)2400);
4561
4562 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4563}
4564
4565/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4566static void b43_set_pretbtt(struct b43_wldev *dev)
4567{
4568 u16 pretbtt;
4569
4570 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004571 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004572 pretbtt = 2;
4573 } else {
4574 if (dev->phy.type == B43_PHYTYPE_A)
4575 pretbtt = 120;
4576 else
4577 pretbtt = 250;
4578 }
4579 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4580 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4581}
4582
Michael Buesche4d6b792007-09-18 15:39:42 -04004583/* Shutdown a wireless core */
4584/* Locking: wl->mutex */
4585static void b43_wireless_core_exit(struct b43_wldev *dev)
4586{
Michael Buesch36dbd952009-09-04 22:51:29 +02004587 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4588 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004589 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004590
Michael Buesche4d6b792007-09-18 15:39:42 -04004591 b43_set_status(dev, B43_STAT_UNINIT);
4592
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004593 /* Stop the microcode PSM. */
Rafał Miłecki50566352012-01-02 19:31:21 +01004594 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
4595 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004596
Michael Buesche4d6b792007-09-18 15:39:42 -04004597 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004598 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004599 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004600 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004601 if (dev->wl->current_beacon) {
4602 dev_kfree_skb_any(dev->wl->current_beacon);
4603 dev->wl->current_beacon = NULL;
4604 }
4605
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004606 b43_device_disable(dev, 0);
4607 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004608}
4609
4610/* Initialize a wireless core */
4611static int b43_wireless_core_init(struct b43_wldev *dev)
4612{
Rafał Miłecki05814832011-05-18 02:06:39 +02004613 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004614 struct b43_phy *phy = &dev->phy;
4615 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004616 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004617
4618 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4619
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004620 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004621 if (err)
4622 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004623 if (!b43_device_is_enabled(dev))
4624 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004625
Michael Bueschfb111372008-09-02 13:00:34 +02004626 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004627 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004628 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004629
4630 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004631 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004632#ifdef CONFIG_B43_BCMA
4633 case B43_BUS_BCMA:
4634 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
4635 dev->dev->bdev, true);
4636 break;
4637#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004638#ifdef CONFIG_B43_SSB
4639 case B43_BUS_SSB:
4640 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4641 dev->dev->sdev);
4642 break;
4643#endif
4644 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004645
4646 b43_imcfglo_timeouts_workaround(dev);
4647 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004648 if (phy->ops->prepare_hardware) {
4649 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004650 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004651 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004652 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004653 err = b43_chip_init(dev);
4654 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004655 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004656 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004657 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004658 hf = b43_hf_read(dev);
4659 if (phy->type == B43_PHYTYPE_G) {
4660 hf |= B43_HF_SYMW;
4661 if (phy->rev == 1)
4662 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004663 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004664 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004665 }
4666 if (phy->radio_ver == 0x2050) {
4667 if (phy->radio_rev == 6)
4668 hf |= B43_HF_4318TSSI;
4669 if (phy->radio_rev < 6)
4670 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004671 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004672 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4673 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004674#ifdef CONFIG_SSB_DRIVER_PCICORE
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004675 if (dev->dev->bus_type == B43_BUS_SSB &&
4676 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4677 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004678 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004679#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004680 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004681 b43_hf_write(dev, hf);
4682
Michael Buesch74cfdba2007-10-28 16:19:44 +01004683 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4684 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004685 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4686 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4687
4688 /* Disable sending probe responses from firmware.
4689 * Setting the MaxTime to one usec will always trigger
4690 * a timeout, so we never send any probe resp.
4691 * A timeout of zero is infinite. */
4692 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4693
4694 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004695 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004696
4697 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004698 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004699 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004700 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004701 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004702 /* Maximum Contention Window */
4703 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4704
Rafał Miłecki505fb012011-05-19 15:11:27 +02004705 if (b43_bus_host_is_pcmcia(dev->dev) ||
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004706 b43_bus_host_is_sdio(dev->dev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004707 dev->__using_pio_transfers = true;
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004708 err = b43_pio_init(dev);
4709 } else if (dev->use_pio) {
4710 b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
4711 "This should not be needed and will result in lower "
4712 "performance.\n");
Rusty Russell3db1cd52011-12-19 13:56:45 +00004713 dev->__using_pio_transfers = true;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004714 err = b43_pio_init(dev);
4715 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004716 dev->__using_pio_transfers = false;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004717 err = b43_dma_init(dev);
4718 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004719 if (err)
4720 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004721 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004722 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004723 b43_bluetooth_coext_enable(dev);
4724
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004725 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004726 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004727 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004728
Michael Buesch5ab95492009-09-10 20:31:46 +02004729 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004730
4731 b43_set_status(dev, B43_STAT_INITIALIZED);
4732
Larry Finger1a8d1222007-12-14 13:59:11 +01004733out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004734 return err;
4735
Michael Bueschef1a6282008-08-27 18:53:02 +02004736err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004737 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004738err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004739 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004740 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4741 return err;
4742}
4743
Michael Buesch40faacc2007-10-28 16:29:32 +01004744static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004745 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004746{
4747 struct b43_wl *wl = hw_to_b43_wl(hw);
4748 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004749 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004750
4751 /* TODO: allow WDS/AP devices to coexist */
4752
Johannes Berg1ed32e42009-12-23 13:15:45 +01004753 if (vif->type != NL80211_IFTYPE_AP &&
4754 vif->type != NL80211_IFTYPE_MESH_POINT &&
4755 vif->type != NL80211_IFTYPE_STATION &&
4756 vif->type != NL80211_IFTYPE_WDS &&
4757 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004758 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004759
4760 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004761 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004762 goto out_mutex_unlock;
4763
Johannes Berg1ed32e42009-12-23 13:15:45 +01004764 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004765
4766 dev = wl->current_dev;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004767 wl->operating = true;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004768 wl->vif = vif;
4769 wl->if_type = vif->type;
4770 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004771
Michael Buesche4d6b792007-09-18 15:39:42 -04004772 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004773 b43_set_pretbtt(dev);
4774 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004775 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004776
4777 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004778 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004779 mutex_unlock(&wl->mutex);
4780
Felix Fietkau2a190322011-08-10 13:50:30 -06004781 if (err == 0)
4782 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4783
Michael Buesche4d6b792007-09-18 15:39:42 -04004784 return err;
4785}
4786
Michael Buesch40faacc2007-10-28 16:29:32 +01004787static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004788 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004789{
4790 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004791 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004792
Johannes Berg1ed32e42009-12-23 13:15:45 +01004793 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004794
4795 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004796
4797 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004798 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004799 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004800
Rusty Russell3db1cd52011-12-19 13:56:45 +00004801 wl->operating = false;
Johannes Berg4150c572007-09-17 01:29:23 -04004802
Johannes Berg4150c572007-09-17 01:29:23 -04004803 b43_adjust_opmode(dev);
4804 memset(wl->mac_addr, 0, ETH_ALEN);
4805 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004806
4807 mutex_unlock(&wl->mutex);
4808}
4809
Michael Buesch40faacc2007-10-28 16:29:32 +01004810static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004811{
4812 struct b43_wl *wl = hw_to_b43_wl(hw);
4813 struct b43_wldev *dev = wl->current_dev;
4814 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004815 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004816
Michael Buesch7be1bb62008-01-23 21:10:56 +01004817 /* Kill all old instance specific information to make sure
4818 * the card won't use it in the short timeframe between start
4819 * and mac80211 reconfiguring it. */
4820 memset(wl->bssid, 0, ETH_ALEN);
4821 memset(wl->mac_addr, 0, ETH_ALEN);
4822 wl->filter_flags = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004823 wl->radiotap_enabled = false;
Michael Buesche6f5b932008-03-05 21:18:49 +01004824 b43_qos_clear(wl);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004825 wl->beacon0_uploaded = false;
4826 wl->beacon1_uploaded = false;
4827 wl->beacon_templates_virgin = true;
4828 wl->radio_enabled = true;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004829
Johannes Berg4150c572007-09-17 01:29:23 -04004830 mutex_lock(&wl->mutex);
4831
4832 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4833 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004834 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004835 goto out_mutex_unlock;
4836 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004837 }
4838
Johannes Berg4150c572007-09-17 01:29:23 -04004839 if (b43_status(dev) < B43_STAT_STARTED) {
4840 err = b43_wireless_core_start(dev);
4841 if (err) {
4842 if (did_init)
4843 b43_wireless_core_exit(dev);
4844 goto out_mutex_unlock;
4845 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004846 }
Johannes Berg4150c572007-09-17 01:29:23 -04004847
Johannes Bergf41f3f32009-06-07 12:30:34 -05004848 /* XXX: only do if device doesn't support rfkill irq */
4849 wiphy_rfkill_start_polling(hw->wiphy);
4850
Johannes Berg4150c572007-09-17 01:29:23 -04004851 out_mutex_unlock:
4852 mutex_unlock(&wl->mutex);
4853
Seth Forsheedbdedbd2012-04-25 17:28:00 -05004854 /*
4855 * Configuration may have been overwritten during initialization.
4856 * Reload the configuration, but only if initialization was
4857 * successful. Reloading the configuration after a failed init
4858 * may hang the system.
4859 */
4860 if (!err)
4861 b43_op_config(hw, ~0);
Felix Fietkau2a190322011-08-10 13:50:30 -06004862
Johannes Berg4150c572007-09-17 01:29:23 -04004863 return err;
4864}
4865
Michael Buesch40faacc2007-10-28 16:29:32 +01004866static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004867{
4868 struct b43_wl *wl = hw_to_b43_wl(hw);
4869 struct b43_wldev *dev = wl->current_dev;
4870
Michael Buescha82d9922008-04-04 21:40:06 +02004871 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004872
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004873 if (!dev)
4874 goto out;
4875
Johannes Berg4150c572007-09-17 01:29:23 -04004876 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004877 if (b43_status(dev) >= B43_STAT_STARTED) {
4878 dev = b43_wireless_core_stop(dev);
4879 if (!dev)
4880 goto out_unlock;
4881 }
Johannes Berg4150c572007-09-17 01:29:23 -04004882 b43_wireless_core_exit(dev);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004883 wl->radio_enabled = false;
Michael Buesch36dbd952009-09-04 22:51:29 +02004884
4885out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004886 mutex_unlock(&wl->mutex);
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004887out:
Michael Buesch18c8ade2008-08-28 19:33:40 +02004888 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004889}
4890
Johannes Berg17741cd2008-09-11 00:02:02 +02004891static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4892 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004893{
4894 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004895
Felix Fietkau8f611282009-11-07 18:37:37 +01004896 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004897 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004898
4899 return 0;
4900}
4901
Johannes Berg38968d02008-02-25 16:27:50 +01004902static void b43_op_sta_notify(struct ieee80211_hw *hw,
4903 struct ieee80211_vif *vif,
4904 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004905 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004906{
4907 struct b43_wl *wl = hw_to_b43_wl(hw);
4908
4909 B43_WARN_ON(!vif || wl->vif != vif);
4910}
4911
Michael Buesch25d3ef52009-02-20 15:39:21 +01004912static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4913{
4914 struct b43_wl *wl = hw_to_b43_wl(hw);
4915 struct b43_wldev *dev;
4916
4917 mutex_lock(&wl->mutex);
4918 dev = wl->current_dev;
4919 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4920 /* Disable CFP update during scan on other channels. */
4921 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4922 }
4923 mutex_unlock(&wl->mutex);
4924}
4925
4926static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4927{
4928 struct b43_wl *wl = hw_to_b43_wl(hw);
4929 struct b43_wldev *dev;
4930
4931 mutex_lock(&wl->mutex);
4932 dev = wl->current_dev;
4933 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4934 /* Re-enable CFP update. */
4935 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4936 }
4937 mutex_unlock(&wl->mutex);
4938}
4939
John W. Linville354b4f02010-04-29 15:56:06 -04004940static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
4941 struct survey_info *survey)
4942{
4943 struct b43_wl *wl = hw_to_b43_wl(hw);
4944 struct b43_wldev *dev = wl->current_dev;
4945 struct ieee80211_conf *conf = &hw->conf;
4946
4947 if (idx != 0)
4948 return -ENOENT;
4949
4950 survey->channel = conf->channel;
4951 survey->filled = SURVEY_INFO_NOISE_DBM;
4952 survey->noise = dev->stats.link_noise;
4953
4954 return 0;
4955}
4956
Michael Buesche4d6b792007-09-18 15:39:42 -04004957static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004958 .tx = b43_op_tx,
4959 .conf_tx = b43_op_conf_tx,
4960 .add_interface = b43_op_add_interface,
4961 .remove_interface = b43_op_remove_interface,
4962 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004963 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004964 .configure_filter = b43_op_configure_filter,
4965 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02004966 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01004967 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004968 .get_tsf = b43_op_get_tsf,
4969 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004970 .start = b43_op_start,
4971 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004972 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004973 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004974 .sw_scan_start = b43_op_sw_scan_start_notifier,
4975 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04004976 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05004977 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04004978};
4979
4980/* Hard-reset the chip. Do not call this directly.
4981 * Use b43_controller_restart()
4982 */
4983static void b43_chip_reset(struct work_struct *work)
4984{
4985 struct b43_wldev *dev =
4986 container_of(work, struct b43_wldev, restart_work);
4987 struct b43_wl *wl = dev->wl;
4988 int err = 0;
4989 int prev_status;
4990
4991 mutex_lock(&wl->mutex);
4992
4993 prev_status = b43_status(dev);
4994 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02004995 if (prev_status >= B43_STAT_STARTED) {
4996 dev = b43_wireless_core_stop(dev);
4997 if (!dev) {
4998 err = -ENODEV;
4999 goto out;
5000 }
5001 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005002 if (prev_status >= B43_STAT_INITIALIZED)
5003 b43_wireless_core_exit(dev);
5004
5005 /* ...and up again. */
5006 if (prev_status >= B43_STAT_INITIALIZED) {
5007 err = b43_wireless_core_init(dev);
5008 if (err)
5009 goto out;
5010 }
5011 if (prev_status >= B43_STAT_STARTED) {
5012 err = b43_wireless_core_start(dev);
5013 if (err) {
5014 b43_wireless_core_exit(dev);
5015 goto out;
5016 }
5017 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02005018out:
5019 if (err)
5020 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04005021 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06005022
5023 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04005024 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06005025 return;
5026 }
5027
5028 /* reload configuration */
5029 b43_op_config(wl->hw, ~0);
5030 if (wl->vif)
5031 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
5032
5033 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04005034}
5035
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005036static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01005037 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04005038{
5039 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005040
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005041 if (have_2ghz_phy)
5042 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
5043 if (dev->phy.type == B43_PHYTYPE_N) {
5044 if (have_5ghz_phy)
5045 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
5046 } else {
5047 if (have_5ghz_phy)
5048 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
5049 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005050
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005051 dev->phy.supports_2ghz = have_2ghz_phy;
5052 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04005053
5054 return 0;
5055}
5056
5057static void b43_wireless_core_detach(struct b43_wldev *dev)
5058{
5059 /* We release firmware that late to not be required to re-request
5060 * is all the time when we reinit the core. */
5061 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005062 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005063}
5064
5065static int b43_wireless_core_attach(struct b43_wldev *dev)
5066{
5067 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005068 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005069 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005070 u32 tmp;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005071 bool have_2ghz_phy = false, have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005072
5073 /* Do NOT do any device initialization here.
5074 * Do it in wireless_core_init() instead.
5075 * This function is for gathering basic information about the HW, only.
5076 * Also some structs may be set up here. But most likely you want to have
5077 * that in core_init(), too.
5078 */
5079
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005080#ifdef CONFIG_B43_SSB
5081 if (dev->dev->bus_type == B43_BUS_SSB &&
5082 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5083 pdev = dev->dev->sdev->bus->host_pci;
5084#endif
5085
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005086 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005087 if (err) {
5088 b43err(wl, "Bus powerup failed\n");
5089 goto out;
5090 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005091
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005092 /* Get the PHY type. */
5093 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005094#ifdef CONFIG_B43_BCMA
5095 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005096 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5097 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5098 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005099 break;
5100#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005101#ifdef CONFIG_B43_SSB
5102 case B43_BUS_SSB:
5103 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005104 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5105 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5106 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005107 } else
5108 B43_WARN_ON(1);
5109 break;
5110#endif
5111 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005112
Michael Buesch96c755a2008-01-06 00:09:46 +01005113 dev->phy.gmode = have_2ghz_phy;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005114 dev->phy.radio_on = true;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005115 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005116
5117 err = b43_phy_versioning(dev);
5118 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005119 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005120 /* Check if this device supports multiband. */
5121 if (!pdev ||
5122 (pdev->device != 0x4312 &&
5123 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5124 /* No multiband support. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005125 have_2ghz_phy = false;
5126 have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005127 switch (dev->phy.type) {
5128 case B43_PHYTYPE_A:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005129 have_5ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005130 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005131 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005132#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005133 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005134#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005135 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005136 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005137 case B43_PHYTYPE_HT:
5138 case B43_PHYTYPE_LCN:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005139 have_2ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005140 break;
5141 default:
5142 B43_WARN_ON(1);
5143 }
5144 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005145 if (dev->phy.type == B43_PHYTYPE_A) {
5146 /* FIXME */
5147 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5148 err = -EOPNOTSUPP;
5149 goto err_powerdown;
5150 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005151 if (1 /* disable A-PHY */) {
5152 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005153 if (dev->phy.type != B43_PHYTYPE_N &&
5154 dev->phy.type != B43_PHYTYPE_LP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005155 have_2ghz_phy = true;
5156 have_5ghz_phy = false;
Michael Buesch2e35af12008-04-27 19:06:18 +02005157 }
5158 }
5159
Michael Bueschfb111372008-09-02 13:00:34 +02005160 err = b43_phy_allocate(dev);
5161 if (err)
5162 goto err_powerdown;
5163
Michael Buesch96c755a2008-01-06 00:09:46 +01005164 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005165 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005166
5167 err = b43_validate_chipaccess(dev);
5168 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005169 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005170 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005171 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005172 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005173
5174 /* Now set some default "current_dev" */
5175 if (!wl->current_dev)
5176 wl->current_dev = dev;
5177 INIT_WORK(&dev->restart_work, b43_chip_reset);
5178
Michael Bueschcb24f572008-09-03 12:12:20 +02005179 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005180 b43_device_disable(dev, 0);
5181 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005182
5183out:
5184 return err;
5185
Michael Bueschfb111372008-09-02 13:00:34 +02005186err_phy_free:
5187 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005188err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005189 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005190 return err;
5191}
5192
Rafał Miłecki482f0532011-05-18 02:06:36 +02005193static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005194{
5195 struct b43_wldev *wldev;
5196 struct b43_wl *wl;
5197
Michael Buesch3bf0a322008-05-22 16:32:16 +02005198 /* Do not cancel ieee80211-workqueue based work here.
5199 * See comment in b43_remove(). */
5200
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005201 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005202 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005203 b43_debugfs_remove_device(wldev);
5204 b43_wireless_core_detach(wldev);
5205 list_del(&wldev->list);
5206 wl->nr_devs--;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005207 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005208 kfree(wldev);
5209}
5210
Rafał Miłecki482f0532011-05-18 02:06:36 +02005211static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005212{
5213 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005214 int err = -ENOMEM;
5215
Michael Buesche4d6b792007-09-18 15:39:42 -04005216 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5217 if (!wldev)
5218 goto out;
5219
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005220 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005221 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005222 wldev->wl = wl;
5223 b43_set_status(wldev, B43_STAT_UNINIT);
5224 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005225 INIT_LIST_HEAD(&wldev->list);
5226
5227 err = b43_wireless_core_attach(wldev);
5228 if (err)
5229 goto err_kfree_wldev;
5230
5231 list_add(&wldev->list, &wl->devlist);
5232 wl->nr_devs++;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005233 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005234 b43_debugfs_add_device(wldev);
5235
5236 out:
5237 return err;
5238
5239 err_kfree_wldev:
5240 kfree(wldev);
5241 return err;
5242}
5243
Michael Buesch9fc38452008-04-19 16:53:00 +02005244#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5245 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5246 (pdev->device == _device) && \
5247 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5248 (pdev->subsystem_device == _subdevice) )
5249
Michael Buesche4d6b792007-09-18 15:39:42 -04005250static void b43_sprom_fixup(struct ssb_bus *bus)
5251{
Michael Buesch1855ba72008-04-18 20:51:41 +02005252 struct pci_dev *pdev;
5253
Michael Buesche4d6b792007-09-18 15:39:42 -04005254 /* boardflags workarounds */
5255 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
5256 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005257 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005258 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
5259 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005260 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005261 if (bus->bustype == SSB_BUSTYPE_PCI) {
5262 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005263 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005264 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005265 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005266 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005267 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005268 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5269 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005270 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5271 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005272}
5273
Rafał Miłecki482f0532011-05-18 02:06:36 +02005274static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005275{
5276 struct ieee80211_hw *hw = wl->hw;
5277
Rafał Miłecki482f0532011-05-18 02:06:36 +02005278 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005279 ieee80211_free_hw(hw);
5280}
5281
Rafał Miłeckid1507052011-07-05 23:54:07 +02005282static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005283{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005284 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005285 struct ieee80211_hw *hw;
5286 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005287 char chip_name[6];
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005288 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04005289
5290 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5291 if (!hw) {
5292 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005293 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005294 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005295 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005296
5297 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005298 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005299 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005300
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005301 hw->wiphy->interface_modes =
5302 BIT(NL80211_IFTYPE_AP) |
5303 BIT(NL80211_IFTYPE_MESH_POINT) |
5304 BIT(NL80211_IFTYPE_STATION) |
5305 BIT(NL80211_IFTYPE_WDS) |
5306 BIT(NL80211_IFTYPE_ADHOC);
5307
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005308 hw->queues = modparam_qos ? B43_QOS_QUEUE_NUM : 1;
Michael Buesch403a3a12009-06-08 21:04:57 +02005309 wl->mac80211_initially_registered_queues = hw->queues;
Johannes Berge6a98542008-10-21 12:40:02 +02005310 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005311 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005312 if (is_valid_ether_addr(sprom->et1mac))
5313 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005314 else
Larry Finger95de2842007-11-09 16:57:18 -06005315 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005316
Michael Buesch403a3a12009-06-08 21:04:57 +02005317 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005318 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005319 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005320 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04005321 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02005322 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005323 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005324 INIT_WORK(&wl->tx_work, b43_tx_work);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005325
5326 /* Initialize queues and flags. */
5327 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
5328 skb_queue_head_init(&wl->tx_queue[queue_num]);
5329 wl->tx_queue_stopped[queue_num] = 0;
5330 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005331
Rafał Miłecki2729df22011-07-18 22:45:58 +02005332 snprintf(chip_name, ARRAY_SIZE(chip_name),
5333 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5334 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5335 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005336 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005337}
5338
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005339#ifdef CONFIG_B43_BCMA
5340static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005341{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005342 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005343 struct b43_wl *wl;
5344 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005345
5346 dev = b43_bus_dev_bcma_init(core);
5347 if (!dev)
5348 return -ENODEV;
5349
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005350 wl = b43_wireless_init(dev);
5351 if (IS_ERR(wl)) {
5352 err = PTR_ERR(wl);
5353 goto bcma_out;
5354 }
5355
5356 err = b43_one_core_attach(dev, wl);
5357 if (err)
5358 goto bcma_err_wireless_exit;
5359
Larry Finger6b6fa582012-03-08 22:27:46 -06005360 /* setup and start work to load firmware */
5361 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5362 schedule_work(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005363
5364bcma_out:
5365 return err;
5366
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005367bcma_err_wireless_exit:
5368 ieee80211_free_hw(wl->hw);
5369 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005370}
5371
5372static void b43_bcma_remove(struct bcma_device *core)
5373{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005374 struct b43_wldev *wldev = bcma_get_drvdata(core);
5375 struct b43_wl *wl = wldev->wl;
5376
5377 /* We must cancel any work here before unregistering from ieee80211,
5378 * as the ieee80211 unreg will destroy the workqueue. */
5379 cancel_work_sync(&wldev->restart_work);
5380
5381 /* Restore the queues count before unregistering, because firmware detect
5382 * might have modified it. Restoring is important, so the networking
5383 * stack can properly free resources. */
5384 wl->hw->queues = wl->mac80211_initially_registered_queues;
5385 b43_leds_stop(wldev);
5386 ieee80211_unregister_hw(wl->hw);
5387
5388 b43_one_core_detach(wldev->dev);
5389
Larry Finger4dbfb7d2014-01-12 15:11:37 -06005390 /* Unregister HW RNG driver */
5391 b43_rng_exit(wl);
5392
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005393 b43_leds_unregister(wl);
5394
5395 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005396}
5397
5398static struct bcma_driver b43_bcma_driver = {
5399 .name = KBUILD_MODNAME,
5400 .id_table = b43_bcma_tbl,
5401 .probe = b43_bcma_probe,
5402 .remove = b43_bcma_remove,
5403};
5404#endif
5405
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005406#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005407static
5408int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005409{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005410 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005411 struct b43_wl *wl;
5412 int err;
5413 int first = 0;
5414
Rafał Miłecki482f0532011-05-18 02:06:36 +02005415 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005416 if (!dev)
5417 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005418
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005419 wl = ssb_get_devtypedata(sdev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005420 if (!wl) {
5421 /* Probing the first core. Must setup common struct b43_wl */
5422 first = 1;
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005423 b43_sprom_fixup(sdev->bus);
Rafał Miłeckid1507052011-07-05 23:54:07 +02005424 wl = b43_wireless_init(dev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005425 if (IS_ERR(wl)) {
5426 err = PTR_ERR(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005427 goto out;
Rafał Miłecki0355a342011-05-17 14:00:01 +02005428 }
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005429 ssb_set_devtypedata(sdev, wl);
5430 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005431 }
5432 err = b43_one_core_attach(dev, wl);
5433 if (err)
5434 goto err_wireless_exit;
5435
Larry Finger6b6fa582012-03-08 22:27:46 -06005436 /* setup and start work to load firmware */
5437 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5438 schedule_work(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04005439
5440 out:
5441 return err;
5442
Michael Buesche4d6b792007-09-18 15:39:42 -04005443 err_wireless_exit:
5444 if (first)
5445 b43_wireless_exit(dev, wl);
5446 return err;
5447}
5448
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005449static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005450{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005451 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5452 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005453 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005454
Michael Buesch3bf0a322008-05-22 16:32:16 +02005455 /* We must cancel any work here before unregistering from ieee80211,
5456 * as the ieee80211 unreg will destroy the workqueue. */
5457 cancel_work_sync(&wldev->restart_work);
5458
Michael Buesche4d6b792007-09-18 15:39:42 -04005459 B43_WARN_ON(!wl);
Larry Finger4bd1d452012-10-24 08:57:16 -05005460 if (!wldev->fw.ucode.data)
5461 return; /* NULL if firmware never loaded */
Michael Buesch403a3a12009-06-08 21:04:57 +02005462 if (wl->current_dev == wldev) {
5463 /* Restore the queues count before unregistering, because firmware detect
5464 * might have modified it. Restoring is important, so the networking
5465 * stack can properly free resources. */
5466 wl->hw->queues = wl->mac80211_initially_registered_queues;
Albert Herranz82905ac2009-09-16 00:26:19 +02005467 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005468 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005469 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005470
Pavel Roskine61b52d2011-07-22 18:07:13 -04005471 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005472
Larry Finger4dbfb7d2014-01-12 15:11:37 -06005473 /* Unregister HW RNG driver */
5474 b43_rng_exit(wl);
5475
Michael Buesche4d6b792007-09-18 15:39:42 -04005476 if (list_empty(&wl->devlist)) {
Michael Buesch727c9882009-10-01 15:54:32 +02005477 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005478 /* Last core on the chip unregistered.
5479 * We can destroy common struct b43_wl.
5480 */
Pavel Roskine61b52d2011-07-22 18:07:13 -04005481 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005482 }
5483}
5484
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005485static struct ssb_driver b43_ssb_driver = {
5486 .name = KBUILD_MODNAME,
5487 .id_table = b43_ssb_tbl,
5488 .probe = b43_ssb_probe,
5489 .remove = b43_ssb_remove,
5490};
5491#endif /* CONFIG_B43_SSB */
5492
Michael Buesche4d6b792007-09-18 15:39:42 -04005493/* Perform a hardware reset. This can be called from any context. */
5494void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5495{
5496 /* Must avoid requeueing, if we are in shutdown. */
5497 if (b43_status(dev) < B43_STAT_INITIALIZED)
5498 return;
5499 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005500 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005501}
5502
Michael Buesch26bc7832008-02-09 00:18:35 +01005503static void b43_print_driverinfo(void)
5504{
5505 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005506 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005507
5508#ifdef CONFIG_B43_PCI_AUTOSELECT
5509 feat_pci = "P";
5510#endif
5511#ifdef CONFIG_B43_PCMCIA
5512 feat_pcmcia = "M";
5513#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005514#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005515 feat_nphy = "N";
5516#endif
5517#ifdef CONFIG_B43_LEDS
5518 feat_leds = "L";
5519#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005520#ifdef CONFIG_B43_SDIO
5521 feat_sdio = "S";
5522#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005523 printk(KERN_INFO "Broadcom 43xx driver loaded "
Michael Büsch8b0be902011-08-21 17:24:47 +02005524 "[ Features: %s%s%s%s%s ]\n",
Michael Buesch26bc7832008-02-09 00:18:35 +01005525 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005526 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005527}
5528
Michael Buesche4d6b792007-09-18 15:39:42 -04005529static int __init b43_init(void)
5530{
5531 int err;
5532
5533 b43_debugfs_init();
5534 err = b43_pcmcia_init();
5535 if (err)
5536 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005537 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005538 if (err)
5539 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005540#ifdef CONFIG_B43_BCMA
5541 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005542 if (err)
5543 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005544#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005545#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005546 err = ssb_driver_register(&b43_ssb_driver);
5547 if (err)
5548 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005549#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005550 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005551
5552 return err;
5553
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005554#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005555err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005556#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005557#ifdef CONFIG_B43_BCMA
5558 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005559err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005560#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005561 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005562err_pcmcia_exit:
5563 b43_pcmcia_exit();
5564err_dfs_exit:
5565 b43_debugfs_exit();
5566 return err;
5567}
5568
5569static void __exit b43_exit(void)
5570{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005571#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005572 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005573#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005574#ifdef CONFIG_B43_BCMA
5575 bcma_driver_unregister(&b43_bcma_driver);
5576#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005577 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005578 b43_pcmcia_exit();
5579 b43_debugfs_exit();
5580}
5581
5582module_init(b43_init)
5583module_exit(b43_exit)