blob: fdfc7189f0ff798345632fa0cbead74d3542b30b [file] [log] [blame]
Michael Wueff1a592007-09-25 18:11:01 -07001
2/*
3 * Linux device driver for PCI based Prism54
4 *
5 * Copyright (c) 2006, Michael Wu <flamingice@sourmilk.net>
Christian Lamparter7262d592008-08-24 22:30:38 +02006 * Copyright (c) 2008, Christian Lamparter <chunkeey@web.de>
Michael Wueff1a592007-09-25 18:11:01 -07007 *
8 * Based on the islsm (softmac prism54) driver, which is:
9 * Copyright 2004-2006 Jean-Baptiste Note <jean-baptiste.note@m4x.org>, et al.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#include <linux/init.h>
17#include <linux/pci.h>
18#include <linux/firmware.h>
19#include <linux/etherdevice.h>
20#include <linux/delay.h>
21#include <linux/completion.h>
22#include <net/mac80211.h>
23
24#include "p54.h"
25#include "p54pci.h"
26
27MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
28MODULE_DESCRIPTION("Prism54 PCI wireless driver");
29MODULE_LICENSE("GPL");
30MODULE_ALIAS("prism54pci");
31
32static struct pci_device_id p54p_table[] __devinitdata = {
33 /* Intersil PRISM Duette/Prism GT Wireless LAN adapter */
34 { PCI_DEVICE(0x1260, 0x3890) },
35 /* 3COM 3CRWE154G72 Wireless LAN adapter */
36 { PCI_DEVICE(0x10b7, 0x6001) },
37 /* Intersil PRISM Indigo Wireless LAN adapter */
38 { PCI_DEVICE(0x1260, 0x3877) },
39 /* Intersil PRISM Javelin/Xbow Wireless LAN adapter */
40 { PCI_DEVICE(0x1260, 0x3886) },
Andrew Morton90f4dd02007-09-16 15:08:37 -070041 { },
Michael Wueff1a592007-09-25 18:11:01 -070042};
43
44MODULE_DEVICE_TABLE(pci, p54p_table);
45
46static int p54p_upload_firmware(struct ieee80211_hw *dev)
47{
48 struct p54p_priv *priv = dev->priv;
49 const struct firmware *fw_entry = NULL;
50 __le32 reg;
51 int err;
Al Viro8160c032007-12-21 22:02:23 -050052 __le32 *data;
Michael Wueff1a592007-09-25 18:11:01 -070053 u32 remains, left, device_addr;
54
Al Viro8160c032007-12-21 22:02:23 -050055 P54P_WRITE(int_enable, cpu_to_le32(0));
Michael Wueff1a592007-09-25 18:11:01 -070056 P54P_READ(int_enable);
57 udelay(10);
58
59 reg = P54P_READ(ctrl_stat);
60 reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
61 reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RAMBOOT);
62 P54P_WRITE(ctrl_stat, reg);
63 P54P_READ(ctrl_stat);
64 udelay(10);
65
66 reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
67 P54P_WRITE(ctrl_stat, reg);
68 wmb();
69 udelay(10);
70
71 reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
72 P54P_WRITE(ctrl_stat, reg);
73 wmb();
74
75 mdelay(50);
76
77 err = request_firmware(&fw_entry, "isl3886", &priv->pdev->dev);
78 if (err) {
Christian Lamparter32ddf072008-08-08 21:17:37 +020079 printk(KERN_ERR "%s (p54pci): cannot find firmware "
Michael Wueff1a592007-09-25 18:11:01 -070080 "(isl3886)\n", pci_name(priv->pdev));
81 return err;
82 }
83
Christian Lamparter4e416a62008-09-01 22:48:41 +020084 err = p54_parse_firmware(dev, fw_entry);
85 if (err) {
86 release_firmware(fw_entry);
87 return err;
88 }
Michael Wueff1a592007-09-25 18:11:01 -070089
Al Viro8160c032007-12-21 22:02:23 -050090 data = (__le32 *) fw_entry->data;
Michael Wueff1a592007-09-25 18:11:01 -070091 remains = fw_entry->size;
92 device_addr = ISL38XX_DEV_FIRMWARE_ADDR;
93 while (remains) {
94 u32 i = 0;
95 left = min((u32)0x1000, remains);
96 P54P_WRITE(direct_mem_base, cpu_to_le32(device_addr));
97 P54P_READ(int_enable);
98
99 device_addr += 0x1000;
100 while (i < left) {
101 P54P_WRITE(direct_mem_win[i], *data++);
102 i += sizeof(u32);
103 }
104
105 remains -= left;
106 P54P_READ(int_enable);
107 }
108
109 release_firmware(fw_entry);
110
111 reg = P54P_READ(ctrl_stat);
112 reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_CLKRUN);
113 reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
114 reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RAMBOOT);
115 P54P_WRITE(ctrl_stat, reg);
116 P54P_READ(ctrl_stat);
117 udelay(10);
118
119 reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
120 P54P_WRITE(ctrl_stat, reg);
121 wmb();
122 udelay(10);
123
124 reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
125 P54P_WRITE(ctrl_stat, reg);
126 wmb();
127 udelay(10);
128
129 return 0;
130}
131
132static irqreturn_t p54p_simple_interrupt(int irq, void *dev_id)
133{
134 struct p54p_priv *priv = (struct p54p_priv *) dev_id;
135 __le32 reg;
136
137 reg = P54P_READ(int_ident);
138 P54P_WRITE(int_ack, reg);
139
140 if (reg & P54P_READ(int_enable))
141 complete(&priv->boot_comp);
142
143 return IRQ_HANDLED;
144}
145
146static int p54p_read_eeprom(struct ieee80211_hw *dev)
147{
148 struct p54p_priv *priv = dev->priv;
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400149 struct p54p_ring_control *ring_control = priv->ring_control;
Michael Wueff1a592007-09-25 18:11:01 -0700150 int err;
151 struct p54_control_hdr *hdr;
152 void *eeprom;
153 dma_addr_t rx_mapping, tx_mapping;
154 u16 alen;
155
156 init_completion(&priv->boot_comp);
157 err = request_irq(priv->pdev->irq, &p54p_simple_interrupt,
Christian Lamparter32ddf072008-08-08 21:17:37 +0200158 IRQF_SHARED, "p54pci", priv);
Michael Wueff1a592007-09-25 18:11:01 -0700159 if (err) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200160 printk(KERN_ERR "%s (p54pci): failed to register IRQ handler\n",
Michael Wueff1a592007-09-25 18:11:01 -0700161 pci_name(priv->pdev));
162 return err;
163 }
164
165 eeprom = kmalloc(0x2010 + EEPROM_READBACK_LEN, GFP_KERNEL);
166 if (!eeprom) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200167 printk(KERN_ERR "%s (p54pci): no memory for eeprom!\n",
Michael Wueff1a592007-09-25 18:11:01 -0700168 pci_name(priv->pdev));
169 err = -ENOMEM;
170 goto out;
171 }
172
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400173 memset(ring_control, 0, sizeof(*ring_control));
Al Viro8160c032007-12-21 22:02:23 -0500174 P54P_WRITE(ring_control_base, cpu_to_le32(priv->ring_control_dma));
Michael Wueff1a592007-09-25 18:11:01 -0700175 P54P_READ(ring_control_base);
176 udelay(10);
177
178 P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
179 P54P_READ(int_enable);
180 udelay(10);
181
182 P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
183
184 if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200185 printk(KERN_ERR "%s (p54pci): Cannot boot firmware!\n",
Michael Wueff1a592007-09-25 18:11:01 -0700186 pci_name(priv->pdev));
187 err = -EINVAL;
188 goto out;
189 }
190
191 P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
192 P54P_READ(int_enable);
193
194 hdr = eeprom + 0x2010;
195 p54_fill_eeprom_readback(hdr);
196 hdr->req_id = cpu_to_le32(priv->common.rx_start);
197
198 rx_mapping = pci_map_single(priv->pdev, eeprom,
199 0x2010, PCI_DMA_FROMDEVICE);
200 tx_mapping = pci_map_single(priv->pdev, (void *)hdr,
201 EEPROM_READBACK_LEN, PCI_DMA_TODEVICE);
202
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400203 ring_control->rx_mgmt[0].host_addr = cpu_to_le32(rx_mapping);
204 ring_control->rx_mgmt[0].len = cpu_to_le16(0x2010);
205 ring_control->tx_data[0].host_addr = cpu_to_le32(tx_mapping);
206 ring_control->tx_data[0].device_addr = hdr->req_id;
207 ring_control->tx_data[0].len = cpu_to_le16(EEPROM_READBACK_LEN);
Michael Wueff1a592007-09-25 18:11:01 -0700208
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400209 ring_control->host_idx[2] = cpu_to_le32(1);
210 ring_control->host_idx[1] = cpu_to_le32(1);
Michael Wueff1a592007-09-25 18:11:01 -0700211
212 wmb();
213 mdelay(100);
214 P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
215
216 wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ);
217 wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ);
218
219 pci_unmap_single(priv->pdev, tx_mapping,
220 EEPROM_READBACK_LEN, PCI_DMA_TODEVICE);
221 pci_unmap_single(priv->pdev, rx_mapping,
222 0x2010, PCI_DMA_FROMDEVICE);
223
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400224 alen = le16_to_cpu(ring_control->rx_mgmt[0].len);
225 if (le32_to_cpu(ring_control->device_idx[2]) != 1 ||
Michael Wueff1a592007-09-25 18:11:01 -0700226 alen < 0x10) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200227 printk(KERN_ERR "%s (p54pci): Cannot read eeprom!\n",
Michael Wueff1a592007-09-25 18:11:01 -0700228 pci_name(priv->pdev));
229 err = -EINVAL;
230 goto out;
231 }
232
233 p54_parse_eeprom(dev, (u8 *)eeprom + 0x10, alen - 0x10);
234
235 out:
236 kfree(eeprom);
Al Viro8160c032007-12-21 22:02:23 -0500237 P54P_WRITE(int_enable, cpu_to_le32(0));
Michael Wueff1a592007-09-25 18:11:01 -0700238 P54P_READ(int_enable);
239 udelay(10);
240 free_irq(priv->pdev->irq, priv);
241 P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
242 return err;
243}
244
Christian Lamparter7262d592008-08-24 22:30:38 +0200245static void p54p_refill_rx_ring(struct ieee80211_hw *dev,
246 int ring_index, struct p54p_desc *ring, u32 ring_limit,
247 struct sk_buff **rx_buf)
Michael Wueff1a592007-09-25 18:11:01 -0700248{
249 struct p54p_priv *priv = dev->priv;
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400250 struct p54p_ring_control *ring_control = priv->ring_control;
Christian Lamparter7262d592008-08-24 22:30:38 +0200251 u32 limit, idx, i;
Michael Wueff1a592007-09-25 18:11:01 -0700252
Christian Lamparter7262d592008-08-24 22:30:38 +0200253 idx = le32_to_cpu(ring_control->host_idx[ring_index]);
254 limit = idx;
255 limit -= le32_to_cpu(ring_control->device_idx[ring_index]);
256 limit = ring_limit - limit;
Michael Wueff1a592007-09-25 18:11:01 -0700257
Christian Lamparter7262d592008-08-24 22:30:38 +0200258 i = idx % ring_limit;
Michael Wueff1a592007-09-25 18:11:01 -0700259 while (limit-- > 1) {
Christian Lamparter7262d592008-08-24 22:30:38 +0200260 struct p54p_desc *desc = &ring[i];
Michael Wueff1a592007-09-25 18:11:01 -0700261
262 if (!desc->host_addr) {
263 struct sk_buff *skb;
264 dma_addr_t mapping;
Christian Lamparter4e416a62008-09-01 22:48:41 +0200265 skb = dev_alloc_skb(priv->common.rx_mtu + 32);
Michael Wueff1a592007-09-25 18:11:01 -0700266 if (!skb)
267 break;
268
269 mapping = pci_map_single(priv->pdev,
270 skb_tail_pointer(skb),
Christian Lamparter4e416a62008-09-01 22:48:41 +0200271 priv->common.rx_mtu + 32,
Michael Wueff1a592007-09-25 18:11:01 -0700272 PCI_DMA_FROMDEVICE);
273 desc->host_addr = cpu_to_le32(mapping);
274 desc->device_addr = 0; // FIXME: necessary?
Christian Lamparter4e416a62008-09-01 22:48:41 +0200275 desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
Michael Wueff1a592007-09-25 18:11:01 -0700276 desc->flags = 0;
Christian Lamparter7262d592008-08-24 22:30:38 +0200277 rx_buf[i] = skb;
Michael Wueff1a592007-09-25 18:11:01 -0700278 }
279
Christian Lamparter7262d592008-08-24 22:30:38 +0200280 i++;
Michael Wueff1a592007-09-25 18:11:01 -0700281 idx++;
Christian Lamparter7262d592008-08-24 22:30:38 +0200282 i %= ring_limit;
Michael Wueff1a592007-09-25 18:11:01 -0700283 }
284
285 wmb();
Christian Lamparter7262d592008-08-24 22:30:38 +0200286 ring_control->host_idx[ring_index] = cpu_to_le32(idx);
287}
288
289static void p54p_check_rx_ring(struct ieee80211_hw *dev, u32 *index,
290 int ring_index, struct p54p_desc *ring, u32 ring_limit,
291 struct sk_buff **rx_buf)
292{
293 struct p54p_priv *priv = dev->priv;
294 struct p54p_ring_control *ring_control = priv->ring_control;
295 struct p54p_desc *desc;
296 u32 idx, i;
297
298 i = (*index) % ring_limit;
299 (*index) = idx = le32_to_cpu(ring_control->device_idx[ring_index]);
300 idx %= ring_limit;
301 while (i != idx) {
302 u16 len;
303 struct sk_buff *skb;
304 desc = &ring[i];
305 len = le16_to_cpu(desc->len);
306 skb = rx_buf[i];
307
Christian Lamparter0c259702008-08-31 22:15:40 +0200308 if (!skb) {
309 i++;
310 i %= ring_limit;
Christian Lamparter7262d592008-08-24 22:30:38 +0200311 continue;
Christian Lamparter0c259702008-08-31 22:15:40 +0200312 }
Christian Lamparter7262d592008-08-24 22:30:38 +0200313 skb_put(skb, len);
314
315 if (p54_rx(dev, skb)) {
316 pci_unmap_single(priv->pdev,
317 le32_to_cpu(desc->host_addr),
Christian Lamparter4e416a62008-09-01 22:48:41 +0200318 priv->common.rx_mtu + 32,
319 PCI_DMA_FROMDEVICE);
Christian Lamparter7262d592008-08-24 22:30:38 +0200320 rx_buf[i] = NULL;
321 desc->host_addr = 0;
322 } else {
323 skb_trim(skb, 0);
Christian Lamparter4e416a62008-09-01 22:48:41 +0200324 desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
Christian Lamparter7262d592008-08-24 22:30:38 +0200325 }
326
327 i++;
328 i %= ring_limit;
329 }
330
331 p54p_refill_rx_ring(dev, ring_index, ring, ring_limit, rx_buf);
332}
333
334/* caller must hold priv->lock */
335static void p54p_check_tx_ring(struct ieee80211_hw *dev, u32 *index,
336 int ring_index, struct p54p_desc *ring, u32 ring_limit,
337 void **tx_buf)
338{
339 struct p54p_priv *priv = dev->priv;
340 struct p54p_ring_control *ring_control = priv->ring_control;
341 struct p54p_desc *desc;
342 u32 idx, i;
343
344 i = (*index) % ring_limit;
345 (*index) = idx = le32_to_cpu(ring_control->device_idx[1]);
346 idx %= ring_limit;
347
348 while (i != idx) {
349 desc = &ring[i];
350 kfree(tx_buf[i]);
351 tx_buf[i] = NULL;
352
353 pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
354 le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
355
356 desc->host_addr = 0;
357 desc->device_addr = 0;
358 desc->len = 0;
359 desc->flags = 0;
360
361 i++;
362 i %= ring_limit;
363 }
364}
365
366static void p54p_rx_tasklet(unsigned long dev_id)
367{
368 struct ieee80211_hw *dev = (struct ieee80211_hw *)dev_id;
369 struct p54p_priv *priv = dev->priv;
370 struct p54p_ring_control *ring_control = priv->ring_control;
371
372 p54p_check_rx_ring(dev, &priv->rx_idx_mgmt, 2, ring_control->rx_mgmt,
373 ARRAY_SIZE(ring_control->rx_mgmt), priv->rx_buf_mgmt);
374
375 p54p_check_rx_ring(dev, &priv->rx_idx_data, 0, ring_control->rx_data,
376 ARRAY_SIZE(ring_control->rx_data), priv->rx_buf_data);
377
378 wmb();
379 P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
Michael Wueff1a592007-09-25 18:11:01 -0700380}
381
382static irqreturn_t p54p_interrupt(int irq, void *dev_id)
383{
384 struct ieee80211_hw *dev = dev_id;
385 struct p54p_priv *priv = dev->priv;
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400386 struct p54p_ring_control *ring_control = priv->ring_control;
Michael Wueff1a592007-09-25 18:11:01 -0700387 __le32 reg;
388
389 spin_lock(&priv->lock);
390 reg = P54P_READ(int_ident);
Al Viro8160c032007-12-21 22:02:23 -0500391 if (unlikely(reg == cpu_to_le32(0xFFFFFFFF))) {
Michael Wueff1a592007-09-25 18:11:01 -0700392 spin_unlock(&priv->lock);
393 return IRQ_HANDLED;
394 }
395
396 P54P_WRITE(int_ack, reg);
397
398 reg &= P54P_READ(int_enable);
399
400 if (reg & cpu_to_le32(ISL38XX_INT_IDENT_UPDATE)) {
Christian Lamparter7262d592008-08-24 22:30:38 +0200401 p54p_check_tx_ring(dev, &priv->tx_idx_mgmt,
402 3, ring_control->tx_mgmt,
403 ARRAY_SIZE(ring_control->tx_mgmt),
404 priv->tx_buf_mgmt);
Michael Wueff1a592007-09-25 18:11:01 -0700405
Christian Lamparter7262d592008-08-24 22:30:38 +0200406 p54p_check_tx_ring(dev, &priv->tx_idx_data,
407 1, ring_control->tx_data,
408 ARRAY_SIZE(ring_control->tx_data),
409 priv->tx_buf_data);
Michael Wueff1a592007-09-25 18:11:01 -0700410
Christian Lamparter7262d592008-08-24 22:30:38 +0200411 tasklet_schedule(&priv->rx_tasklet);
Michael Wueff1a592007-09-25 18:11:01 -0700412
Michael Wueff1a592007-09-25 18:11:01 -0700413 } else if (reg & cpu_to_le32(ISL38XX_INT_IDENT_INIT))
414 complete(&priv->boot_comp);
415
416 spin_unlock(&priv->lock);
417
418 return reg ? IRQ_HANDLED : IRQ_NONE;
419}
420
421static void p54p_tx(struct ieee80211_hw *dev, struct p54_control_hdr *data,
422 size_t len, int free_on_tx)
423{
424 struct p54p_priv *priv = dev->priv;
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400425 struct p54p_ring_control *ring_control = priv->ring_control;
Michael Wueff1a592007-09-25 18:11:01 -0700426 unsigned long flags;
427 struct p54p_desc *desc;
428 dma_addr_t mapping;
429 u32 device_idx, idx, i;
430
431 spin_lock_irqsave(&priv->lock, flags);
432
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400433 device_idx = le32_to_cpu(ring_control->device_idx[1]);
434 idx = le32_to_cpu(ring_control->host_idx[1]);
435 i = idx % ARRAY_SIZE(ring_control->tx_data);
Michael Wueff1a592007-09-25 18:11:01 -0700436
437 mapping = pci_map_single(priv->pdev, data, len, PCI_DMA_TODEVICE);
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400438 desc = &ring_control->tx_data[i];
Michael Wueff1a592007-09-25 18:11:01 -0700439 desc->host_addr = cpu_to_le32(mapping);
440 desc->device_addr = data->req_id;
441 desc->len = cpu_to_le16(len);
442 desc->flags = 0;
443
444 wmb();
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400445 ring_control->host_idx[1] = cpu_to_le32(idx + 1);
Michael Wueff1a592007-09-25 18:11:01 -0700446
447 if (free_on_tx)
Christian Lamparter7262d592008-08-24 22:30:38 +0200448 priv->tx_buf_data[i] = data;
Michael Wueff1a592007-09-25 18:11:01 -0700449
450 spin_unlock_irqrestore(&priv->lock, flags);
451
452 P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
453 P54P_READ(dev_int);
454
455 /* FIXME: unlikely to happen because the device usually runs out of
456 memory before we fill the ring up, but we can make it impossible */
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400457 if (idx - device_idx > ARRAY_SIZE(ring_control->tx_data) - 2)
Michael Wueff1a592007-09-25 18:11:01 -0700458 printk(KERN_INFO "%s: tx overflow.\n", wiphy_name(dev->wiphy));
459}
460
461static int p54p_open(struct ieee80211_hw *dev)
462{
463 struct p54p_priv *priv = dev->priv;
464 int err;
465
466 init_completion(&priv->boot_comp);
467 err = request_irq(priv->pdev->irq, &p54p_interrupt,
Christian Lamparter32ddf072008-08-08 21:17:37 +0200468 IRQF_SHARED, "p54pci", dev);
Michael Wueff1a592007-09-25 18:11:01 -0700469 if (err) {
470 printk(KERN_ERR "%s: failed to register IRQ handler\n",
471 wiphy_name(dev->wiphy));
472 return err;
473 }
474
475 memset(priv->ring_control, 0, sizeof(*priv->ring_control));
Christian Lamparter7262d592008-08-24 22:30:38 +0200476 priv->rx_idx_data = priv->tx_idx_data = 0;
477 priv->rx_idx_mgmt = priv->tx_idx_mgmt = 0;
478
479 p54p_refill_rx_ring(dev, 0, priv->ring_control->rx_data,
480 ARRAY_SIZE(priv->ring_control->rx_data), priv->rx_buf_data);
481
482 p54p_refill_rx_ring(dev, 2, priv->ring_control->rx_mgmt,
483 ARRAY_SIZE(priv->ring_control->rx_mgmt), priv->rx_buf_mgmt);
Michael Wueff1a592007-09-25 18:11:01 -0700484
485 p54p_upload_firmware(dev);
486
Al Viro8160c032007-12-21 22:02:23 -0500487 P54P_WRITE(ring_control_base, cpu_to_le32(priv->ring_control_dma));
Michael Wueff1a592007-09-25 18:11:01 -0700488 P54P_READ(ring_control_base);
489 wmb();
490 udelay(10);
491
492 P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
493 P54P_READ(int_enable);
494 wmb();
495 udelay(10);
496
497 P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
498 P54P_READ(dev_int);
499
500 if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
501 printk(KERN_ERR "%s: Cannot boot firmware!\n",
502 wiphy_name(dev->wiphy));
503 free_irq(priv->pdev->irq, dev);
504 return -ETIMEDOUT;
505 }
506
507 P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
508 P54P_READ(int_enable);
509 wmb();
510 udelay(10);
511
512 P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
513 P54P_READ(dev_int);
514 wmb();
515 udelay(10);
516
517 return 0;
518}
519
520static void p54p_stop(struct ieee80211_hw *dev)
521{
522 struct p54p_priv *priv = dev->priv;
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400523 struct p54p_ring_control *ring_control = priv->ring_control;
Michael Wueff1a592007-09-25 18:11:01 -0700524 unsigned int i;
525 struct p54p_desc *desc;
526
Christian Lamparter7262d592008-08-24 22:30:38 +0200527 tasklet_kill(&priv->rx_tasklet);
528
Al Viro8160c032007-12-21 22:02:23 -0500529 P54P_WRITE(int_enable, cpu_to_le32(0));
Michael Wueff1a592007-09-25 18:11:01 -0700530 P54P_READ(int_enable);
531 udelay(10);
532
533 free_irq(priv->pdev->irq, dev);
534
535 P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
536
Christian Lamparter7262d592008-08-24 22:30:38 +0200537 for (i = 0; i < ARRAY_SIZE(priv->rx_buf_data); i++) {
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400538 desc = &ring_control->rx_data[i];
Michael Wueff1a592007-09-25 18:11:01 -0700539 if (desc->host_addr)
Christian Lamparter7262d592008-08-24 22:30:38 +0200540 pci_unmap_single(priv->pdev,
541 le32_to_cpu(desc->host_addr),
Christian Lamparter4e416a62008-09-01 22:48:41 +0200542 priv->common.rx_mtu + 32,
543 PCI_DMA_FROMDEVICE);
Christian Lamparter7262d592008-08-24 22:30:38 +0200544 kfree_skb(priv->rx_buf_data[i]);
545 priv->rx_buf_data[i] = NULL;
Michael Wueff1a592007-09-25 18:11:01 -0700546 }
547
Christian Lamparter7262d592008-08-24 22:30:38 +0200548 for (i = 0; i < ARRAY_SIZE(priv->rx_buf_mgmt); i++) {
549 desc = &ring_control->rx_mgmt[i];
550 if (desc->host_addr)
551 pci_unmap_single(priv->pdev,
552 le32_to_cpu(desc->host_addr),
Christian Lamparter4e416a62008-09-01 22:48:41 +0200553 priv->common.rx_mtu + 32,
554 PCI_DMA_FROMDEVICE);
Christian Lamparter7262d592008-08-24 22:30:38 +0200555 kfree_skb(priv->rx_buf_mgmt[i]);
556 priv->rx_buf_mgmt[i] = NULL;
557 }
558
559 for (i = 0; i < ARRAY_SIZE(priv->tx_buf_data); i++) {
Dmitry Torokhoveb76bf22007-11-02 01:55:36 -0400560 desc = &ring_control->tx_data[i];
Michael Wueff1a592007-09-25 18:11:01 -0700561 if (desc->host_addr)
Christian Lamparter7262d592008-08-24 22:30:38 +0200562 pci_unmap_single(priv->pdev,
563 le32_to_cpu(desc->host_addr),
564 le16_to_cpu(desc->len),
565 PCI_DMA_TODEVICE);
Michael Wueff1a592007-09-25 18:11:01 -0700566
Christian Lamparter7262d592008-08-24 22:30:38 +0200567 kfree(priv->tx_buf_data[i]);
568 priv->tx_buf_data[i] = NULL;
Michael Wueff1a592007-09-25 18:11:01 -0700569 }
570
Christian Lamparter7262d592008-08-24 22:30:38 +0200571 for (i = 0; i < ARRAY_SIZE(priv->tx_buf_mgmt); i++) {
572 desc = &ring_control->tx_mgmt[i];
573 if (desc->host_addr)
574 pci_unmap_single(priv->pdev,
575 le32_to_cpu(desc->host_addr),
576 le16_to_cpu(desc->len),
577 PCI_DMA_TODEVICE);
578
579 kfree(priv->tx_buf_mgmt[i]);
580 priv->tx_buf_mgmt[i] = NULL;
581 }
582
583 memset(ring_control, 0, sizeof(*ring_control));
Michael Wueff1a592007-09-25 18:11:01 -0700584}
585
586static int __devinit p54p_probe(struct pci_dev *pdev,
587 const struct pci_device_id *id)
588{
589 struct p54p_priv *priv;
590 struct ieee80211_hw *dev;
591 unsigned long mem_addr, mem_len;
592 int err;
593 DECLARE_MAC_BUF(mac);
594
595 err = pci_enable_device(pdev);
596 if (err) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200597 printk(KERN_ERR "%s (p54pci): Cannot enable new PCI device\n",
Michael Wueff1a592007-09-25 18:11:01 -0700598 pci_name(pdev));
599 return err;
600 }
601
602 mem_addr = pci_resource_start(pdev, 0);
603 mem_len = pci_resource_len(pdev, 0);
604 if (mem_len < sizeof(struct p54p_csr)) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200605 printk(KERN_ERR "%s (p54pci): Too short PCI resources\n",
Michael Wueff1a592007-09-25 18:11:01 -0700606 pci_name(pdev));
607 pci_disable_device(pdev);
608 return err;
609 }
610
Christian Lamparter32ddf072008-08-08 21:17:37 +0200611 err = pci_request_regions(pdev, "p54pci");
Michael Wueff1a592007-09-25 18:11:01 -0700612 if (err) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200613 printk(KERN_ERR "%s (p54pci): Cannot obtain PCI resources\n",
Michael Wueff1a592007-09-25 18:11:01 -0700614 pci_name(pdev));
615 return err;
616 }
617
618 if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
619 pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200620 printk(KERN_ERR "%s (p54pci): No suitable DMA available\n",
Michael Wueff1a592007-09-25 18:11:01 -0700621 pci_name(pdev));
622 goto err_free_reg;
623 }
624
625 pci_set_master(pdev);
626 pci_try_set_mwi(pdev);
627
628 pci_write_config_byte(pdev, 0x40, 0);
629 pci_write_config_byte(pdev, 0x41, 0);
630
631 dev = p54_init_common(sizeof(*priv));
632 if (!dev) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200633 printk(KERN_ERR "%s (p54pci): ieee80211 alloc failed\n",
Michael Wueff1a592007-09-25 18:11:01 -0700634 pci_name(pdev));
635 err = -ENOMEM;
636 goto err_free_reg;
637 }
638
639 priv = dev->priv;
640 priv->pdev = pdev;
641
642 SET_IEEE80211_DEV(dev, &pdev->dev);
643 pci_set_drvdata(pdev, dev);
644
645 priv->map = ioremap(mem_addr, mem_len);
646 if (!priv->map) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200647 printk(KERN_ERR "%s (p54pci): Cannot map device memory\n",
Michael Wueff1a592007-09-25 18:11:01 -0700648 pci_name(pdev));
649 err = -EINVAL; // TODO: use a better error code?
650 goto err_free_dev;
651 }
652
653 priv->ring_control = pci_alloc_consistent(pdev, sizeof(*priv->ring_control),
654 &priv->ring_control_dma);
655 if (!priv->ring_control) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200656 printk(KERN_ERR "%s (p54pci): Cannot allocate rings\n",
Michael Wueff1a592007-09-25 18:11:01 -0700657 pci_name(pdev));
658 err = -ENOMEM;
659 goto err_iounmap;
660 }
661 memset(priv->ring_control, 0, sizeof(*priv->ring_control));
662
663 err = p54p_upload_firmware(dev);
664 if (err)
665 goto err_free_desc;
666
667 err = p54p_read_eeprom(dev);
668 if (err)
669 goto err_free_desc;
670
671 priv->common.open = p54p_open;
672 priv->common.stop = p54p_stop;
673 priv->common.tx = p54p_tx;
674
675 spin_lock_init(&priv->lock);
Christian Lamparter7262d592008-08-24 22:30:38 +0200676 tasklet_init(&priv->rx_tasklet, p54p_rx_tasklet, (unsigned long)dev);
Michael Wueff1a592007-09-25 18:11:01 -0700677
678 err = ieee80211_register_hw(dev);
679 if (err) {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200680 printk(KERN_ERR "%s (p54pci): Cannot register netdevice\n",
Michael Wueff1a592007-09-25 18:11:01 -0700681 pci_name(pdev));
682 goto err_free_common;
683 }
684
685 printk(KERN_INFO "%s: hwaddr %s, isl38%02x\n",
686 wiphy_name(dev->wiphy),
687 print_mac(mac, dev->wiphy->perm_addr),
688 priv->common.version);
689
690 return 0;
691
692 err_free_common:
693 p54_free_common(dev);
694
695 err_free_desc:
696 pci_free_consistent(pdev, sizeof(*priv->ring_control),
697 priv->ring_control, priv->ring_control_dma);
698
699 err_iounmap:
700 iounmap(priv->map);
701
702 err_free_dev:
703 pci_set_drvdata(pdev, NULL);
704 ieee80211_free_hw(dev);
705
706 err_free_reg:
707 pci_release_regions(pdev);
708 pci_disable_device(pdev);
709 return err;
710}
711
712static void __devexit p54p_remove(struct pci_dev *pdev)
713{
714 struct ieee80211_hw *dev = pci_get_drvdata(pdev);
715 struct p54p_priv *priv;
716
717 if (!dev)
718 return;
719
720 ieee80211_unregister_hw(dev);
721 priv = dev->priv;
722 pci_free_consistent(pdev, sizeof(*priv->ring_control),
723 priv->ring_control, priv->ring_control_dma);
724 p54_free_common(dev);
725 iounmap(priv->map);
726 pci_release_regions(pdev);
727 pci_disable_device(pdev);
728 ieee80211_free_hw(dev);
729}
730
731#ifdef CONFIG_PM
732static int p54p_suspend(struct pci_dev *pdev, pm_message_t state)
733{
734 struct ieee80211_hw *dev = pci_get_drvdata(pdev);
735 struct p54p_priv *priv = dev->priv;
736
Johannes Berga2897552007-09-28 14:01:25 +0200737 if (priv->common.mode != IEEE80211_IF_TYPE_INVALID) {
Michael Wueff1a592007-09-25 18:11:01 -0700738 ieee80211_stop_queues(dev);
739 p54p_stop(dev);
740 }
741
742 pci_save_state(pdev);
743 pci_set_power_state(pdev, pci_choose_state(pdev, state));
744 return 0;
745}
746
747static int p54p_resume(struct pci_dev *pdev)
748{
749 struct ieee80211_hw *dev = pci_get_drvdata(pdev);
750 struct p54p_priv *priv = dev->priv;
751
752 pci_set_power_state(pdev, PCI_D0);
753 pci_restore_state(pdev);
754
Johannes Berga2897552007-09-28 14:01:25 +0200755 if (priv->common.mode != IEEE80211_IF_TYPE_INVALID) {
Michael Wueff1a592007-09-25 18:11:01 -0700756 p54p_open(dev);
Johannes Berg36d68252008-05-15 12:55:26 +0200757 ieee80211_wake_queues(dev);
Michael Wueff1a592007-09-25 18:11:01 -0700758 }
759
760 return 0;
761}
762#endif /* CONFIG_PM */
763
764static struct pci_driver p54p_driver = {
Christian Lamparter32ddf072008-08-08 21:17:37 +0200765 .name = "p54pci",
Michael Wueff1a592007-09-25 18:11:01 -0700766 .id_table = p54p_table,
767 .probe = p54p_probe,
768 .remove = __devexit_p(p54p_remove),
769#ifdef CONFIG_PM
770 .suspend = p54p_suspend,
771 .resume = p54p_resume,
772#endif /* CONFIG_PM */
773};
774
775static int __init p54p_init(void)
776{
777 return pci_register_driver(&p54p_driver);
778}
779
780static void __exit p54p_exit(void)
781{
782 pci_unregister_driver(&p54p_driver);
783}
784
785module_init(p54p_init);
786module_exit(p54p_exit);