blob: bace4921e8cdc76b5d77e8e577be2f0aeeb2d284 [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: Data structures and registers for the rt2800pci module.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#ifndef RT2800PCI_H
28#define RT2800PCI_H
29
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010030static inline void rt2800_register_read(struct rt2x00_dev *rt2x00dev,
31 const unsigned int offset,
32 u32 *value)
33{
34 rt2x00pci_register_read(rt2x00dev, offset, value);
35}
36
37static inline void rt2800_register_write(struct rt2x00_dev *rt2x00dev,
38 const unsigned int offset,
39 u32 value)
40{
41 rt2x00pci_register_write(rt2x00dev, offset, value);
42}
43
44static inline void rt2800_register_write_lock(struct rt2x00_dev *rt2x00dev,
45 const unsigned int offset,
46 u32 value)
47{
48 rt2x00pci_register_write(rt2x00dev, offset, value);
49}
50
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +010051static inline void rt2800_register_multiread(struct rt2x00_dev *rt2x00dev,
52 const unsigned int offset,
53 void *value, const u16 length)
54{
55 rt2x00pci_register_multiread(rt2x00dev, offset, value, length);
56}
57
58static inline void rt2800_register_multiwrite(struct rt2x00_dev *rt2x00dev,
59 const unsigned int offset,
60 const void *value,
61 const u16 length)
62{
63 rt2x00pci_register_multiwrite(rt2x00dev, offset, value, length);
64}
65
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020066/*
67 * RF chip defines.
68 *
69 * RF2820 2.4G 2T3R
70 * RF2850 2.4G/5G 2T3R
71 * RF2720 2.4G 1T2R
72 * RF2750 2.4G/5G 1T2R
73 * RF3020 2.4G 1T1R
74 * RF2020 2.4G B/G
75 * RF3021 2.4G 1T2R
76 * RF3022 2.4G 2T2R
77 * RF3052 2.4G 2T2R
78 */
79#define RF2820 0x0001
80#define RF2850 0x0002
81#define RF2720 0x0003
82#define RF2750 0x0004
83#define RF3020 0x0005
84#define RF2020 0x0006
85#define RF3021 0x0007
86#define RF3022 0x0008
87#define RF3052 0x0009
88
89/*
90 * RT2860 version
91 */
92#define RT2860C_VERSION 0x28600100
93#define RT2860D_VERSION 0x28600101
94#define RT2880E_VERSION 0x28720200
95#define RT2883_VERSION 0x28830300
96#define RT3070_VERSION 0x30700200
97
98/*
99 * Signal information.
100 * Default offset is required for RSSI <-> dBm conversion.
101 */
102#define DEFAULT_RSSI_OFFSET 120 /* FIXME */
103
104/*
105 * Register layout information.
106 */
107#define CSR_REG_BASE 0x1000
108#define CSR_REG_SIZE 0x0800
109#define EEPROM_BASE 0x0000
110#define EEPROM_SIZE 0x0110
111#define BBP_BASE 0x0000
112#define BBP_SIZE 0x0080
113#define RF_BASE 0x0004
114#define RF_SIZE 0x0010
115
116/*
117 * Number of TX queues.
118 */
119#define NUM_TX_QUEUES 4
120
121/*
122 * PCI registers.
123 */
124
125/*
126 * E2PROM_CSR: EEPROM control register.
127 * RELOAD: Write 1 to reload eeprom content.
128 * TYPE: 0: 93c46, 1:93c66.
129 * LOAD_STATUS: 1:loading, 0:done.
130 */
131#define E2PROM_CSR 0x0004
132#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
133#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
134#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
135#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
136#define E2PROM_CSR_TYPE FIELD32(0x00000030)
137#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
138#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
139
140/*
141 * INT_SOURCE_CSR: Interrupt source register.
142 * Write one to clear corresponding bit.
143 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
144 */
145#define INT_SOURCE_CSR 0x0200
146#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
147#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
148#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
149#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
150#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
151#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
152#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
153#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
154#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
155#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
156#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
157#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
158#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
159#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
160#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
161#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
162#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
163#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
164
165/*
166 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
167 */
168#define INT_MASK_CSR 0x0204
169#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
170#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
171#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
172#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
173#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
174#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
175#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
176#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
177#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
178#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
179#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
180#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
181#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
182#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
183#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
184#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
185#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
186#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
187
188/*
189 * WPDMA_GLO_CFG
190 */
191#define WPDMA_GLO_CFG 0x0208
192#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
193#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
194#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
195#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
196#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
197#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
198#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
199#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
200#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
201
202/*
203 * WPDMA_RST_IDX
204 */
205#define WPDMA_RST_IDX 0x020c
206#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
207#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
208#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
209#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
210#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
211#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
212#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
213
214/*
215 * DELAY_INT_CFG
216 */
217#define DELAY_INT_CFG 0x0210
218#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
219#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
220#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
221#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
222#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
223#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
224
225/*
226 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
227 * AIFSN0: AC_BE
228 * AIFSN1: AC_BK
229 * AIFSN1: AC_VI
230 * AIFSN1: AC_VO
231 */
232#define WMM_AIFSN_CFG 0x0214
233#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
234#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
235#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
236#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
237
238/*
239 * WMM_CWMIN_CSR: CWmin for each EDCA AC
240 * CWMIN0: AC_BE
241 * CWMIN1: AC_BK
242 * CWMIN1: AC_VI
243 * CWMIN1: AC_VO
244 */
245#define WMM_CWMIN_CFG 0x0218
246#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
247#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
248#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
249#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
250
251/*
252 * WMM_CWMAX_CSR: CWmax for each EDCA AC
253 * CWMAX0: AC_BE
254 * CWMAX1: AC_BK
255 * CWMAX1: AC_VI
256 * CWMAX1: AC_VO
257 */
258#define WMM_CWMAX_CFG 0x021c
259#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
260#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
261#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
262#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
263
264/*
265 * AC_TXOP0: AC_BK/AC_BE TXOP register
266 * AC0TXOP: AC_BK in unit of 32us
267 * AC1TXOP: AC_BE in unit of 32us
268 */
269#define WMM_TXOP0_CFG 0x0220
270#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
271#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
272
273/*
274 * AC_TXOP1: AC_VO/AC_VI TXOP register
275 * AC2TXOP: AC_VI in unit of 32us
276 * AC3TXOP: AC_VO in unit of 32us
277 */
278#define WMM_TXOP1_CFG 0x0224
279#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
280#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
281
282/*
283 * GPIO_CTRL_CFG:
284 */
285#define GPIO_CTRL_CFG 0x0228
286#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
287#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
288#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
289#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
290#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
291#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
292#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
293#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
294#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
295
296/*
297 * MCU_CMD_CFG
298 */
299#define MCU_CMD_CFG 0x022c
300
301/*
302 * AC_BK register offsets
303 */
304#define TX_BASE_PTR0 0x0230
305#define TX_MAX_CNT0 0x0234
306#define TX_CTX_IDX0 0x0238
307#define TX_DTX_IDX0 0x023c
308
309/*
310 * AC_BE register offsets
311 */
312#define TX_BASE_PTR1 0x0240
313#define TX_MAX_CNT1 0x0244
314#define TX_CTX_IDX1 0x0248
315#define TX_DTX_IDX1 0x024c
316
317/*
318 * AC_VI register offsets
319 */
320#define TX_BASE_PTR2 0x0250
321#define TX_MAX_CNT2 0x0254
322#define TX_CTX_IDX2 0x0258
323#define TX_DTX_IDX2 0x025c
324
325/*
326 * AC_VO register offsets
327 */
328#define TX_BASE_PTR3 0x0260
329#define TX_MAX_CNT3 0x0264
330#define TX_CTX_IDX3 0x0268
331#define TX_DTX_IDX3 0x026c
332
333/*
334 * HCCA register offsets
335 */
336#define TX_BASE_PTR4 0x0270
337#define TX_MAX_CNT4 0x0274
338#define TX_CTX_IDX4 0x0278
339#define TX_DTX_IDX4 0x027c
340
341/*
342 * MGMT register offsets
343 */
344#define TX_BASE_PTR5 0x0280
345#define TX_MAX_CNT5 0x0284
346#define TX_CTX_IDX5 0x0288
347#define TX_DTX_IDX5 0x028c
348
349/*
350 * Queue register offset macros
351 */
352#define TX_QUEUE_REG_OFFSET 0x10
353#define TX_BASE_PTR(__x) TX_BASE_PTR0 + ((__x) * TX_QUEUE_REG_OFFSET)
354#define TX_MAX_CNT(__x) TX_MAX_CNT0 + ((__x) * TX_QUEUE_REG_OFFSET)
355#define TX_CTX_IDX(__x) TX_CTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
356#define TX_DTX_IDX(__x) TX_DTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
357
358/*
359 * RX register offsets
360 */
361#define RX_BASE_PTR 0x0290
362#define RX_MAX_CNT 0x0294
363#define RX_CRX_IDX 0x0298
364#define RX_DRX_IDX 0x029c
365
366/*
367 * PBF_SYS_CTRL
368 * HOST_RAM_WRITE: enable Host program ram write selection
369 */
370#define PBF_SYS_CTRL 0x0400
371#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
372#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
373
374/*
375 * HOST-MCU shared memory
376 */
377#define HOST_CMD_CSR 0x0404
378#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
379
380/*
381 * PBF registers
382 * Most are for debug. Driver doesn't touch PBF register.
383 */
384#define PBF_CFG 0x0408
385#define PBF_MAX_PCNT 0x040c
386#define PBF_CTRL 0x0410
387#define PBF_INT_STA 0x0414
388#define PBF_INT_ENA 0x0418
389
390/*
391 * BCN_OFFSET0:
392 */
393#define BCN_OFFSET0 0x042c
394#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
395#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
396#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
397#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
398
399/*
400 * BCN_OFFSET1:
401 */
402#define BCN_OFFSET1 0x0430
403#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
404#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
405#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
406#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
407
408/*
409 * PBF registers
410 * Most are for debug. Driver doesn't touch PBF register.
411 */
412#define TXRXQ_PCNT 0x0438
413#define PBF_DBG 0x043c
414
415/*
416 * RF registers
417 */
418#define RF_CSR_CFG 0x0500
419#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
420#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
421#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
422#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
423
424/*
425 * EFUSE_CSR: RT3090 EEPROM
426 */
427#define EFUSE_CTRL 0x0580
428#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
429#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
430#define EFUSE_CTRL_KICK FIELD32(0x40000000)
431
432/*
433 * EFUSE_DATA0
434 */
435#define EFUSE_DATA0 0x0590
436
437/*
438 * EFUSE_DATA1
439 */
440#define EFUSE_DATA1 0x0594
441
442/*
443 * EFUSE_DATA2
444 */
445#define EFUSE_DATA2 0x0598
446
447/*
448 * EFUSE_DATA3
449 */
450#define EFUSE_DATA3 0x059c
451
452/*
453 * MAC Control/Status Registers(CSR).
454 * Some values are set in TU, whereas 1 TU == 1024 us.
455 */
456
457/*
458 * MAC_CSR0: ASIC revision number.
459 * ASIC_REV: 0
460 * ASIC_VER: 2860
461 */
462#define MAC_CSR0 0x1000
463#define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
464#define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
465
466/*
467 * MAC_SYS_CTRL:
468 */
469#define MAC_SYS_CTRL 0x1004
470#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
471#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
472#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
473#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
474#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
475#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
476#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
477#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
478
479/*
480 * MAC_ADDR_DW0: STA MAC register 0
481 */
482#define MAC_ADDR_DW0 0x1008
483#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
484#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
485#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
486#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
487
488/*
489 * MAC_ADDR_DW1: STA MAC register 1
490 * UNICAST_TO_ME_MASK:
491 * Used to mask off bits from byte 5 of the MAC address
492 * to determine the UNICAST_TO_ME bit for RX frames.
493 * The full mask is complemented by BSS_ID_MASK:
494 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
495 */
496#define MAC_ADDR_DW1 0x100c
497#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
498#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
499#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
500
501/*
502 * MAC_BSSID_DW0: BSSID register 0
503 */
504#define MAC_BSSID_DW0 0x1010
505#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
506#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
507#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
508#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
509
510/*
511 * MAC_BSSID_DW1: BSSID register 1
512 * BSS_ID_MASK:
513 * 0: 1-BSSID mode (BSS index = 0)
514 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
515 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
516 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
517 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
518 * BSSID. This will make sure that those bits will be ignored
519 * when determining the MY_BSS of RX frames.
520 */
521#define MAC_BSSID_DW1 0x1014
522#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
523#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
524#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
525#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
526
527/*
528 * MAX_LEN_CFG: Maximum frame length register.
529 * MAX_MPDU: rt2860b max 16k bytes
530 * MAX_PSDU: Maximum PSDU length
531 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
532 */
533#define MAX_LEN_CFG 0x1018
534#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
535#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
536#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
537#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
538
539/*
540 * BBP_CSR_CFG: BBP serial control register
541 * VALUE: Register value to program into BBP
542 * REG_NUM: Selected BBP register
543 * READ_CONTROL: 0 write BBP, 1 read BBP
544 * BUSY: ASIC is busy executing BBP commands
545 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
546 * BBP_RW_MODE: 0 serial, 1 paralell
547 */
548#define BBP_CSR_CFG 0x101c
549#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
550#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
551#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
552#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
553#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
554#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
555
556/*
557 * RF_CSR_CFG0: RF control register
558 * REGID_AND_VALUE: Register value to program into RF
559 * BITWIDTH: Selected RF register
560 * STANDBYMODE: 0 high when standby, 1 low when standby
561 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
562 * BUSY: ASIC is busy executing RF commands
563 */
564#define RF_CSR_CFG0 0x1020
565#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
566#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
567#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
568#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
569#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
570#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
571
572/*
573 * RF_CSR_CFG1: RF control register
574 * REGID_AND_VALUE: Register value to program into RF
575 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
576 * 0: 3 system clock cycle (37.5usec)
577 * 1: 5 system clock cycle (62.5usec)
578 */
579#define RF_CSR_CFG1 0x1024
580#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
581#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
582
583/*
584 * RF_CSR_CFG2: RF control register
585 * VALUE: Register value to program into RF
586 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
587 * 0: 3 system clock cycle (37.5usec)
588 * 1: 5 system clock cycle (62.5usec)
589 */
590#define RF_CSR_CFG2 0x1028
591#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
592
593/*
594 * LED_CFG: LED control
595 * color LED's:
596 * 0: off
597 * 1: blinking upon TX2
598 * 2: periodic slow blinking
599 * 3: always on
600 * LED polarity:
601 * 0: active low
602 * 1: active high
603 */
604#define LED_CFG 0x102c
605#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
606#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
607#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
608#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
609#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
610#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
611#define LED_CFG_LED_POLAR FIELD32(0x40000000)
612
613/*
614 * XIFS_TIME_CFG: MAC timing
615 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
616 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
617 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
618 * when MAC doesn't reference BBP signal BBRXEND
619 * EIFS: unit 1us
620 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
621 *
622 */
623#define XIFS_TIME_CFG 0x1100
624#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
625#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
626#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
627#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
628#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
629
630/*
631 * BKOFF_SLOT_CFG:
632 */
633#define BKOFF_SLOT_CFG 0x1104
634#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
635#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
636
637/*
638 * NAV_TIME_CFG:
639 */
640#define NAV_TIME_CFG 0x1108
641#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
642#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
643#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
644#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
645
646/*
647 * CH_TIME_CFG: count as channel busy
648 */
649#define CH_TIME_CFG 0x110c
650
651/*
652 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
653 */
654#define PBF_LIFE_TIMER 0x1110
655
656/*
657 * BCN_TIME_CFG:
658 * BEACON_INTERVAL: in unit of 1/16 TU
659 * TSF_TICKING: Enable TSF auto counting
660 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
661 * BEACON_GEN: Enable beacon generator
662 */
663#define BCN_TIME_CFG 0x1114
664#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
665#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
666#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
667#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
668#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
669#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
670
671/*
672 * TBTT_SYNC_CFG:
673 */
674#define TBTT_SYNC_CFG 0x1118
675
676/*
677 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
678 */
679#define TSF_TIMER_DW0 0x111c
680#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
681
682/*
683 * TSF_TIMER_DW1: Local msb TSF timer, read-only
684 */
685#define TSF_TIMER_DW1 0x1120
686#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
687
688/*
689 * TBTT_TIMER: TImer remains till next TBTT, read-only
690 */
691#define TBTT_TIMER 0x1124
692
693/*
694 * INT_TIMER_CFG:
695 */
696#define INT_TIMER_CFG 0x1128
697
698/*
699 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
700 */
701#define INT_TIMER_EN 0x112c
702
703/*
704 * CH_IDLE_STA: channel idle time
705 */
706#define CH_IDLE_STA 0x1130
707
708/*
709 * CH_BUSY_STA: channel busy time
710 */
711#define CH_BUSY_STA 0x1134
712
713/*
714 * MAC_STATUS_CFG:
715 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
716 * if 1 or higher one of the 2 registers is busy.
717 */
718#define MAC_STATUS_CFG 0x1200
719#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
720
721/*
722 * PWR_PIN_CFG:
723 */
724#define PWR_PIN_CFG 0x1204
725
726/*
727 * AUTOWAKEUP_CFG: Manual power control / status register
728 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
729 * AUTOWAKE: 0:sleep, 1:awake
730 */
731#define AUTOWAKEUP_CFG 0x1208
732#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
733#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
734#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
735
736/*
737 * EDCA_AC0_CFG:
738 */
739#define EDCA_AC0_CFG 0x1300
740#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
741#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
742#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
743#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
744
745/*
746 * EDCA_AC1_CFG:
747 */
748#define EDCA_AC1_CFG 0x1304
749#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
750#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
751#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
752#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
753
754/*
755 * EDCA_AC2_CFG:
756 */
757#define EDCA_AC2_CFG 0x1308
758#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
759#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
760#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
761#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
762
763/*
764 * EDCA_AC3_CFG:
765 */
766#define EDCA_AC3_CFG 0x130c
767#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
768#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
769#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
770#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
771
772/*
773 * EDCA_TID_AC_MAP:
774 */
775#define EDCA_TID_AC_MAP 0x1310
776
777/*
778 * TX_PWR_CFG_0:
779 */
780#define TX_PWR_CFG_0 0x1314
781#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
782#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
783#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
784#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
785#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
786#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
787#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
788#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
789
790/*
791 * TX_PWR_CFG_1:
792 */
793#define TX_PWR_CFG_1 0x1318
794#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
795#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
796#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
797#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
798#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
799#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
800#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
801#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
802
803/*
804 * TX_PWR_CFG_2:
805 */
806#define TX_PWR_CFG_2 0x131c
807#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
808#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
809#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
810#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
811#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
812#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
813#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
814#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
815
816/*
817 * TX_PWR_CFG_3:
818 */
819#define TX_PWR_CFG_3 0x1320
820#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
821#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
822#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
823#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
824#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
825#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
826#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
827#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
828
829/*
830 * TX_PWR_CFG_4:
831 */
832#define TX_PWR_CFG_4 0x1324
833#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
834#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
835#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
836#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
837
838/*
839 * TX_PIN_CFG:
840 */
841#define TX_PIN_CFG 0x1328
842#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
843#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
844#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
845#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
846#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
847#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
848#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
849#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
850#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
851#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
852#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
853#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
854#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
855#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
856#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
857#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
858#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
859#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
860#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
861#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
862
863/*
864 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
865 */
866#define TX_BAND_CFG 0x132c
867#define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
868#define TX_BAND_CFG_A FIELD32(0x00000002)
869#define TX_BAND_CFG_BG FIELD32(0x00000004)
870
871/*
872 * TX_SW_CFG0:
873 */
874#define TX_SW_CFG0 0x1330
875
876/*
877 * TX_SW_CFG1:
878 */
879#define TX_SW_CFG1 0x1334
880
881/*
882 * TX_SW_CFG2:
883 */
884#define TX_SW_CFG2 0x1338
885
886/*
887 * TXOP_THRES_CFG:
888 */
889#define TXOP_THRES_CFG 0x133c
890
891/*
892 * TXOP_CTRL_CFG:
893 */
894#define TXOP_CTRL_CFG 0x1340
895
896/*
897 * TX_RTS_CFG:
898 * RTS_THRES: unit:byte
899 * RTS_FBK_EN: enable rts rate fallback
900 */
901#define TX_RTS_CFG 0x1344
902#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
903#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
904#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
905
906/*
907 * TX_TIMEOUT_CFG:
908 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
909 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
910 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
911 * it is recommended that:
912 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
913 */
914#define TX_TIMEOUT_CFG 0x1348
915#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
916#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
917#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
918
919/*
920 * TX_RTY_CFG:
921 * SHORT_RTY_LIMIT: short retry limit
922 * LONG_RTY_LIMIT: long retry limit
923 * LONG_RTY_THRE: Long retry threshoold
924 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
925 * 0:expired by retry limit, 1: expired by mpdu life timer
926 * AGG_RTY_MODE: Aggregate MPDU retry mode
927 * 0:expired by retry limit, 1: expired by mpdu life timer
928 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
929 */
930#define TX_RTY_CFG 0x134c
931#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
932#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
933#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
934#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
935#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
936#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
937
938/*
939 * TX_LINK_CFG:
940 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
941 * MFB_ENABLE: TX apply remote MFB 1:enable
942 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
943 * 0: not apply remote remote unsolicit (MFS=7)
944 * TX_MRQ_EN: MCS request TX enable
945 * TX_RDG_EN: RDG TX enable
946 * TX_CF_ACK_EN: Piggyback CF-ACK enable
947 * REMOTE_MFB: remote MCS feedback
948 * REMOTE_MFS: remote MCS feedback sequence number
949 */
950#define TX_LINK_CFG 0x1350
951#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
952#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
953#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
954#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
955#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
956#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
957#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
958#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
959
960/*
961 * HT_FBK_CFG0:
962 */
963#define HT_FBK_CFG0 0x1354
964#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
965#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
966#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
967#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
968#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
969#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
970#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
971#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
972
973/*
974 * HT_FBK_CFG1:
975 */
976#define HT_FBK_CFG1 0x1358
977#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
978#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
979#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
980#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
981#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
982#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
983#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
984#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
985
986/*
987 * LG_FBK_CFG0:
988 */
989#define LG_FBK_CFG0 0x135c
990#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
991#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
992#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
993#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
994#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
995#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
996#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
997#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
998
999/*
1000 * LG_FBK_CFG1:
1001 */
1002#define LG_FBK_CFG1 0x1360
1003#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1004#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1005#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1006#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1007
1008/*
1009 * CCK_PROT_CFG: CCK Protection
1010 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
1011 * PROTECT_CTRL: Protection control frame type for CCK TX
1012 * 0:none, 1:RTS/CTS, 2:CTS-to-self
1013 * PROTECT_NAV: TXOP protection type for CCK TX
1014 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1015 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1016 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1017 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1018 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1019 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1020 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1021 * RTS_TH_EN: RTS threshold enable on CCK TX
1022 */
1023#define CCK_PROT_CFG 0x1364
1024#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1025#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1026#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1027#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1028#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1029#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1030#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1031#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1032#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1033#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1034
1035/*
1036 * OFDM_PROT_CFG: OFDM Protection
1037 */
1038#define OFDM_PROT_CFG 0x1368
1039#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1040#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1041#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1042#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1043#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1044#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1045#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1046#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1047#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1048#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1049
1050/*
1051 * MM20_PROT_CFG: MM20 Protection
1052 */
1053#define MM20_PROT_CFG 0x136c
1054#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1055#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1056#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1057#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1058#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1059#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1060#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1061#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1062#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1063#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1064
1065/*
1066 * MM40_PROT_CFG: MM40 Protection
1067 */
1068#define MM40_PROT_CFG 0x1370
1069#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1070#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1071#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1072#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1073#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1074#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1075#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1076#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1077#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1078#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1079
1080/*
1081 * GF20_PROT_CFG: GF20 Protection
1082 */
1083#define GF20_PROT_CFG 0x1374
1084#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1085#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1086#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1087#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1088#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1089#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1090#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1091#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1092#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1093#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1094
1095/*
1096 * GF40_PROT_CFG: GF40 Protection
1097 */
1098#define GF40_PROT_CFG 0x1378
1099#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1100#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1101#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1102#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1103#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1104#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1105#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1106#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1107#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1108#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1109
1110/*
1111 * EXP_CTS_TIME:
1112 */
1113#define EXP_CTS_TIME 0x137c
1114
1115/*
1116 * EXP_ACK_TIME:
1117 */
1118#define EXP_ACK_TIME 0x1380
1119
1120/*
1121 * RX_FILTER_CFG: RX configuration register.
1122 */
1123#define RX_FILTER_CFG 0x1400
1124#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1125#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1126#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1127#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1128#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1129#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1130#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1131#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1132#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1133#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1134#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1135#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1136#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1137#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1138#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1139#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1140#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1141
1142/*
1143 * AUTO_RSP_CFG:
1144 * AUTORESPONDER: 0: disable, 1: enable
1145 * BAC_ACK_POLICY: 0:long, 1:short preamble
1146 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1147 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1148 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1149 * DUAL_CTS_EN: Power bit value in control frame
1150 * ACK_CTS_PSM_BIT:Power bit value in control frame
1151 */
1152#define AUTO_RSP_CFG 0x1404
1153#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1154#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1155#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1156#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1157#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1158#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1159#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1160
1161/*
1162 * LEGACY_BASIC_RATE:
1163 */
1164#define LEGACY_BASIC_RATE 0x1408
1165
1166/*
1167 * HT_BASIC_RATE:
1168 */
1169#define HT_BASIC_RATE 0x140c
1170
1171/*
1172 * HT_CTRL_CFG:
1173 */
1174#define HT_CTRL_CFG 0x1410
1175
1176/*
1177 * SIFS_COST_CFG:
1178 */
1179#define SIFS_COST_CFG 0x1414
1180
1181/*
1182 * RX_PARSER_CFG:
1183 * Set NAV for all received frames
1184 */
1185#define RX_PARSER_CFG 0x1418
1186
1187/*
1188 * TX_SEC_CNT0:
1189 */
1190#define TX_SEC_CNT0 0x1500
1191
1192/*
1193 * RX_SEC_CNT0:
1194 */
1195#define RX_SEC_CNT0 0x1504
1196
1197/*
1198 * CCMP_FC_MUTE:
1199 */
1200#define CCMP_FC_MUTE 0x1508
1201
1202/*
1203 * TXOP_HLDR_ADDR0:
1204 */
1205#define TXOP_HLDR_ADDR0 0x1600
1206
1207/*
1208 * TXOP_HLDR_ADDR1:
1209 */
1210#define TXOP_HLDR_ADDR1 0x1604
1211
1212/*
1213 * TXOP_HLDR_ET:
1214 */
1215#define TXOP_HLDR_ET 0x1608
1216
1217/*
1218 * QOS_CFPOLL_RA_DW0:
1219 */
1220#define QOS_CFPOLL_RA_DW0 0x160c
1221
1222/*
1223 * QOS_CFPOLL_RA_DW1:
1224 */
1225#define QOS_CFPOLL_RA_DW1 0x1610
1226
1227/*
1228 * QOS_CFPOLL_QC:
1229 */
1230#define QOS_CFPOLL_QC 0x1614
1231
1232/*
1233 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1234 */
1235#define RX_STA_CNT0 0x1700
1236#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1237#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1238
1239/*
1240 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1241 */
1242#define RX_STA_CNT1 0x1704
1243#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1244#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1245
1246/*
1247 * RX_STA_CNT2:
1248 */
1249#define RX_STA_CNT2 0x1708
1250#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1251#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1252
1253/*
1254 * TX_STA_CNT0: TX Beacon count
1255 */
1256#define TX_STA_CNT0 0x170c
1257#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1258#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1259
1260/*
1261 * TX_STA_CNT1: TX tx count
1262 */
1263#define TX_STA_CNT1 0x1710
1264#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1265#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1266
1267/*
1268 * TX_STA_CNT2: TX tx count
1269 */
1270#define TX_STA_CNT2 0x1714
1271#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1272#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1273
1274/*
1275 * TX_STA_FIFO: TX Result for specific PID status fifo register
1276 */
1277#define TX_STA_FIFO 0x1718
1278#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1279#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1280#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1281#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1282#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1283#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1284#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1285#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1286
1287/*
1288 * TX_AGG_CNT: Debug counter
1289 */
1290#define TX_AGG_CNT 0x171c
1291#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1292#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1293
1294/*
1295 * TX_AGG_CNT0:
1296 */
1297#define TX_AGG_CNT0 0x1720
1298#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1299#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1300
1301/*
1302 * TX_AGG_CNT1:
1303 */
1304#define TX_AGG_CNT1 0x1724
1305#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1306#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1307
1308/*
1309 * TX_AGG_CNT2:
1310 */
1311#define TX_AGG_CNT2 0x1728
1312#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1313#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1314
1315/*
1316 * TX_AGG_CNT3:
1317 */
1318#define TX_AGG_CNT3 0x172c
1319#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1320#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1321
1322/*
1323 * TX_AGG_CNT4:
1324 */
1325#define TX_AGG_CNT4 0x1730
1326#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1327#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1328
1329/*
1330 * TX_AGG_CNT5:
1331 */
1332#define TX_AGG_CNT5 0x1734
1333#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1334#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1335
1336/*
1337 * TX_AGG_CNT6:
1338 */
1339#define TX_AGG_CNT6 0x1738
1340#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1341#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1342
1343/*
1344 * TX_AGG_CNT7:
1345 */
1346#define TX_AGG_CNT7 0x173c
1347#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1348#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1349
1350/*
1351 * MPDU_DENSITY_CNT:
1352 * TX_ZERO_DEL: TX zero length delimiter count
1353 * RX_ZERO_DEL: RX zero length delimiter count
1354 */
1355#define MPDU_DENSITY_CNT 0x1740
1356#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1357#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1358
1359/*
1360 * Security key table memory.
1361 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1362 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1363 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1364 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
1365 * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
1366 * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
1367 */
1368#define MAC_WCID_BASE 0x1800
1369#define PAIRWISE_KEY_TABLE_BASE 0x4000
1370#define MAC_IVEIV_TABLE_BASE 0x6000
1371#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1372#define SHARED_KEY_TABLE_BASE 0x6c00
1373#define SHARED_KEY_MODE_BASE 0x7000
1374
1375#define MAC_WCID_ENTRY(__idx) \
1376 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1377#define PAIRWISE_KEY_ENTRY(__idx) \
1378 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1379#define MAC_IVEIV_ENTRY(__idx) \
1380 ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
1381#define MAC_WCID_ATTR_ENTRY(__idx) \
1382 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1383#define SHARED_KEY_ENTRY(__idx) \
1384 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1385#define SHARED_KEY_MODE_ENTRY(__idx) \
1386 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1387
1388struct mac_wcid_entry {
1389 u8 mac[6];
1390 u8 reserved[2];
1391} __attribute__ ((packed));
1392
1393struct hw_key_entry {
1394 u8 key[16];
1395 u8 tx_mic[8];
1396 u8 rx_mic[8];
1397} __attribute__ ((packed));
1398
1399struct mac_iveiv_entry {
1400 u8 iv[8];
1401} __attribute__ ((packed));
1402
1403/*
1404 * MAC_WCID_ATTRIBUTE:
1405 */
1406#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1407#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1408#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1409#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
1410
1411/*
1412 * SHARED_KEY_MODE:
1413 */
1414#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1415#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1416#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1417#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1418#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1419#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1420#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1421#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1422
1423/*
1424 * HOST-MCU communication
1425 */
1426
1427/*
1428 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1429 */
1430#define H2M_MAILBOX_CSR 0x7010
1431#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1432#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1433#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1434#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1435
1436/*
1437 * H2M_MAILBOX_CID:
1438 */
1439#define H2M_MAILBOX_CID 0x7014
1440#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1441#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1442#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1443#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1444
1445/*
1446 * H2M_MAILBOX_STATUS:
1447 */
1448#define H2M_MAILBOX_STATUS 0x701c
1449
1450/*
1451 * H2M_INT_SRC:
1452 */
1453#define H2M_INT_SRC 0x7024
1454
1455/*
1456 * H2M_BBP_AGENT:
1457 */
1458#define H2M_BBP_AGENT 0x7028
1459
1460/*
1461 * MCU_LEDCS: LED control for MCU Mailbox.
1462 */
1463#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1464#define MCU_LEDCS_POLARITY FIELD8(0x01)
1465
1466/*
1467 * HW_CS_CTS_BASE:
1468 * Carrier-sense CTS frame base address.
1469 * It's where mac stores carrier-sense frame for carrier-sense function.
1470 */
1471#define HW_CS_CTS_BASE 0x7700
1472
1473/*
1474 * HW_DFS_CTS_BASE:
1475 * FS CTS frame base address. It's where mac stores CTS frame for DFS.
1476 */
1477#define HW_DFS_CTS_BASE 0x7780
1478
1479/*
1480 * TXRX control registers - base address 0x3000
1481 */
1482
1483/*
1484 * TXRX_CSR1:
1485 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1486 */
1487#define TXRX_CSR1 0x77d0
1488
1489/*
1490 * HW_DEBUG_SETTING_BASE:
1491 * since NULL frame won't be that long (256 byte)
1492 * We steal 16 tail bytes to save debugging settings
1493 */
1494#define HW_DEBUG_SETTING_BASE 0x77f0
1495#define HW_DEBUG_SETTING_BASE2 0x7770
1496
1497/*
1498 * HW_BEACON_BASE
1499 * In order to support maximum 8 MBSS and its maximum length
1500 * is 512 bytes for each beacon
1501 * Three section discontinue memory segments will be used.
1502 * 1. The original region for BCN 0~3
1503 * 2. Extract memory from FCE table for BCN 4~5
1504 * 3. Extract memory from Pair-wise key table for BCN 6~7
1505 * It occupied those memory of wcid 238~253 for BCN 6
1506 * and wcid 222~237 for BCN 7
1507 *
1508 * IMPORTANT NOTE: Not sure why legacy driver does this,
1509 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1510 */
1511#define HW_BEACON_BASE0 0x7800
1512#define HW_BEACON_BASE1 0x7a00
1513#define HW_BEACON_BASE2 0x7c00
1514#define HW_BEACON_BASE3 0x7e00
1515#define HW_BEACON_BASE4 0x7200
1516#define HW_BEACON_BASE5 0x7400
1517#define HW_BEACON_BASE6 0x5dc0
1518#define HW_BEACON_BASE7 0x5bc0
1519
1520#define HW_BEACON_OFFSET(__index) \
1521 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1522 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1523 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1524
1525/*
1526 * 8051 firmware image.
1527 */
1528#define FIRMWARE_RT2860 "rt2860.bin"
1529#define FIRMWARE_IMAGE_BASE 0x2000
1530
1531/*
1532 * BBP registers.
1533 * The wordsize of the BBP is 8 bits.
1534 */
1535
1536/*
1537 * BBP 1: TX Antenna
1538 */
1539#define BBP1_TX_POWER FIELD8(0x07)
1540#define BBP1_TX_ANTENNA FIELD8(0x18)
1541
1542/*
1543 * BBP 3: RX Antenna
1544 */
1545#define BBP3_RX_ANTENNA FIELD8(0x18)
1546#define BBP3_HT40_PLUS FIELD8(0x20)
1547
1548/*
1549 * BBP 4: Bandwidth
1550 */
1551#define BBP4_TX_BF FIELD8(0x01)
1552#define BBP4_BANDWIDTH FIELD8(0x18)
1553
1554/*
1555 * RFCSR registers
1556 * The wordsize of the RFCSR is 8 bits.
1557 */
1558
1559/*
1560 * RFCSR 6:
1561 */
1562#define RFCSR6_R FIELD8(0x03)
1563
1564/*
1565 * RFCSR 7:
1566 */
1567#define RFCSR7_RF_TUNING FIELD8(0x01)
1568
1569/*
1570 * RFCSR 12:
1571 */
1572#define RFCSR12_TX_POWER FIELD8(0x1f)
1573
1574/*
1575 * RFCSR 22:
1576 */
1577#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1578
1579/*
1580 * RFCSR 23:
1581 */
1582#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1583
1584/*
1585 * RFCSR 30:
1586 */
1587#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1588
1589/*
1590 * RF registers
1591 */
1592
1593/*
1594 * RF 2
1595 */
1596#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1597#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1598#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1599
1600/*
1601 * RF 3
1602 */
1603#define RF3_TXPOWER_G FIELD32(0x00003e00)
1604#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1605#define RF3_TXPOWER_A FIELD32(0x00003c00)
1606
1607/*
1608 * RF 4
1609 */
1610#define RF4_TXPOWER_G FIELD32(0x000007c0)
1611#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1612#define RF4_TXPOWER_A FIELD32(0x00000780)
1613#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1614#define RF4_HT40 FIELD32(0x00200000)
1615
1616/*
1617 * EEPROM content.
1618 * The wordsize of the EEPROM is 16 bits.
1619 */
1620
1621/*
1622 * EEPROM Version
1623 */
1624#define EEPROM_VERSION 0x0001
1625#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1626#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1627
1628/*
1629 * HW MAC address.
1630 */
1631#define EEPROM_MAC_ADDR_0 0x0002
1632#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1633#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1634#define EEPROM_MAC_ADDR_1 0x0003
1635#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1636#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1637#define EEPROM_MAC_ADDR_2 0x0004
1638#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1639#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1640
1641/*
1642 * EEPROM ANTENNA config
1643 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1644 * TXPATH: 1: 1T, 2: 2T
1645 */
1646#define EEPROM_ANTENNA 0x001a
1647#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1648#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1649#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1650
1651/*
1652 * EEPROM NIC config
1653 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1654 */
1655#define EEPROM_NIC 0x001b
1656#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1657#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1658#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1659#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1660#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1661#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1662#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1663#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1664#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1665#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
1666
1667/*
1668 * EEPROM frequency
1669 */
1670#define EEPROM_FREQ 0x001d
1671#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1672#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1673#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1674
1675/*
1676 * EEPROM LED
1677 * POLARITY_RDY_G: Polarity RDY_G setting.
1678 * POLARITY_RDY_A: Polarity RDY_A setting.
1679 * POLARITY_ACT: Polarity ACT setting.
1680 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1681 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1682 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1683 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1684 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1685 * LED_MODE: Led mode.
1686 */
1687#define EEPROM_LED1 0x001e
1688#define EEPROM_LED2 0x001f
1689#define EEPROM_LED3 0x0020
1690#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1691#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1692#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1693#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1694#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1695#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1696#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1697#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1698#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1699
1700/*
1701 * EEPROM LNA
1702 */
1703#define EEPROM_LNA 0x0022
1704#define EEPROM_LNA_BG FIELD16(0x00ff)
1705#define EEPROM_LNA_A0 FIELD16(0xff00)
1706
1707/*
1708 * EEPROM RSSI BG offset
1709 */
1710#define EEPROM_RSSI_BG 0x0023
1711#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1712#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1713
1714/*
1715 * EEPROM RSSI BG2 offset
1716 */
1717#define EEPROM_RSSI_BG2 0x0024
1718#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1719#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1720
1721/*
1722 * EEPROM RSSI A offset
1723 */
1724#define EEPROM_RSSI_A 0x0025
1725#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1726#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1727
1728/*
1729 * EEPROM RSSI A2 offset
1730 */
1731#define EEPROM_RSSI_A2 0x0026
1732#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1733#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1734
1735/*
1736 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1737 * This is delta in 40MHZ.
1738 * VALUE: Tx Power dalta value (MAX=4)
1739 * TYPE: 1: Plus the delta value, 0: minus the delta value
1740 * TXPOWER: Enable:
1741 */
1742#define EEPROM_TXPOWER_DELTA 0x0028
1743#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1744#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1745#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1746
1747/*
1748 * EEPROM TXPOWER 802.11BG
1749 */
1750#define EEPROM_TXPOWER_BG1 0x0029
1751#define EEPROM_TXPOWER_BG2 0x0030
1752#define EEPROM_TXPOWER_BG_SIZE 7
1753#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1754#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1755
1756/*
1757 * EEPROM TXPOWER 802.11A
1758 */
1759#define EEPROM_TXPOWER_A1 0x003c
1760#define EEPROM_TXPOWER_A2 0x0053
1761#define EEPROM_TXPOWER_A_SIZE 6
1762#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1763#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1764
1765/*
1766 * EEPROM TXpower byrate: 20MHZ power
1767 */
1768#define EEPROM_TXPOWER_BYRATE 0x006f
1769
1770/*
1771 * EEPROM BBP.
1772 */
1773#define EEPROM_BBP_START 0x0078
1774#define EEPROM_BBP_SIZE 16
1775#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1776#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1777
1778/*
1779 * MCU mailbox commands.
1780 */
1781#define MCU_SLEEP 0x30
1782#define MCU_WAKEUP 0x31
1783#define MCU_RADIO_OFF 0x35
1784#define MCU_CURRENT 0x36
1785#define MCU_LED 0x50
1786#define MCU_LED_STRENGTH 0x51
1787#define MCU_LED_1 0x52
1788#define MCU_LED_2 0x53
1789#define MCU_LED_3 0x54
1790#define MCU_RADAR 0x60
1791#define MCU_BOOT_SIGNAL 0x72
1792#define MCU_BBP_SIGNAL 0x80
1793#define MCU_POWER_SAVE 0x83
1794
1795/*
1796 * MCU mailbox tokens
1797 */
1798#define TOKEN_WAKUP 3
1799
1800/*
1801 * DMA descriptor defines.
1802 */
1803#define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
1804#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1805#define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
1806#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1807
1808/*
1809 * TX descriptor format for TX, PRIO and Beacon Ring.
1810 */
1811
1812/*
1813 * Word0
1814 */
1815#define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
1816
1817/*
1818 * Word1
1819 */
1820#define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
1821#define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
1822#define TXD_W1_BURST FIELD32(0x00008000)
1823#define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
1824#define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
1825#define TXD_W1_DMA_DONE FIELD32(0x80000000)
1826
1827/*
1828 * Word2
1829 */
1830#define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
1831
1832/*
1833 * Word3
1834 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
1835 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1836 * 0:MGMT, 1:HCCA 2:EDCA
1837 */
1838#define TXD_W3_WIV FIELD32(0x01000000)
1839#define TXD_W3_QSEL FIELD32(0x06000000)
1840#define TXD_W3_TCO FIELD32(0x20000000)
1841#define TXD_W3_UCO FIELD32(0x40000000)
1842#define TXD_W3_ICO FIELD32(0x80000000)
1843
1844/*
1845 * TX WI structure
1846 */
1847
1848/*
1849 * Word0
1850 * FRAG: 1 To inform TKIP engine this is a fragment.
1851 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
1852 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
1853 * BW: Channel bandwidth 20MHz or 40 MHz
1854 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
1855 */
1856#define TXWI_W0_FRAG FIELD32(0x00000001)
1857#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
1858#define TXWI_W0_CF_ACK FIELD32(0x00000004)
1859#define TXWI_W0_TS FIELD32(0x00000008)
1860#define TXWI_W0_AMPDU FIELD32(0x00000010)
1861#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
1862#define TXWI_W0_TX_OP FIELD32(0x00000300)
1863#define TXWI_W0_MCS FIELD32(0x007f0000)
1864#define TXWI_W0_BW FIELD32(0x00800000)
1865#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
1866#define TXWI_W0_STBC FIELD32(0x06000000)
1867#define TXWI_W0_IFS FIELD32(0x08000000)
1868#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
1869
1870/*
1871 * Word1
1872 */
1873#define TXWI_W1_ACK FIELD32(0x00000001)
1874#define TXWI_W1_NSEQ FIELD32(0x00000002)
1875#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
1876#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
1877#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1878#define TXWI_W1_PACKETID FIELD32(0xf0000000)
1879
1880/*
1881 * Word2
1882 */
1883#define TXWI_W2_IV FIELD32(0xffffffff)
1884
1885/*
1886 * Word3
1887 */
1888#define TXWI_W3_EIV FIELD32(0xffffffff)
1889
1890/*
1891 * RX descriptor format for RX Ring.
1892 */
1893
1894/*
1895 * Word0
1896 */
1897#define RXD_W0_SDP0 FIELD32(0xffffffff)
1898
1899/*
1900 * Word1
1901 */
1902#define RXD_W1_SDL1 FIELD32(0x00003fff)
1903#define RXD_W1_SDL0 FIELD32(0x3fff0000)
1904#define RXD_W1_LS0 FIELD32(0x40000000)
1905#define RXD_W1_DMA_DONE FIELD32(0x80000000)
1906
1907/*
1908 * Word2
1909 */
1910#define RXD_W2_SDP1 FIELD32(0xffffffff)
1911
1912/*
1913 * Word3
1914 * AMSDU: RX with 802.3 header, not 802.11 header.
1915 * DECRYPTED: This frame is being decrypted.
1916 */
1917#define RXD_W3_BA FIELD32(0x00000001)
1918#define RXD_W3_DATA FIELD32(0x00000002)
1919#define RXD_W3_NULLDATA FIELD32(0x00000004)
1920#define RXD_W3_FRAG FIELD32(0x00000008)
1921#define RXD_W3_UNICAST_TO_ME FIELD32(0x00000010)
1922#define RXD_W3_MULTICAST FIELD32(0x00000020)
1923#define RXD_W3_BROADCAST FIELD32(0x00000040)
1924#define RXD_W3_MY_BSS FIELD32(0x00000080)
1925#define RXD_W3_CRC_ERROR FIELD32(0x00000100)
1926#define RXD_W3_CIPHER_ERROR FIELD32(0x00000600)
1927#define RXD_W3_AMSDU FIELD32(0x00000800)
1928#define RXD_W3_HTC FIELD32(0x00001000)
1929#define RXD_W3_RSSI FIELD32(0x00002000)
1930#define RXD_W3_L2PAD FIELD32(0x00004000)
1931#define RXD_W3_AMPDU FIELD32(0x00008000)
1932#define RXD_W3_DECRYPTED FIELD32(0x00010000)
1933#define RXD_W3_PLCP_SIGNAL FIELD32(0x00020000)
1934#define RXD_W3_PLCP_RSSI FIELD32(0x00040000)
1935
1936/*
1937 * RX WI structure
1938 */
1939
1940/*
1941 * Word0
1942 */
1943#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
1944#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
1945#define RXWI_W0_BSSID FIELD32(0x00001c00)
1946#define RXWI_W0_UDF FIELD32(0x0000e000)
1947#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1948#define RXWI_W0_TID FIELD32(0xf0000000)
1949
1950/*
1951 * Word1
1952 */
1953#define RXWI_W1_FRAG FIELD32(0x0000000f)
1954#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
1955#define RXWI_W1_MCS FIELD32(0x007f0000)
1956#define RXWI_W1_BW FIELD32(0x00800000)
1957#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
1958#define RXWI_W1_STBC FIELD32(0x06000000)
1959#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
1960
1961/*
1962 * Word2
1963 */
1964#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
1965#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
1966#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
1967
1968/*
1969 * Word3
1970 */
1971#define RXWI_W3_SNR0 FIELD32(0x000000ff)
1972#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
1973
1974/*
1975 * Macros for converting txpower from EEPROM to mac80211 value
1976 * and from mac80211 value to register value.
1977 */
1978#define MIN_G_TXPOWER 0
1979#define MIN_A_TXPOWER -7
1980#define MAX_G_TXPOWER 31
1981#define MAX_A_TXPOWER 15
1982#define DEFAULT_TXPOWER 5
1983
1984#define TXPOWER_G_FROM_DEV(__txpower) \
1985 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1986
1987#define TXPOWER_G_TO_DEV(__txpower) \
1988 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
1989
1990#define TXPOWER_A_FROM_DEV(__txpower) \
1991 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1992
1993#define TXPOWER_A_TO_DEV(__txpower) \
1994 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
1995
1996#endif /* RT2800PCI_H */