blob: 61706dcb962f599daf29a6cdd6cbc52090654149 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
23
24#include "clock-local2.h"
25#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070026#include "clock-rpm.h"
27#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29enum {
30 GCC_BASE,
31 MMSS_BASE,
32 LPASS_BASE,
33 MSS_BASE,
34 N_BASES,
35};
36
37static void __iomem *virt_bases[N_BASES];
38
39#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
40#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
41#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
42#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
43
44#define GPLL0_MODE_REG 0x0000
45#define GPLL0_L_REG 0x0004
46#define GPLL0_M_REG 0x0008
47#define GPLL0_N_REG 0x000C
48#define GPLL0_USER_CTL_REG 0x0010
49#define GPLL0_CONFIG_CTL_REG 0x0014
50#define GPLL0_TEST_CTL_REG 0x0018
51#define GPLL0_STATUS_REG 0x001C
52
53#define GPLL1_MODE_REG 0x0040
54#define GPLL1_L_REG 0x0044
55#define GPLL1_M_REG 0x0048
56#define GPLL1_N_REG 0x004C
57#define GPLL1_USER_CTL_REG 0x0050
58#define GPLL1_CONFIG_CTL_REG 0x0054
59#define GPLL1_TEST_CTL_REG 0x0058
60#define GPLL1_STATUS_REG 0x005C
61
62#define MMPLL0_MODE_REG 0x0000
63#define MMPLL0_L_REG 0x0004
64#define MMPLL0_M_REG 0x0008
65#define MMPLL0_N_REG 0x000C
66#define MMPLL0_USER_CTL_REG 0x0010
67#define MMPLL0_CONFIG_CTL_REG 0x0014
68#define MMPLL0_TEST_CTL_REG 0x0018
69#define MMPLL0_STATUS_REG 0x001C
70
71#define MMPLL1_MODE_REG 0x0040
72#define MMPLL1_L_REG 0x0044
73#define MMPLL1_M_REG 0x0048
74#define MMPLL1_N_REG 0x004C
75#define MMPLL1_USER_CTL_REG 0x0050
76#define MMPLL1_CONFIG_CTL_REG 0x0054
77#define MMPLL1_TEST_CTL_REG 0x0058
78#define MMPLL1_STATUS_REG 0x005C
79
80#define MMPLL3_MODE_REG 0x0080
81#define MMPLL3_L_REG 0x0084
82#define MMPLL3_M_REG 0x0088
83#define MMPLL3_N_REG 0x008C
84#define MMPLL3_USER_CTL_REG 0x0090
85#define MMPLL3_CONFIG_CTL_REG 0x0094
86#define MMPLL3_TEST_CTL_REG 0x0098
87#define MMPLL3_STATUS_REG 0x009C
88
89#define LPAPLL_MODE_REG 0x0000
90#define LPAPLL_L_REG 0x0004
91#define LPAPLL_M_REG 0x0008
92#define LPAPLL_N_REG 0x000C
93#define LPAPLL_USER_CTL_REG 0x0010
94#define LPAPLL_CONFIG_CTL_REG 0x0014
95#define LPAPLL_TEST_CTL_REG 0x0018
96#define LPAPLL_STATUS_REG 0x001C
97
98#define GCC_DEBUG_CLK_CTL_REG 0x1880
99#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
100#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
101#define GCC_XO_DIV4_CBCR_REG 0x10C8
102#define APCS_GPLL_ENA_VOTE_REG 0x1480
103#define MMSS_PLL_VOTE_APCS_REG 0x0100
104#define MMSS_DEBUG_CLK_CTL_REG 0x0900
105#define LPASS_DEBUG_CLK_CTL_REG 0x29000
106#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700107#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108
109#define USB30_MASTER_CMD_RCGR 0x03D4
110#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
111#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
112#define USB_HSIC_CMD_RCGR 0x0440
113#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
114#define USB_HS_SYSTEM_CMD_RCGR 0x0490
115#define SDCC1_APPS_CMD_RCGR 0x04D0
116#define SDCC2_APPS_CMD_RCGR 0x0510
117#define SDCC3_APPS_CMD_RCGR 0x0550
118#define SDCC4_APPS_CMD_RCGR 0x0590
119#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
120#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
121#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
122#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
123#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
124#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
125#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
126#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
127#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
128#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
129#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
130#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
131#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
132#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
133#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
134#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
135#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
136#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
137#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
138#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
139#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
140#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
141#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
142#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
143#define PDM2_CMD_RCGR 0x0CD0
144#define TSIF_REF_CMD_RCGR 0x0D90
145#define CE1_CMD_RCGR 0x1050
146#define CE2_CMD_RCGR 0x1090
147#define GP1_CMD_RCGR 0x1904
148#define GP2_CMD_RCGR 0x1944
149#define GP3_CMD_RCGR 0x1984
150#define LPAIF_SPKR_CMD_RCGR 0xA000
151#define LPAIF_PRI_CMD_RCGR 0xB000
152#define LPAIF_SEC_CMD_RCGR 0xC000
153#define LPAIF_TER_CMD_RCGR 0xD000
154#define LPAIF_QUAD_CMD_RCGR 0xE000
155#define LPAIF_PCM0_CMD_RCGR 0xF000
156#define LPAIF_PCM1_CMD_RCGR 0x10000
157#define RESAMPLER_CMD_RCGR 0x11000
158#define SLIMBUS_CMD_RCGR 0x12000
159#define LPAIF_PCMOE_CMD_RCGR 0x13000
160#define AHBFABRIC_CMD_RCGR 0x18000
161#define VCODEC0_CMD_RCGR 0x1000
162#define PCLK0_CMD_RCGR 0x2000
163#define PCLK1_CMD_RCGR 0x2020
164#define MDP_CMD_RCGR 0x2040
165#define EXTPCLK_CMD_RCGR 0x2060
166#define VSYNC_CMD_RCGR 0x2080
167#define EDPPIXEL_CMD_RCGR 0x20A0
168#define EDPLINK_CMD_RCGR 0x20C0
169#define EDPAUX_CMD_RCGR 0x20E0
170#define HDMI_CMD_RCGR 0x2100
171#define BYTE0_CMD_RCGR 0x2120
172#define BYTE1_CMD_RCGR 0x2140
173#define ESC0_CMD_RCGR 0x2160
174#define ESC1_CMD_RCGR 0x2180
175#define CSI0PHYTIMER_CMD_RCGR 0x3000
176#define CSI1PHYTIMER_CMD_RCGR 0x3030
177#define CSI2PHYTIMER_CMD_RCGR 0x3060
178#define CSI0_CMD_RCGR 0x3090
179#define CSI1_CMD_RCGR 0x3100
180#define CSI2_CMD_RCGR 0x3160
181#define CSI3_CMD_RCGR 0x31C0
182#define CCI_CMD_RCGR 0x3300
183#define MCLK0_CMD_RCGR 0x3360
184#define MCLK1_CMD_RCGR 0x3390
185#define MCLK2_CMD_RCGR 0x33C0
186#define MCLK3_CMD_RCGR 0x33F0
187#define MMSS_GP0_CMD_RCGR 0x3420
188#define MMSS_GP1_CMD_RCGR 0x3450
189#define JPEG0_CMD_RCGR 0x3500
190#define JPEG1_CMD_RCGR 0x3520
191#define JPEG2_CMD_RCGR 0x3540
192#define VFE0_CMD_RCGR 0x3600
193#define VFE1_CMD_RCGR 0x3620
194#define CPP_CMD_RCGR 0x3640
195#define GFX3D_CMD_RCGR 0x4000
196#define RBCPR_CMD_RCGR 0x4060
197#define AHB_CMD_RCGR 0x5000
198#define AXI_CMD_RCGR 0x5040
199#define OCMEMNOC_CMD_RCGR 0x5090
200
201#define MMSS_BCR 0x0240
202#define USB_30_BCR 0x03C0
203#define USB3_PHY_BCR 0x03FC
204#define USB_HS_HSIC_BCR 0x0400
205#define USB_HS_BCR 0x0480
206#define SDCC1_BCR 0x04C0
207#define SDCC2_BCR 0x0500
208#define SDCC3_BCR 0x0540
209#define SDCC4_BCR 0x0580
210#define BLSP1_BCR 0x05C0
211#define BLSP1_QUP1_BCR 0x0640
212#define BLSP1_UART1_BCR 0x0680
213#define BLSP1_QUP2_BCR 0x06C0
214#define BLSP1_UART2_BCR 0x0700
215#define BLSP1_QUP3_BCR 0x0740
216#define BLSP1_UART3_BCR 0x0780
217#define BLSP1_QUP4_BCR 0x07C0
218#define BLSP1_UART4_BCR 0x0800
219#define BLSP1_QUP5_BCR 0x0840
220#define BLSP1_UART5_BCR 0x0880
221#define BLSP1_QUP6_BCR 0x08C0
222#define BLSP1_UART6_BCR 0x0900
223#define BLSP2_BCR 0x0940
224#define BLSP2_QUP1_BCR 0x0980
225#define BLSP2_UART1_BCR 0x09C0
226#define BLSP2_QUP2_BCR 0x0A00
227#define BLSP2_UART2_BCR 0x0A40
228#define BLSP2_QUP3_BCR 0x0A80
229#define BLSP2_UART3_BCR 0x0AC0
230#define BLSP2_QUP4_BCR 0x0B00
231#define BLSP2_UART4_BCR 0x0B40
232#define BLSP2_QUP5_BCR 0x0B80
233#define BLSP2_UART5_BCR 0x0BC0
234#define BLSP2_QUP6_BCR 0x0C00
235#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700236#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700237#define PDM_BCR 0x0CC0
238#define PRNG_BCR 0x0D00
239#define BAM_DMA_BCR 0x0D40
240#define TSIF_BCR 0x0D80
241#define CE1_BCR 0x1040
242#define CE2_BCR 0x1080
243#define AUDIO_CORE_BCR 0x4000
244#define VENUS0_BCR 0x1020
245#define MDSS_BCR 0x2300
246#define CAMSS_PHY0_BCR 0x3020
247#define CAMSS_PHY1_BCR 0x3050
248#define CAMSS_PHY2_BCR 0x3080
249#define CAMSS_CSI0_BCR 0x30B0
250#define CAMSS_CSI0PHY_BCR 0x30C0
251#define CAMSS_CSI0RDI_BCR 0x30D0
252#define CAMSS_CSI0PIX_BCR 0x30E0
253#define CAMSS_CSI1_BCR 0x3120
254#define CAMSS_CSI1PHY_BCR 0x3130
255#define CAMSS_CSI1RDI_BCR 0x3140
256#define CAMSS_CSI1PIX_BCR 0x3150
257#define CAMSS_CSI2_BCR 0x3180
258#define CAMSS_CSI2PHY_BCR 0x3190
259#define CAMSS_CSI2RDI_BCR 0x31A0
260#define CAMSS_CSI2PIX_BCR 0x31B0
261#define CAMSS_CSI3_BCR 0x31E0
262#define CAMSS_CSI3PHY_BCR 0x31F0
263#define CAMSS_CSI3RDI_BCR 0x3200
264#define CAMSS_CSI3PIX_BCR 0x3210
265#define CAMSS_ISPIF_BCR 0x3220
266#define CAMSS_CCI_BCR 0x3340
267#define CAMSS_MCLK0_BCR 0x3380
268#define CAMSS_MCLK1_BCR 0x33B0
269#define CAMSS_MCLK2_BCR 0x33E0
270#define CAMSS_MCLK3_BCR 0x3410
271#define CAMSS_GP0_BCR 0x3440
272#define CAMSS_GP1_BCR 0x3470
273#define CAMSS_TOP_BCR 0x3480
274#define CAMSS_MICRO_BCR 0x3490
275#define CAMSS_JPEG_BCR 0x35A0
276#define CAMSS_VFE_BCR 0x36A0
277#define CAMSS_CSI_VFE0_BCR 0x3700
278#define CAMSS_CSI_VFE1_BCR 0x3710
279#define OCMEMNOC_BCR 0x50B0
280#define MMSSNOCAHB_BCR 0x5020
281#define MMSSNOCAXI_BCR 0x5060
282#define OXILI_GFX3D_CBCR 0x4028
283#define OXILICX_AHB_CBCR 0x403C
284#define OXILICX_AXI_CBCR 0x4038
285#define OXILI_BCR 0x4020
286#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700287#define LPASS_Q6SS_BCR 0x6000
288#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700289
290#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
291#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
292#define MMSS_NOC_CFG_AHB_CBCR 0x024C
293
294#define USB30_MASTER_CBCR 0x03C8
295#define USB30_MOCK_UTMI_CBCR 0x03D0
296#define USB_HSIC_AHB_CBCR 0x0408
297#define USB_HSIC_SYSTEM_CBCR 0x040C
298#define USB_HSIC_CBCR 0x0410
299#define USB_HSIC_IO_CAL_CBCR 0x0414
300#define USB_HS_SYSTEM_CBCR 0x0484
301#define USB_HS_AHB_CBCR 0x0488
302#define SDCC1_APPS_CBCR 0x04C4
303#define SDCC1_AHB_CBCR 0x04C8
304#define SDCC2_APPS_CBCR 0x0504
305#define SDCC2_AHB_CBCR 0x0508
306#define SDCC3_APPS_CBCR 0x0544
307#define SDCC3_AHB_CBCR 0x0548
308#define SDCC4_APPS_CBCR 0x0584
309#define SDCC4_AHB_CBCR 0x0588
310#define BLSP1_AHB_CBCR 0x05C4
311#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
312#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
313#define BLSP1_UART1_APPS_CBCR 0x0684
314#define BLSP1_UART1_SIM_CBCR 0x0688
315#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
316#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
317#define BLSP1_UART2_APPS_CBCR 0x0704
318#define BLSP1_UART2_SIM_CBCR 0x0708
319#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
320#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
321#define BLSP1_UART3_APPS_CBCR 0x0784
322#define BLSP1_UART3_SIM_CBCR 0x0788
323#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
324#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
325#define BLSP1_UART4_APPS_CBCR 0x0804
326#define BLSP1_UART4_SIM_CBCR 0x0808
327#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
328#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
329#define BLSP1_UART5_APPS_CBCR 0x0884
330#define BLSP1_UART5_SIM_CBCR 0x0888
331#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
332#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
333#define BLSP1_UART6_APPS_CBCR 0x0904
334#define BLSP1_UART6_SIM_CBCR 0x0908
335#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700336#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700337#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
338#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
339#define BLSP2_UART1_APPS_CBCR 0x09C4
340#define BLSP2_UART1_SIM_CBCR 0x09C8
341#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
342#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
343#define BLSP2_UART2_APPS_CBCR 0x0A44
344#define BLSP2_UART2_SIM_CBCR 0x0A48
345#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
346#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
347#define BLSP2_UART3_APPS_CBCR 0x0AC4
348#define BLSP2_UART3_SIM_CBCR 0x0AC8
349#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
350#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
351#define BLSP2_UART4_APPS_CBCR 0x0B44
352#define BLSP2_UART4_SIM_CBCR 0x0B48
353#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
354#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
355#define BLSP2_UART5_APPS_CBCR 0x0BC4
356#define BLSP2_UART5_SIM_CBCR 0x0BC8
357#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
358#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
359#define BLSP2_UART6_APPS_CBCR 0x0C44
360#define BLSP2_UART6_SIM_CBCR 0x0C48
361#define PDM_AHB_CBCR 0x0CC4
362#define PDM_XO4_CBCR 0x0CC8
363#define PDM2_CBCR 0x0CCC
364#define PRNG_AHB_CBCR 0x0D04
365#define BAM_DMA_AHB_CBCR 0x0D44
366#define TSIF_AHB_CBCR 0x0D84
367#define TSIF_REF_CBCR 0x0D88
368#define MSG_RAM_AHB_CBCR 0x0E44
369#define CE1_CBCR 0x1044
370#define CE1_AXI_CBCR 0x1048
371#define CE1_AHB_CBCR 0x104C
372#define CE2_CBCR 0x1084
373#define CE2_AXI_CBCR 0x1088
374#define CE2_AHB_CBCR 0x108C
375#define GCC_AHB_CBCR 0x10C0
376#define GP1_CBCR 0x1900
377#define GP2_CBCR 0x1940
378#define GP3_CBCR 0x1980
379#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
380#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
382#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
383#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
384#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
385#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
386#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
387#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
388#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
389#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
390#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
391#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
392#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
393#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
394#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
395#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
396#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
397#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
398#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
399#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
400#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
401#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
402#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
403#define VENUS0_VCODEC0_CBCR 0x1028
404#define VENUS0_AHB_CBCR 0x1030
405#define VENUS0_AXI_CBCR 0x1034
406#define VENUS0_OCMEMNOC_CBCR 0x1038
407#define MDSS_AHB_CBCR 0x2308
408#define MDSS_HDMI_AHB_CBCR 0x230C
409#define MDSS_AXI_CBCR 0x2310
410#define MDSS_PCLK0_CBCR 0x2314
411#define MDSS_PCLK1_CBCR 0x2318
412#define MDSS_MDP_CBCR 0x231C
413#define MDSS_MDP_LUT_CBCR 0x2320
414#define MDSS_EXTPCLK_CBCR 0x2324
415#define MDSS_VSYNC_CBCR 0x2328
416#define MDSS_EDPPIXEL_CBCR 0x232C
417#define MDSS_EDPLINK_CBCR 0x2330
418#define MDSS_EDPAUX_CBCR 0x2334
419#define MDSS_HDMI_CBCR 0x2338
420#define MDSS_BYTE0_CBCR 0x233C
421#define MDSS_BYTE1_CBCR 0x2340
422#define MDSS_ESC0_CBCR 0x2344
423#define MDSS_ESC1_CBCR 0x2348
424#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
425#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
426#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
427#define CAMSS_CSI0_CBCR 0x30B4
428#define CAMSS_CSI0_AHB_CBCR 0x30BC
429#define CAMSS_CSI0PHY_CBCR 0x30C4
430#define CAMSS_CSI0RDI_CBCR 0x30D4
431#define CAMSS_CSI0PIX_CBCR 0x30E4
432#define CAMSS_CSI1_CBCR 0x3124
433#define CAMSS_CSI1_AHB_CBCR 0x3128
434#define CAMSS_CSI1PHY_CBCR 0x3134
435#define CAMSS_CSI1RDI_CBCR 0x3144
436#define CAMSS_CSI1PIX_CBCR 0x3154
437#define CAMSS_CSI2_CBCR 0x3184
438#define CAMSS_CSI2_AHB_CBCR 0x3188
439#define CAMSS_CSI2PHY_CBCR 0x3194
440#define CAMSS_CSI2RDI_CBCR 0x31A4
441#define CAMSS_CSI2PIX_CBCR 0x31B4
442#define CAMSS_CSI3_CBCR 0x31E4
443#define CAMSS_CSI3_AHB_CBCR 0x31E8
444#define CAMSS_CSI3PHY_CBCR 0x31F4
445#define CAMSS_CSI3RDI_CBCR 0x3204
446#define CAMSS_CSI3PIX_CBCR 0x3214
447#define CAMSS_ISPIF_AHB_CBCR 0x3224
448#define CAMSS_CCI_CCI_CBCR 0x3344
449#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
450#define CAMSS_MCLK0_CBCR 0x3384
451#define CAMSS_MCLK1_CBCR 0x33B4
452#define CAMSS_MCLK2_CBCR 0x33E4
453#define CAMSS_MCLK3_CBCR 0x3414
454#define CAMSS_GP0_CBCR 0x3444
455#define CAMSS_GP1_CBCR 0x3474
456#define CAMSS_TOP_AHB_CBCR 0x3484
457#define CAMSS_MICRO_AHB_CBCR 0x3494
458#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
459#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
460#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
461#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
462#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
463#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
464#define CAMSS_VFE_VFE0_CBCR 0x36A8
465#define CAMSS_VFE_VFE1_CBCR 0x36AC
466#define CAMSS_VFE_CPP_CBCR 0x36B0
467#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
468#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
469#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
470#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
471#define CAMSS_CSI_VFE0_CBCR 0x3704
472#define CAMSS_CSI_VFE1_CBCR 0x3714
473#define MMSS_MMSSNOC_AXI_CBCR 0x506C
474#define MMSS_MMSSNOC_AHB_CBCR 0x5024
475#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
476#define MMSS_MISC_AHB_CBCR 0x502C
477#define MMSS_S0_AXI_CBCR 0x5064
478#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700479#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
480#define LPASS_Q6SS_XO_CBCR 0x26000
481#define MSS_XO_Q6_CBCR 0x108C
482#define MSS_BUS_Q6_CBCR 0x10A4
483#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700484
485#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
486#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
487
488/* Mux source select values */
489#define cxo_source_val 0
490#define gpll0_source_val 1
491#define gpll1_source_val 2
492#define gnd_source_val 5
493#define mmpll0_mm_source_val 1
494#define mmpll1_mm_source_val 2
495#define mmpll3_mm_source_val 3
496#define gpll0_mm_source_val 5
497#define cxo_mm_source_val 0
498#define mm_gnd_source_val 6
499#define gpll1_hsic_source_val 4
500#define cxo_lpass_source_val 0
501#define lpapll0_lpass_source_val 1
502#define gpll0_lpass_source_val 5
503#define edppll_270_mm_source_val 4
504#define edppll_350_mm_source_val 4
505#define dsipll_750_mm_source_val 1
506#define dsipll_250_mm_source_val 2
507#define hdmipll_297_mm_source_val 3
508
509#define F(f, s, div, m, n) \
510 { \
511 .freq_hz = (f), \
512 .src_clk = &s##_clk_src.c, \
513 .m_val = (m), \
514 .n_val = ~((n)-(m)), \
515 .d_val = ~(n),\
516 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
517 | BVAL(10, 8, s##_source_val), \
518 }
519
520#define F_MM(f, s, div, m, n) \
521 { \
522 .freq_hz = (f), \
523 .src_clk = &s##_clk_src.c, \
524 .m_val = (m), \
525 .n_val = ~((n)-(m)), \
526 .d_val = ~(n),\
527 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
528 | BVAL(10, 8, s##_mm_source_val), \
529 }
530
531#define F_MDSS(f, s, div, m, n) \
532 { \
533 .freq_hz = (f), \
534 .m_val = (m), \
535 .n_val = ~((n)-(m)), \
536 .d_val = ~(n),\
537 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
538 | BVAL(10, 8, s##_mm_source_val), \
539 }
540
541#define F_HSIC(f, s, div, m, n) \
542 { \
543 .freq_hz = (f), \
544 .src_clk = &s##_clk_src.c, \
545 .m_val = (m), \
546 .n_val = ~((n)-(m)), \
547 .d_val = ~(n),\
548 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
549 | BVAL(10, 8, s##_hsic_source_val), \
550 }
551
552#define F_LPASS(f, s, div, m, n) \
553 { \
554 .freq_hz = (f), \
555 .src_clk = &s##_clk_src.c, \
556 .m_val = (m), \
557 .n_val = ~((n)-(m)), \
558 .d_val = ~(n),\
559 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
560 | BVAL(10, 8, s##_lpass_source_val), \
561 }
562
563#define VDD_DIG_FMAX_MAP1(l1, f1) \
564 .vdd_class = &vdd_dig, \
565 .fmax[VDD_DIG_##l1] = (f1)
566#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
567 .vdd_class = &vdd_dig, \
568 .fmax[VDD_DIG_##l1] = (f1), \
569 .fmax[VDD_DIG_##l2] = (f2)
570#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
571 .vdd_class = &vdd_dig, \
572 .fmax[VDD_DIG_##l1] = (f1), \
573 .fmax[VDD_DIG_##l2] = (f2), \
574 .fmax[VDD_DIG_##l3] = (f3)
575
576enum vdd_dig_levels {
577 VDD_DIG_NONE,
578 VDD_DIG_LOW,
579 VDD_DIG_NOMINAL,
580 VDD_DIG_HIGH
581};
582
583static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
584{
585 /* TODO: Actually call into regulator APIs to set VDD_DIG here. */
586 return 0;
587}
588
589static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
590
591static int cxo_clk_enable(struct clk *clk)
592{
593 /* TODO: Remove from here once the rpm xo clock is ready. */
594 return 0;
595}
596
597static void cxo_clk_disable(struct clk *clk)
598{
599 /* TODO: Remove from here once the rpm xo clock is ready. */
600 return;
601}
602
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700603static enum handoff cxo_clk_handoff(struct clk *clk)
604{
605 /* TODO: Remove from here once the rpm xo clock is ready. */
606 return HANDOFF_ENABLED_CLK;
607}
608
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700609static struct clk_ops clk_ops_cxo = {
610 .enable = cxo_clk_enable,
611 .disable = cxo_clk_disable,
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700612 .handoff = cxo_clk_handoff,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700613};
614
615static struct fixed_clk cxo_clk_src = {
616 .c = {
617 .rate = 19200000,
618 .dbg_name = "cxo_clk_src",
619 .ops = &clk_ops_cxo,
620 .warned = true,
621 CLK_INIT(cxo_clk_src.c),
622 },
623};
624
625static struct pll_vote_clk gpll0_clk_src = {
626 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
627 .en_mask = BIT(0),
628 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
629 .status_mask = BIT(17),
630 .parent = &cxo_clk_src.c,
631 .base = &virt_bases[GCC_BASE],
632 .c = {
633 .rate = 600000000,
634 .dbg_name = "gpll0_clk_src",
635 .ops = &clk_ops_pll_vote,
636 .warned = true,
637 CLK_INIT(gpll0_clk_src.c),
638 },
639};
640
641static struct pll_vote_clk gpll1_clk_src = {
642 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
643 .en_mask = BIT(1),
644 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
645 .status_mask = BIT(17),
646 .parent = &cxo_clk_src.c,
647 .base = &virt_bases[GCC_BASE],
648 .c = {
649 .rate = 480000000,
650 .dbg_name = "gpll1_clk_src",
651 .ops = &clk_ops_pll_vote,
652 .warned = true,
653 CLK_INIT(gpll1_clk_src.c),
654 },
655};
656
657static struct pll_vote_clk lpapll0_clk_src = {
658 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
659 .en_mask = BIT(0),
660 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
661 .status_mask = BIT(17),
662 .parent = &cxo_clk_src.c,
663 .base = &virt_bases[LPASS_BASE],
664 .c = {
665 .rate = 491520000,
666 .dbg_name = "lpapll0_clk_src",
667 .ops = &clk_ops_pll_vote,
668 .warned = true,
669 CLK_INIT(lpapll0_clk_src.c),
670 },
671};
672
673static struct pll_vote_clk mmpll0_clk_src = {
674 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
675 .en_mask = BIT(0),
676 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
677 .status_mask = BIT(17),
678 .parent = &cxo_clk_src.c,
679 .base = &virt_bases[MMSS_BASE],
680 .c = {
681 .dbg_name = "mmpll0_clk_src",
682 .rate = 800000000,
683 .ops = &clk_ops_pll_vote,
684 .warned = true,
685 CLK_INIT(mmpll0_clk_src.c),
686 },
687};
688
689static struct pll_vote_clk mmpll1_clk_src = {
690 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
691 .en_mask = BIT(1),
692 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
693 .status_mask = BIT(17),
694 .parent = &cxo_clk_src.c,
695 .base = &virt_bases[MMSS_BASE],
696 .c = {
697 .dbg_name = "mmpll1_clk_src",
698 .rate = 1000000000,
699 .ops = &clk_ops_pll_vote,
700 .warned = true,
701 CLK_INIT(mmpll1_clk_src.c),
702 },
703};
704
705static struct pll_clk mmpll3_clk_src = {
706 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
707 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
708 .parent = &cxo_clk_src.c,
709 .base = &virt_bases[MMSS_BASE],
710 .c = {
711 .dbg_name = "mmpll3_clk_src",
712 .rate = 1000000000,
713 .ops = &clk_ops_local_pll,
714 CLK_INIT(mmpll3_clk_src.c),
715 },
716};
717
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700718#define RPM_BUS_CLK_TYPE 0x316b6c63
719#define RPM_MEM_CLK_TYPE 0x326b6c63
720
721#define PNOC_ID 0x0
722#define SNOC_ID 0x1
723#define CNOC_ID 0x2
724
725#define BIMC_ID 0x0
726#define OCMEM_ID 0x1
727
728DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
729DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
730DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
731
732DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
733DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
734 NULL);
735
736static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
737static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
738static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
739static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
740static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
741static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
742
743static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
744static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
745static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
746static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
747static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
748
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530749static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
750static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
751static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
752static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
753
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700754static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
755 F(125000000, gpll0, 1, 5, 24),
756 F_END
757};
758
759static struct rcg_clk usb30_master_clk_src = {
760 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
761 .set_rate = set_rate_mnd,
762 .freq_tbl = ftbl_gcc_usb30_master_clk,
763 .current_freq = &rcg_dummy_freq,
764 .base = &virt_bases[GCC_BASE],
765 .c = {
766 .dbg_name = "usb30_master_clk_src",
767 .ops = &clk_ops_rcg_mnd,
768 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
769 CLK_INIT(usb30_master_clk_src.c),
770 },
771};
772
773static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
774 F( 960000, cxo, 10, 1, 2),
775 F( 4800000, cxo, 4, 0, 0),
776 F( 9600000, cxo, 2, 0, 0),
777 F(15000000, gpll0, 10, 1, 4),
778 F(19200000, cxo, 1, 0, 0),
779 F(25000000, gpll0, 12, 1, 2),
780 F(50000000, gpll0, 12, 0, 0),
781 F_END
782};
783
784static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
785 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
786 .set_rate = set_rate_mnd,
787 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
788 .current_freq = &rcg_dummy_freq,
789 .base = &virt_bases[GCC_BASE],
790 .c = {
791 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
792 .ops = &clk_ops_rcg_mnd,
793 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
794 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
795 },
796};
797
798static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
799 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
800 .set_rate = set_rate_mnd,
801 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
802 .current_freq = &rcg_dummy_freq,
803 .base = &virt_bases[GCC_BASE],
804 .c = {
805 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
806 .ops = &clk_ops_rcg_mnd,
807 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
808 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
809 },
810};
811
812static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
813 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
814 .set_rate = set_rate_mnd,
815 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
816 .current_freq = &rcg_dummy_freq,
817 .base = &virt_bases[GCC_BASE],
818 .c = {
819 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
820 .ops = &clk_ops_rcg_mnd,
821 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
822 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
823 },
824};
825
826static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
827 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
828 .set_rate = set_rate_mnd,
829 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
830 .current_freq = &rcg_dummy_freq,
831 .base = &virt_bases[GCC_BASE],
832 .c = {
833 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
834 .ops = &clk_ops_rcg_mnd,
835 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
836 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
837 },
838};
839
840static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
841 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
842 .set_rate = set_rate_mnd,
843 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
844 .current_freq = &rcg_dummy_freq,
845 .base = &virt_bases[GCC_BASE],
846 .c = {
847 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
848 .ops = &clk_ops_rcg_mnd,
849 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
850 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
851 },
852};
853
854static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
855 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
856 .set_rate = set_rate_mnd,
857 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
858 .current_freq = &rcg_dummy_freq,
859 .base = &virt_bases[GCC_BASE],
860 .c = {
861 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
862 .ops = &clk_ops_rcg_mnd,
863 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
864 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
865 },
866};
867
868static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
869 F( 3686400, gpll0, 1, 96, 15625),
870 F( 7372800, gpll0, 1, 192, 15625),
871 F(14745600, gpll0, 1, 384, 15625),
872 F(16000000, gpll0, 5, 2, 15),
873 F(19200000, cxo, 1, 0, 0),
874 F(24000000, gpll0, 5, 1, 5),
875 F(32000000, gpll0, 1, 4, 75),
876 F(40000000, gpll0, 15, 0, 0),
877 F(46400000, gpll0, 1, 29, 375),
878 F(48000000, gpll0, 12.5, 0, 0),
879 F(51200000, gpll0, 1, 32, 375),
880 F(56000000, gpll0, 1, 7, 75),
881 F(58982400, gpll0, 1, 1536, 15625),
882 F(60000000, gpll0, 10, 0, 0),
883 F_END
884};
885
886static struct rcg_clk blsp1_uart1_apps_clk_src = {
887 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
888 .set_rate = set_rate_mnd,
889 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
890 .current_freq = &rcg_dummy_freq,
891 .base = &virt_bases[GCC_BASE],
892 .c = {
893 .dbg_name = "blsp1_uart1_apps_clk_src",
894 .ops = &clk_ops_rcg_mnd,
895 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
896 CLK_INIT(blsp1_uart1_apps_clk_src.c),
897 },
898};
899
900static struct rcg_clk blsp1_uart2_apps_clk_src = {
901 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
902 .set_rate = set_rate_mnd,
903 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
904 .current_freq = &rcg_dummy_freq,
905 .base = &virt_bases[GCC_BASE],
906 .c = {
907 .dbg_name = "blsp1_uart2_apps_clk_src",
908 .ops = &clk_ops_rcg_mnd,
909 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
910 CLK_INIT(blsp1_uart2_apps_clk_src.c),
911 },
912};
913
914static struct rcg_clk blsp1_uart3_apps_clk_src = {
915 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
916 .set_rate = set_rate_mnd,
917 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
918 .current_freq = &rcg_dummy_freq,
919 .base = &virt_bases[GCC_BASE],
920 .c = {
921 .dbg_name = "blsp1_uart3_apps_clk_src",
922 .ops = &clk_ops_rcg_mnd,
923 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
924 CLK_INIT(blsp1_uart3_apps_clk_src.c),
925 },
926};
927
928static struct rcg_clk blsp1_uart4_apps_clk_src = {
929 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
930 .set_rate = set_rate_mnd,
931 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
932 .current_freq = &rcg_dummy_freq,
933 .base = &virt_bases[GCC_BASE],
934 .c = {
935 .dbg_name = "blsp1_uart4_apps_clk_src",
936 .ops = &clk_ops_rcg_mnd,
937 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
938 CLK_INIT(blsp1_uart4_apps_clk_src.c),
939 },
940};
941
942static struct rcg_clk blsp1_uart5_apps_clk_src = {
943 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
944 .set_rate = set_rate_mnd,
945 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
946 .current_freq = &rcg_dummy_freq,
947 .base = &virt_bases[GCC_BASE],
948 .c = {
949 .dbg_name = "blsp1_uart5_apps_clk_src",
950 .ops = &clk_ops_rcg_mnd,
951 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
952 CLK_INIT(blsp1_uart5_apps_clk_src.c),
953 },
954};
955
956static struct rcg_clk blsp1_uart6_apps_clk_src = {
957 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
958 .set_rate = set_rate_mnd,
959 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
960 .current_freq = &rcg_dummy_freq,
961 .base = &virt_bases[GCC_BASE],
962 .c = {
963 .dbg_name = "blsp1_uart6_apps_clk_src",
964 .ops = &clk_ops_rcg_mnd,
965 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
966 CLK_INIT(blsp1_uart6_apps_clk_src.c),
967 },
968};
969
970static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
971 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
972 .set_rate = set_rate_mnd,
973 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
974 .current_freq = &rcg_dummy_freq,
975 .base = &virt_bases[GCC_BASE],
976 .c = {
977 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
978 .ops = &clk_ops_rcg_mnd,
979 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
980 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
981 },
982};
983
984static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
985 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
986 .set_rate = set_rate_mnd,
987 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
988 .current_freq = &rcg_dummy_freq,
989 .base = &virt_bases[GCC_BASE],
990 .c = {
991 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
992 .ops = &clk_ops_rcg_mnd,
993 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
994 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
995 },
996};
997
998static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
999 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1000 .set_rate = set_rate_mnd,
1001 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1002 .current_freq = &rcg_dummy_freq,
1003 .base = &virt_bases[GCC_BASE],
1004 .c = {
1005 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1006 .ops = &clk_ops_rcg_mnd,
1007 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1008 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1009 },
1010};
1011
1012static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1013 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1014 .set_rate = set_rate_mnd,
1015 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1016 .current_freq = &rcg_dummy_freq,
1017 .base = &virt_bases[GCC_BASE],
1018 .c = {
1019 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1020 .ops = &clk_ops_rcg_mnd,
1021 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1022 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1023 },
1024};
1025
1026static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1027 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1028 .set_rate = set_rate_mnd,
1029 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1030 .current_freq = &rcg_dummy_freq,
1031 .base = &virt_bases[GCC_BASE],
1032 .c = {
1033 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1034 .ops = &clk_ops_rcg_mnd,
1035 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1036 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1037 },
1038};
1039
1040static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1041 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1042 .set_rate = set_rate_mnd,
1043 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1044 .current_freq = &rcg_dummy_freq,
1045 .base = &virt_bases[GCC_BASE],
1046 .c = {
1047 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1048 .ops = &clk_ops_rcg_mnd,
1049 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1050 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1051 },
1052};
1053
1054static struct rcg_clk blsp2_uart1_apps_clk_src = {
1055 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1056 .set_rate = set_rate_mnd,
1057 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1058 .current_freq = &rcg_dummy_freq,
1059 .base = &virt_bases[GCC_BASE],
1060 .c = {
1061 .dbg_name = "blsp2_uart1_apps_clk_src",
1062 .ops = &clk_ops_rcg_mnd,
1063 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1064 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1065 },
1066};
1067
1068static struct rcg_clk blsp2_uart2_apps_clk_src = {
1069 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1070 .set_rate = set_rate_mnd,
1071 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1072 .current_freq = &rcg_dummy_freq,
1073 .base = &virt_bases[GCC_BASE],
1074 .c = {
1075 .dbg_name = "blsp2_uart2_apps_clk_src",
1076 .ops = &clk_ops_rcg_mnd,
1077 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1078 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1079 },
1080};
1081
1082static struct rcg_clk blsp2_uart3_apps_clk_src = {
1083 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1084 .set_rate = set_rate_mnd,
1085 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1086 .current_freq = &rcg_dummy_freq,
1087 .base = &virt_bases[GCC_BASE],
1088 .c = {
1089 .dbg_name = "blsp2_uart3_apps_clk_src",
1090 .ops = &clk_ops_rcg_mnd,
1091 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1092 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1093 },
1094};
1095
1096static struct rcg_clk blsp2_uart4_apps_clk_src = {
1097 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1098 .set_rate = set_rate_mnd,
1099 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1100 .current_freq = &rcg_dummy_freq,
1101 .base = &virt_bases[GCC_BASE],
1102 .c = {
1103 .dbg_name = "blsp2_uart4_apps_clk_src",
1104 .ops = &clk_ops_rcg_mnd,
1105 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1106 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1107 },
1108};
1109
1110static struct rcg_clk blsp2_uart5_apps_clk_src = {
1111 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1112 .set_rate = set_rate_mnd,
1113 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1114 .current_freq = &rcg_dummy_freq,
1115 .base = &virt_bases[GCC_BASE],
1116 .c = {
1117 .dbg_name = "blsp2_uart5_apps_clk_src",
1118 .ops = &clk_ops_rcg_mnd,
1119 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1120 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1121 },
1122};
1123
1124static struct rcg_clk blsp2_uart6_apps_clk_src = {
1125 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1126 .set_rate = set_rate_mnd,
1127 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1128 .current_freq = &rcg_dummy_freq,
1129 .base = &virt_bases[GCC_BASE],
1130 .c = {
1131 .dbg_name = "blsp2_uart6_apps_clk_src",
1132 .ops = &clk_ops_rcg_mnd,
1133 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1134 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1135 },
1136};
1137
1138static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1139 F( 50000000, gpll0, 12, 0, 0),
1140 F(100000000, gpll0, 6, 0, 0),
1141 F_END
1142};
1143
1144static struct rcg_clk ce1_clk_src = {
1145 .cmd_rcgr_reg = CE1_CMD_RCGR,
1146 .set_rate = set_rate_hid,
1147 .freq_tbl = ftbl_gcc_ce1_clk,
1148 .current_freq = &rcg_dummy_freq,
1149 .base = &virt_bases[GCC_BASE],
1150 .c = {
1151 .dbg_name = "ce1_clk_src",
1152 .ops = &clk_ops_rcg,
1153 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1154 CLK_INIT(ce1_clk_src.c),
1155 },
1156};
1157
1158static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1159 F( 50000000, gpll0, 12, 0, 0),
1160 F(100000000, gpll0, 6, 0, 0),
1161 F_END
1162};
1163
1164static struct rcg_clk ce2_clk_src = {
1165 .cmd_rcgr_reg = CE2_CMD_RCGR,
1166 .set_rate = set_rate_hid,
1167 .freq_tbl = ftbl_gcc_ce2_clk,
1168 .current_freq = &rcg_dummy_freq,
1169 .base = &virt_bases[GCC_BASE],
1170 .c = {
1171 .dbg_name = "ce2_clk_src",
1172 .ops = &clk_ops_rcg,
1173 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1174 CLK_INIT(ce2_clk_src.c),
1175 },
1176};
1177
1178static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1179 F(19200000, cxo, 1, 0, 0),
1180 F_END
1181};
1182
1183static struct rcg_clk gp1_clk_src = {
1184 .cmd_rcgr_reg = GP1_CMD_RCGR,
1185 .set_rate = set_rate_mnd,
1186 .freq_tbl = ftbl_gcc_gp_clk,
1187 .current_freq = &rcg_dummy_freq,
1188 .base = &virt_bases[GCC_BASE],
1189 .c = {
1190 .dbg_name = "gp1_clk_src",
1191 .ops = &clk_ops_rcg_mnd,
1192 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1193 CLK_INIT(gp1_clk_src.c),
1194 },
1195};
1196
1197static struct rcg_clk gp2_clk_src = {
1198 .cmd_rcgr_reg = GP2_CMD_RCGR,
1199 .set_rate = set_rate_mnd,
1200 .freq_tbl = ftbl_gcc_gp_clk,
1201 .current_freq = &rcg_dummy_freq,
1202 .base = &virt_bases[GCC_BASE],
1203 .c = {
1204 .dbg_name = "gp2_clk_src",
1205 .ops = &clk_ops_rcg_mnd,
1206 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1207 CLK_INIT(gp2_clk_src.c),
1208 },
1209};
1210
1211static struct rcg_clk gp3_clk_src = {
1212 .cmd_rcgr_reg = GP3_CMD_RCGR,
1213 .set_rate = set_rate_mnd,
1214 .freq_tbl = ftbl_gcc_gp_clk,
1215 .current_freq = &rcg_dummy_freq,
1216 .base = &virt_bases[GCC_BASE],
1217 .c = {
1218 .dbg_name = "gp3_clk_src",
1219 .ops = &clk_ops_rcg_mnd,
1220 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1221 CLK_INIT(gp3_clk_src.c),
1222 },
1223};
1224
1225static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1226 F(60000000, gpll0, 10, 0, 0),
1227 F_END
1228};
1229
1230static struct rcg_clk pdm2_clk_src = {
1231 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1232 .set_rate = set_rate_hid,
1233 .freq_tbl = ftbl_gcc_pdm2_clk,
1234 .current_freq = &rcg_dummy_freq,
1235 .base = &virt_bases[GCC_BASE],
1236 .c = {
1237 .dbg_name = "pdm2_clk_src",
1238 .ops = &clk_ops_rcg,
1239 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1240 CLK_INIT(pdm2_clk_src.c),
1241 },
1242};
1243
1244static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1245 F( 144000, cxo, 16, 3, 25),
1246 F( 400000, cxo, 12, 1, 4),
1247 F( 20000000, gpll0, 15, 1, 2),
1248 F( 25000000, gpll0, 12, 1, 2),
1249 F( 50000000, gpll0, 12, 0, 0),
1250 F(100000000, gpll0, 6, 0, 0),
1251 F(200000000, gpll0, 3, 0, 0),
1252 F_END
1253};
1254
1255static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1256 F( 144000, cxo, 16, 3, 25),
1257 F( 400000, cxo, 12, 1, 4),
1258 F( 20000000, gpll0, 15, 1, 2),
1259 F( 25000000, gpll0, 12, 1, 2),
1260 F( 50000000, gpll0, 12, 0, 0),
1261 F(100000000, gpll0, 6, 0, 0),
1262 F_END
1263};
1264
1265static struct rcg_clk sdcc1_apps_clk_src = {
1266 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1267 .set_rate = set_rate_mnd,
1268 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1269 .current_freq = &rcg_dummy_freq,
1270 .base = &virt_bases[GCC_BASE],
1271 .c = {
1272 .dbg_name = "sdcc1_apps_clk_src",
1273 .ops = &clk_ops_rcg_mnd,
1274 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1275 CLK_INIT(sdcc1_apps_clk_src.c),
1276 },
1277};
1278
1279static struct rcg_clk sdcc2_apps_clk_src = {
1280 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1281 .set_rate = set_rate_mnd,
1282 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1283 .current_freq = &rcg_dummy_freq,
1284 .base = &virt_bases[GCC_BASE],
1285 .c = {
1286 .dbg_name = "sdcc2_apps_clk_src",
1287 .ops = &clk_ops_rcg_mnd,
1288 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1289 CLK_INIT(sdcc2_apps_clk_src.c),
1290 },
1291};
1292
1293static struct rcg_clk sdcc3_apps_clk_src = {
1294 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1295 .set_rate = set_rate_mnd,
1296 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1297 .current_freq = &rcg_dummy_freq,
1298 .base = &virt_bases[GCC_BASE],
1299 .c = {
1300 .dbg_name = "sdcc3_apps_clk_src",
1301 .ops = &clk_ops_rcg_mnd,
1302 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1303 CLK_INIT(sdcc3_apps_clk_src.c),
1304 },
1305};
1306
1307static struct rcg_clk sdcc4_apps_clk_src = {
1308 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1309 .set_rate = set_rate_mnd,
1310 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1311 .current_freq = &rcg_dummy_freq,
1312 .base = &virt_bases[GCC_BASE],
1313 .c = {
1314 .dbg_name = "sdcc4_apps_clk_src",
1315 .ops = &clk_ops_rcg_mnd,
1316 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1317 CLK_INIT(sdcc4_apps_clk_src.c),
1318 },
1319};
1320
1321static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1322 F(105000, cxo, 2, 1, 91),
1323 F_END
1324};
1325
1326static struct rcg_clk tsif_ref_clk_src = {
1327 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1328 .set_rate = set_rate_mnd,
1329 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1330 .current_freq = &rcg_dummy_freq,
1331 .base = &virt_bases[GCC_BASE],
1332 .c = {
1333 .dbg_name = "tsif_ref_clk_src",
1334 .ops = &clk_ops_rcg_mnd,
1335 VDD_DIG_FMAX_MAP1(LOW, 105500),
1336 CLK_INIT(tsif_ref_clk_src.c),
1337 },
1338};
1339
1340static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1341 F(60000000, gpll0, 10, 0, 0),
1342 F_END
1343};
1344
1345static struct rcg_clk usb30_mock_utmi_clk_src = {
1346 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1347 .set_rate = set_rate_hid,
1348 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1349 .current_freq = &rcg_dummy_freq,
1350 .base = &virt_bases[GCC_BASE],
1351 .c = {
1352 .dbg_name = "usb30_mock_utmi_clk_src",
1353 .ops = &clk_ops_rcg,
1354 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1355 CLK_INIT(usb30_mock_utmi_clk_src.c),
1356 },
1357};
1358
1359static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1360 F(75000000, gpll0, 8, 0, 0),
1361 F_END
1362};
1363
1364static struct rcg_clk usb_hs_system_clk_src = {
1365 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1366 .set_rate = set_rate_hid,
1367 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1368 .current_freq = &rcg_dummy_freq,
1369 .base = &virt_bases[GCC_BASE],
1370 .c = {
1371 .dbg_name = "usb_hs_system_clk_src",
1372 .ops = &clk_ops_rcg,
1373 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1374 CLK_INIT(usb_hs_system_clk_src.c),
1375 },
1376};
1377
1378static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1379 F_HSIC(480000000, gpll1, 1, 0, 0),
1380 F_END
1381};
1382
1383static struct rcg_clk usb_hsic_clk_src = {
1384 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1385 .set_rate = set_rate_hid,
1386 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1387 .current_freq = &rcg_dummy_freq,
1388 .base = &virt_bases[GCC_BASE],
1389 .c = {
1390 .dbg_name = "usb_hsic_clk_src",
1391 .ops = &clk_ops_rcg,
1392 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1393 CLK_INIT(usb_hsic_clk_src.c),
1394 },
1395};
1396
1397static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1398 F(9600000, cxo, 2, 0, 0),
1399 F_END
1400};
1401
1402static struct rcg_clk usb_hsic_io_cal_clk_src = {
1403 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1404 .set_rate = set_rate_hid,
1405 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1406 .current_freq = &rcg_dummy_freq,
1407 .base = &virt_bases[GCC_BASE],
1408 .c = {
1409 .dbg_name = "usb_hsic_io_cal_clk_src",
1410 .ops = &clk_ops_rcg,
1411 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1412 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1413 },
1414};
1415
1416static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1417 F(75000000, gpll0, 8, 0, 0),
1418 F_END
1419};
1420
1421static struct rcg_clk usb_hsic_system_clk_src = {
1422 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1423 .set_rate = set_rate_hid,
1424 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1425 .current_freq = &rcg_dummy_freq,
1426 .base = &virt_bases[GCC_BASE],
1427 .c = {
1428 .dbg_name = "usb_hsic_system_clk_src",
1429 .ops = &clk_ops_rcg,
1430 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1431 CLK_INIT(usb_hsic_system_clk_src.c),
1432 },
1433};
1434
1435static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1436 .cbcr_reg = BAM_DMA_AHB_CBCR,
1437 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1438 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001439 .base = &virt_bases[GCC_BASE],
1440 .c = {
1441 .dbg_name = "gcc_bam_dma_ahb_clk",
1442 .ops = &clk_ops_vote,
1443 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1444 },
1445};
1446
1447static struct local_vote_clk gcc_blsp1_ahb_clk = {
1448 .cbcr_reg = BLSP1_AHB_CBCR,
1449 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1450 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001451 .base = &virt_bases[GCC_BASE],
1452 .c = {
1453 .dbg_name = "gcc_blsp1_ahb_clk",
1454 .ops = &clk_ops_vote,
1455 CLK_INIT(gcc_blsp1_ahb_clk.c),
1456 },
1457};
1458
1459static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1460 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1461 .parent = &cxo_clk_src.c,
1462 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001463 .base = &virt_bases[GCC_BASE],
1464 .c = {
1465 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1466 .ops = &clk_ops_branch,
1467 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1468 },
1469};
1470
1471static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1472 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1473 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001474 .base = &virt_bases[GCC_BASE],
1475 .c = {
1476 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1477 .ops = &clk_ops_branch,
1478 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1479 },
1480};
1481
1482static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1483 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1484 .parent = &cxo_clk_src.c,
1485 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001486 .base = &virt_bases[GCC_BASE],
1487 .c = {
1488 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1489 .ops = &clk_ops_branch,
1490 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1491 },
1492};
1493
1494static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1495 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1496 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001497 .base = &virt_bases[GCC_BASE],
1498 .c = {
1499 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1500 .ops = &clk_ops_branch,
1501 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1502 },
1503};
1504
1505static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1506 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1507 .parent = &cxo_clk_src.c,
1508 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001509 .base = &virt_bases[GCC_BASE],
1510 .c = {
1511 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1512 .ops = &clk_ops_branch,
1513 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1514 },
1515};
1516
1517static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1518 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1519 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001520 .base = &virt_bases[GCC_BASE],
1521 .c = {
1522 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1523 .ops = &clk_ops_branch,
1524 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1525 },
1526};
1527
1528static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1529 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1530 .parent = &cxo_clk_src.c,
1531 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001532 .base = &virt_bases[GCC_BASE],
1533 .c = {
1534 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1535 .ops = &clk_ops_branch,
1536 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1537 },
1538};
1539
1540static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1541 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1542 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001543 .base = &virt_bases[GCC_BASE],
1544 .c = {
1545 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1546 .ops = &clk_ops_branch,
1547 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1548 },
1549};
1550
1551static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1552 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1553 .parent = &cxo_clk_src.c,
1554 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001555 .base = &virt_bases[GCC_BASE],
1556 .c = {
1557 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1558 .ops = &clk_ops_branch,
1559 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1560 },
1561};
1562
1563static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1564 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1565 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001566 .base = &virt_bases[GCC_BASE],
1567 .c = {
1568 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1569 .ops = &clk_ops_branch,
1570 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1571 },
1572};
1573
1574static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1575 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1576 .parent = &cxo_clk_src.c,
1577 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001578 .base = &virt_bases[GCC_BASE],
1579 .c = {
1580 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1581 .ops = &clk_ops_branch,
1582 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1583 },
1584};
1585
1586static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1587 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1588 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001589 .base = &virt_bases[GCC_BASE],
1590 .c = {
1591 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1592 .ops = &clk_ops_branch,
1593 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1594 },
1595};
1596
1597static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1598 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1599 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001600 .base = &virt_bases[GCC_BASE],
1601 .c = {
1602 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1603 .ops = &clk_ops_branch,
1604 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1605 },
1606};
1607
1608static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1609 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1610 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001611 .base = &virt_bases[GCC_BASE],
1612 .c = {
1613 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1614 .ops = &clk_ops_branch,
1615 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1616 },
1617};
1618
1619static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1620 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1621 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001622 .base = &virt_bases[GCC_BASE],
1623 .c = {
1624 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1625 .ops = &clk_ops_branch,
1626 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1627 },
1628};
1629
1630static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1631 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1632 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001633 .base = &virt_bases[GCC_BASE],
1634 .c = {
1635 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1636 .ops = &clk_ops_branch,
1637 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1638 },
1639};
1640
1641static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1642 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1643 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001644 .base = &virt_bases[GCC_BASE],
1645 .c = {
1646 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1647 .ops = &clk_ops_branch,
1648 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1649 },
1650};
1651
1652static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1653 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1654 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001655 .base = &virt_bases[GCC_BASE],
1656 .c = {
1657 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1658 .ops = &clk_ops_branch,
1659 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1660 },
1661};
1662
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001663static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1664 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1665 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1666 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001667 .base = &virt_bases[GCC_BASE],
1668 .c = {
1669 .dbg_name = "gcc_boot_rom_ahb_clk",
1670 .ops = &clk_ops_vote,
1671 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1672 },
1673};
1674
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001675static struct local_vote_clk gcc_blsp2_ahb_clk = {
1676 .cbcr_reg = BLSP2_AHB_CBCR,
1677 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1678 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001679 .base = &virt_bases[GCC_BASE],
1680 .c = {
1681 .dbg_name = "gcc_blsp2_ahb_clk",
1682 .ops = &clk_ops_vote,
1683 CLK_INIT(gcc_blsp2_ahb_clk.c),
1684 },
1685};
1686
1687static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1688 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1689 .parent = &cxo_clk_src.c,
1690 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001691 .base = &virt_bases[GCC_BASE],
1692 .c = {
1693 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1694 .ops = &clk_ops_branch,
1695 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1696 },
1697};
1698
1699static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1700 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1701 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001702 .base = &virt_bases[GCC_BASE],
1703 .c = {
1704 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1705 .ops = &clk_ops_branch,
1706 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1707 },
1708};
1709
1710static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1711 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1712 .parent = &cxo_clk_src.c,
1713 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001714 .base = &virt_bases[GCC_BASE],
1715 .c = {
1716 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1717 .ops = &clk_ops_branch,
1718 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1719 },
1720};
1721
1722static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1723 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1724 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001725 .base = &virt_bases[GCC_BASE],
1726 .c = {
1727 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1728 .ops = &clk_ops_branch,
1729 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1730 },
1731};
1732
1733static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1734 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1735 .parent = &cxo_clk_src.c,
1736 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001737 .base = &virt_bases[GCC_BASE],
1738 .c = {
1739 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1740 .ops = &clk_ops_branch,
1741 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1742 },
1743};
1744
1745static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1746 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1747 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001748 .base = &virt_bases[GCC_BASE],
1749 .c = {
1750 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1751 .ops = &clk_ops_branch,
1752 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1753 },
1754};
1755
1756static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1757 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1758 .parent = &cxo_clk_src.c,
1759 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001760 .base = &virt_bases[GCC_BASE],
1761 .c = {
1762 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1763 .ops = &clk_ops_branch,
1764 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1765 },
1766};
1767
1768static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1769 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1770 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001771 .base = &virt_bases[GCC_BASE],
1772 .c = {
1773 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1774 .ops = &clk_ops_branch,
1775 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1776 },
1777};
1778
1779static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1780 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1781 .parent = &cxo_clk_src.c,
1782 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001783 .base = &virt_bases[GCC_BASE],
1784 .c = {
1785 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1786 .ops = &clk_ops_branch,
1787 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1788 },
1789};
1790
1791static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1792 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1793 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001794 .base = &virt_bases[GCC_BASE],
1795 .c = {
1796 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1797 .ops = &clk_ops_branch,
1798 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1799 },
1800};
1801
1802static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1803 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1804 .parent = &cxo_clk_src.c,
1805 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001806 .base = &virt_bases[GCC_BASE],
1807 .c = {
1808 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1809 .ops = &clk_ops_branch,
1810 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1811 },
1812};
1813
1814static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1815 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1816 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001817 .base = &virt_bases[GCC_BASE],
1818 .c = {
1819 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1820 .ops = &clk_ops_branch,
1821 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1822 },
1823};
1824
1825static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1826 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1827 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001828 .base = &virt_bases[GCC_BASE],
1829 .c = {
1830 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1831 .ops = &clk_ops_branch,
1832 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1833 },
1834};
1835
1836static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1837 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1838 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001839 .base = &virt_bases[GCC_BASE],
1840 .c = {
1841 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1842 .ops = &clk_ops_branch,
1843 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1844 },
1845};
1846
1847static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1848 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1849 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001850 .base = &virt_bases[GCC_BASE],
1851 .c = {
1852 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1853 .ops = &clk_ops_branch,
1854 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1855 },
1856};
1857
1858static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1859 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1860 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001861 .base = &virt_bases[GCC_BASE],
1862 .c = {
1863 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1864 .ops = &clk_ops_branch,
1865 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1866 },
1867};
1868
1869static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1870 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1871 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001872 .base = &virt_bases[GCC_BASE],
1873 .c = {
1874 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1875 .ops = &clk_ops_branch,
1876 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1877 },
1878};
1879
1880static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1881 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1882 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001883 .base = &virt_bases[GCC_BASE],
1884 .c = {
1885 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1886 .ops = &clk_ops_branch,
1887 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1888 },
1889};
1890
1891static struct local_vote_clk gcc_ce1_clk = {
1892 .cbcr_reg = CE1_CBCR,
1893 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1894 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001895 .base = &virt_bases[GCC_BASE],
1896 .c = {
1897 .dbg_name = "gcc_ce1_clk",
1898 .ops = &clk_ops_vote,
1899 CLK_INIT(gcc_ce1_clk.c),
1900 },
1901};
1902
1903static struct local_vote_clk gcc_ce1_ahb_clk = {
1904 .cbcr_reg = CE1_AHB_CBCR,
1905 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1906 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001907 .base = &virt_bases[GCC_BASE],
1908 .c = {
1909 .dbg_name = "gcc_ce1_ahb_clk",
1910 .ops = &clk_ops_vote,
1911 CLK_INIT(gcc_ce1_ahb_clk.c),
1912 },
1913};
1914
1915static struct local_vote_clk gcc_ce1_axi_clk = {
1916 .cbcr_reg = CE1_AXI_CBCR,
1917 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1918 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001919 .base = &virt_bases[GCC_BASE],
1920 .c = {
1921 .dbg_name = "gcc_ce1_axi_clk",
1922 .ops = &clk_ops_vote,
1923 CLK_INIT(gcc_ce1_axi_clk.c),
1924 },
1925};
1926
1927static struct local_vote_clk gcc_ce2_clk = {
1928 .cbcr_reg = CE2_CBCR,
1929 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1930 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001931 .base = &virt_bases[GCC_BASE],
1932 .c = {
1933 .dbg_name = "gcc_ce2_clk",
1934 .ops = &clk_ops_vote,
1935 CLK_INIT(gcc_ce2_clk.c),
1936 },
1937};
1938
1939static struct local_vote_clk gcc_ce2_ahb_clk = {
1940 .cbcr_reg = CE2_AHB_CBCR,
1941 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1942 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001943 .base = &virt_bases[GCC_BASE],
1944 .c = {
1945 .dbg_name = "gcc_ce1_ahb_clk",
1946 .ops = &clk_ops_vote,
1947 CLK_INIT(gcc_ce1_ahb_clk.c),
1948 },
1949};
1950
1951static struct local_vote_clk gcc_ce2_axi_clk = {
1952 .cbcr_reg = CE2_AXI_CBCR,
1953 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1954 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001955 .base = &virt_bases[GCC_BASE],
1956 .c = {
1957 .dbg_name = "gcc_ce1_axi_clk",
1958 .ops = &clk_ops_vote,
1959 CLK_INIT(gcc_ce2_axi_clk.c),
1960 },
1961};
1962
1963static struct branch_clk gcc_gp1_clk = {
1964 .cbcr_reg = GP1_CBCR,
1965 .parent = &gp1_clk_src.c,
1966 .base = &virt_bases[GCC_BASE],
1967 .c = {
1968 .dbg_name = "gcc_gp1_clk",
1969 .ops = &clk_ops_branch,
1970 CLK_INIT(gcc_gp1_clk.c),
1971 },
1972};
1973
1974static struct branch_clk gcc_gp2_clk = {
1975 .cbcr_reg = GP2_CBCR,
1976 .parent = &gp2_clk_src.c,
1977 .base = &virt_bases[GCC_BASE],
1978 .c = {
1979 .dbg_name = "gcc_gp2_clk",
1980 .ops = &clk_ops_branch,
1981 CLK_INIT(gcc_gp2_clk.c),
1982 },
1983};
1984
1985static struct branch_clk gcc_gp3_clk = {
1986 .cbcr_reg = GP3_CBCR,
1987 .parent = &gp3_clk_src.c,
1988 .base = &virt_bases[GCC_BASE],
1989 .c = {
1990 .dbg_name = "gcc_gp3_clk",
1991 .ops = &clk_ops_branch,
1992 CLK_INIT(gcc_gp3_clk.c),
1993 },
1994};
1995
1996static struct branch_clk gcc_pdm2_clk = {
1997 .cbcr_reg = PDM2_CBCR,
1998 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001999 .base = &virt_bases[GCC_BASE],
2000 .c = {
2001 .dbg_name = "gcc_pdm2_clk",
2002 .ops = &clk_ops_branch,
2003 CLK_INIT(gcc_pdm2_clk.c),
2004 },
2005};
2006
2007static struct branch_clk gcc_pdm_ahb_clk = {
2008 .cbcr_reg = PDM_AHB_CBCR,
2009 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002010 .base = &virt_bases[GCC_BASE],
2011 .c = {
2012 .dbg_name = "gcc_pdm_ahb_clk",
2013 .ops = &clk_ops_branch,
2014 CLK_INIT(gcc_pdm_ahb_clk.c),
2015 },
2016};
2017
2018static struct local_vote_clk gcc_prng_ahb_clk = {
2019 .cbcr_reg = PRNG_AHB_CBCR,
2020 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2021 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002022 .base = &virt_bases[GCC_BASE],
2023 .c = {
2024 .dbg_name = "gcc_prng_ahb_clk",
2025 .ops = &clk_ops_vote,
2026 CLK_INIT(gcc_prng_ahb_clk.c),
2027 },
2028};
2029
2030static struct branch_clk gcc_sdcc1_ahb_clk = {
2031 .cbcr_reg = SDCC1_AHB_CBCR,
2032 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002033 .base = &virt_bases[GCC_BASE],
2034 .c = {
2035 .dbg_name = "gcc_sdcc1_ahb_clk",
2036 .ops = &clk_ops_branch,
2037 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2038 },
2039};
2040
2041static struct branch_clk gcc_sdcc1_apps_clk = {
2042 .cbcr_reg = SDCC1_APPS_CBCR,
2043 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002044 .base = &virt_bases[GCC_BASE],
2045 .c = {
2046 .dbg_name = "gcc_sdcc1_apps_clk",
2047 .ops = &clk_ops_branch,
2048 CLK_INIT(gcc_sdcc1_apps_clk.c),
2049 },
2050};
2051
2052static struct branch_clk gcc_sdcc2_ahb_clk = {
2053 .cbcr_reg = SDCC2_AHB_CBCR,
2054 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002055 .base = &virt_bases[GCC_BASE],
2056 .c = {
2057 .dbg_name = "gcc_sdcc2_ahb_clk",
2058 .ops = &clk_ops_branch,
2059 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2060 },
2061};
2062
2063static struct branch_clk gcc_sdcc2_apps_clk = {
2064 .cbcr_reg = SDCC2_APPS_CBCR,
2065 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002066 .base = &virt_bases[GCC_BASE],
2067 .c = {
2068 .dbg_name = "gcc_sdcc2_apps_clk",
2069 .ops = &clk_ops_branch,
2070 CLK_INIT(gcc_sdcc2_apps_clk.c),
2071 },
2072};
2073
2074static struct branch_clk gcc_sdcc3_ahb_clk = {
2075 .cbcr_reg = SDCC3_AHB_CBCR,
2076 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002077 .base = &virt_bases[GCC_BASE],
2078 .c = {
2079 .dbg_name = "gcc_sdcc3_ahb_clk",
2080 .ops = &clk_ops_branch,
2081 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2082 },
2083};
2084
2085static struct branch_clk gcc_sdcc3_apps_clk = {
2086 .cbcr_reg = SDCC3_APPS_CBCR,
2087 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002088 .base = &virt_bases[GCC_BASE],
2089 .c = {
2090 .dbg_name = "gcc_sdcc3_apps_clk",
2091 .ops = &clk_ops_branch,
2092 CLK_INIT(gcc_sdcc3_apps_clk.c),
2093 },
2094};
2095
2096static struct branch_clk gcc_sdcc4_ahb_clk = {
2097 .cbcr_reg = SDCC4_AHB_CBCR,
2098 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002099 .base = &virt_bases[GCC_BASE],
2100 .c = {
2101 .dbg_name = "gcc_sdcc4_ahb_clk",
2102 .ops = &clk_ops_branch,
2103 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2104 },
2105};
2106
2107static struct branch_clk gcc_sdcc4_apps_clk = {
2108 .cbcr_reg = SDCC4_APPS_CBCR,
2109 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002110 .base = &virt_bases[GCC_BASE],
2111 .c = {
2112 .dbg_name = "gcc_sdcc4_apps_clk",
2113 .ops = &clk_ops_branch,
2114 CLK_INIT(gcc_sdcc4_apps_clk.c),
2115 },
2116};
2117
2118static struct branch_clk gcc_tsif_ahb_clk = {
2119 .cbcr_reg = TSIF_AHB_CBCR,
2120 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002121 .base = &virt_bases[GCC_BASE],
2122 .c = {
2123 .dbg_name = "gcc_tsif_ahb_clk",
2124 .ops = &clk_ops_branch,
2125 CLK_INIT(gcc_tsif_ahb_clk.c),
2126 },
2127};
2128
2129static struct branch_clk gcc_tsif_ref_clk = {
2130 .cbcr_reg = TSIF_REF_CBCR,
2131 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002132 .base = &virt_bases[GCC_BASE],
2133 .c = {
2134 .dbg_name = "gcc_tsif_ref_clk",
2135 .ops = &clk_ops_branch,
2136 CLK_INIT(gcc_tsif_ref_clk.c),
2137 },
2138};
2139
2140static struct branch_clk gcc_usb30_master_clk = {
2141 .cbcr_reg = USB30_MASTER_CBCR,
2142 .parent = &usb30_master_clk_src.c,
2143 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002144 .base = &virt_bases[GCC_BASE],
2145 .c = {
2146 .dbg_name = "gcc_usb30_master_clk",
2147 .ops = &clk_ops_branch,
2148 CLK_INIT(gcc_usb30_master_clk.c),
2149 },
2150};
2151
2152static struct branch_clk gcc_usb30_mock_utmi_clk = {
2153 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2154 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002155 .base = &virt_bases[GCC_BASE],
2156 .c = {
2157 .dbg_name = "gcc_usb30_mock_utmi_clk",
2158 .ops = &clk_ops_branch,
2159 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2160 },
2161};
2162
2163static struct branch_clk gcc_usb_hs_ahb_clk = {
2164 .cbcr_reg = USB_HS_AHB_CBCR,
2165 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .base = &virt_bases[GCC_BASE],
2167 .c = {
2168 .dbg_name = "gcc_usb_hs_ahb_clk",
2169 .ops = &clk_ops_branch,
2170 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2171 },
2172};
2173
2174static struct branch_clk gcc_usb_hs_system_clk = {
2175 .cbcr_reg = USB_HS_SYSTEM_CBCR,
2176 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 .base = &virt_bases[GCC_BASE],
2178 .c = {
2179 .dbg_name = "gcc_usb_hs_system_clk",
2180 .ops = &clk_ops_branch,
2181 CLK_INIT(gcc_usb_hs_system_clk.c),
2182 },
2183};
2184
2185static struct branch_clk gcc_usb_hsic_ahb_clk = {
2186 .cbcr_reg = USB_HSIC_AHB_CBCR,
2187 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002188 .base = &virt_bases[GCC_BASE],
2189 .c = {
2190 .dbg_name = "gcc_usb_hsic_ahb_clk",
2191 .ops = &clk_ops_branch,
2192 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2193 },
2194};
2195
2196static struct branch_clk gcc_usb_hsic_clk = {
2197 .cbcr_reg = USB_HSIC_CBCR,
2198 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002199 .base = &virt_bases[GCC_BASE],
2200 .c = {
2201 .dbg_name = "gcc_usb_hsic_clk",
2202 .ops = &clk_ops_branch,
2203 CLK_INIT(gcc_usb_hsic_clk.c),
2204 },
2205};
2206
2207static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2208 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2209 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002210 .base = &virt_bases[GCC_BASE],
2211 .c = {
2212 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2213 .ops = &clk_ops_branch,
2214 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2215 },
2216};
2217
2218static struct branch_clk gcc_usb_hsic_system_clk = {
2219 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2220 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002221 .base = &virt_bases[GCC_BASE],
2222 .c = {
2223 .dbg_name = "gcc_usb_hsic_system_clk",
2224 .ops = &clk_ops_branch,
2225 CLK_INIT(gcc_usb_hsic_system_clk.c),
2226 },
2227};
2228
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002229static struct branch_clk gcc_mss_cfg_ahb_clk = {
2230 .cbcr_reg = MSS_CFG_AHB_CBCR,
2231 .has_sibling = 1,
2232 .base = &virt_bases[GCC_BASE],
2233 .c = {
2234 .dbg_name = "gcc_mss_cfg_ahb_clk",
2235 .ops = &clk_ops_branch,
2236 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2237 },
2238};
2239
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002240static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2241 F_MM( 19200000, cxo, 1, 0, 0),
2242 F_MM(150000000, gpll0, 4, 0, 0),
2243 F_MM(333330000, mmpll1, 3, 0, 0),
2244 F_MM(400000000, mmpll0, 2, 0, 0),
2245 F_END
2246};
2247
2248static struct rcg_clk axi_clk_src = {
2249 .cmd_rcgr_reg = 0x5040,
2250 .set_rate = set_rate_hid,
2251 .freq_tbl = ftbl_mmss_axi_clk,
2252 .current_freq = &rcg_dummy_freq,
2253 .base = &virt_bases[MMSS_BASE],
2254 .c = {
2255 .dbg_name = "axi_clk_src",
2256 .ops = &clk_ops_rcg,
2257 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2258 HIGH, 400000000),
2259 CLK_INIT(axi_clk_src.c),
2260 },
2261};
2262
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002263static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2264 F_MM( 19200000, cxo, 1, 0, 0),
2265 F_MM(150000000, gpll0, 4, 0, 0),
2266 F_MM(333330000, mmpll1, 3, 0, 0),
2267 F_MM(400000000, mmpll0, 2, 0, 0),
2268 F_END
2269};
2270
2271struct rcg_clk ocmemnoc_clk_src = {
2272 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2273 .set_rate = set_rate_hid,
2274 .freq_tbl = ftbl_ocmemnoc_clk,
2275 .current_freq = &rcg_dummy_freq,
2276 .base = &virt_bases[MMSS_BASE],
2277 .c = {
2278 .dbg_name = "ocmemnoc_clk_src",
2279 .ops = &clk_ops_rcg,
2280 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2281 HIGH, 400000000),
2282 CLK_INIT(ocmemnoc_clk_src.c),
2283 },
2284};
2285
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002286static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2287 F_MM(100000000, gpll0, 6, 0, 0),
2288 F_MM(200000000, mmpll0, 4, 0, 0),
2289 F_END
2290};
2291
2292static struct rcg_clk csi0_clk_src = {
2293 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2294 .set_rate = set_rate_hid,
2295 .freq_tbl = ftbl_camss_csi0_3_clk,
2296 .current_freq = &rcg_dummy_freq,
2297 .base = &virt_bases[MMSS_BASE],
2298 .c = {
2299 .dbg_name = "csi0_clk_src",
2300 .ops = &clk_ops_rcg,
2301 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2302 CLK_INIT(csi0_clk_src.c),
2303 },
2304};
2305
2306static struct rcg_clk csi1_clk_src = {
2307 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2308 .set_rate = set_rate_hid,
2309 .freq_tbl = ftbl_camss_csi0_3_clk,
2310 .current_freq = &rcg_dummy_freq,
2311 .base = &virt_bases[MMSS_BASE],
2312 .c = {
2313 .dbg_name = "csi1_clk_src",
2314 .ops = &clk_ops_rcg,
2315 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2316 CLK_INIT(csi1_clk_src.c),
2317 },
2318};
2319
2320static struct rcg_clk csi2_clk_src = {
2321 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2322 .set_rate = set_rate_hid,
2323 .freq_tbl = ftbl_camss_csi0_3_clk,
2324 .current_freq = &rcg_dummy_freq,
2325 .base = &virt_bases[MMSS_BASE],
2326 .c = {
2327 .dbg_name = "csi2_clk_src",
2328 .ops = &clk_ops_rcg,
2329 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2330 CLK_INIT(csi2_clk_src.c),
2331 },
2332};
2333
2334static struct rcg_clk csi3_clk_src = {
2335 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2336 .set_rate = set_rate_hid,
2337 .freq_tbl = ftbl_camss_csi0_3_clk,
2338 .current_freq = &rcg_dummy_freq,
2339 .base = &virt_bases[MMSS_BASE],
2340 .c = {
2341 .dbg_name = "csi3_clk_src",
2342 .ops = &clk_ops_rcg,
2343 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2344 CLK_INIT(csi3_clk_src.c),
2345 },
2346};
2347
2348static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2349 F_MM( 37500000, gpll0, 16, 0, 0),
2350 F_MM( 50000000, gpll0, 12, 0, 0),
2351 F_MM( 60000000, gpll0, 10, 0, 0),
2352 F_MM( 80000000, gpll0, 7.5, 0, 0),
2353 F_MM(100000000, gpll0, 6, 0, 0),
2354 F_MM(109090000, gpll0, 5.5, 0, 0),
2355 F_MM(150000000, gpll0, 4, 0, 0),
2356 F_MM(200000000, gpll0, 3, 0, 0),
2357 F_MM(228570000, mmpll0, 3.5, 0, 0),
2358 F_MM(266670000, mmpll0, 3, 0, 0),
2359 F_MM(320000000, mmpll0, 2.5, 0, 0),
2360 F_END
2361};
2362
2363static struct rcg_clk vfe0_clk_src = {
2364 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2365 .set_rate = set_rate_hid,
2366 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2367 .current_freq = &rcg_dummy_freq,
2368 .base = &virt_bases[MMSS_BASE],
2369 .c = {
2370 .dbg_name = "vfe0_clk_src",
2371 .ops = &clk_ops_rcg,
2372 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2373 HIGH, 320000000),
2374 CLK_INIT(vfe0_clk_src.c),
2375 },
2376};
2377
2378static struct rcg_clk vfe1_clk_src = {
2379 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2380 .set_rate = set_rate_hid,
2381 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2382 .current_freq = &rcg_dummy_freq,
2383 .base = &virt_bases[MMSS_BASE],
2384 .c = {
2385 .dbg_name = "vfe1_clk_src",
2386 .ops = &clk_ops_rcg,
2387 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2388 HIGH, 320000000),
2389 CLK_INIT(vfe1_clk_src.c),
2390 },
2391};
2392
2393static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2394 F_MM( 37500000, gpll0, 16, 0, 0),
2395 F_MM( 60000000, gpll0, 10, 0, 0),
2396 F_MM( 75000000, gpll0, 8, 0, 0),
2397 F_MM( 85710000, gpll0, 7, 0, 0),
2398 F_MM(100000000, gpll0, 6, 0, 0),
2399 F_MM(133330000, mmpll0, 6, 0, 0),
2400 F_MM(160000000, mmpll0, 5, 0, 0),
2401 F_MM(200000000, mmpll0, 4, 0, 0),
2402 F_MM(266670000, mmpll0, 3, 0, 0),
2403 F_MM(320000000, mmpll0, 2.5, 0, 0),
2404 F_END
2405};
2406
2407static struct rcg_clk mdp_clk_src = {
2408 .cmd_rcgr_reg = MDP_CMD_RCGR,
2409 .set_rate = set_rate_hid,
2410 .freq_tbl = ftbl_mdss_mdp_clk,
2411 .current_freq = &rcg_dummy_freq,
2412 .base = &virt_bases[MMSS_BASE],
2413 .c = {
2414 .dbg_name = "mdp_clk_src",
2415 .ops = &clk_ops_rcg,
2416 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2417 HIGH, 320000000),
2418 CLK_INIT(mdp_clk_src.c),
2419 },
2420};
2421
2422static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2423 F_MM(19200000, cxo, 1, 0, 0),
2424 F_END
2425};
2426
2427static struct rcg_clk cci_clk_src = {
2428 .cmd_rcgr_reg = CCI_CMD_RCGR,
2429 .set_rate = set_rate_hid,
2430 .freq_tbl = ftbl_camss_cci_cci_clk,
2431 .current_freq = &rcg_dummy_freq,
2432 .base = &virt_bases[MMSS_BASE],
2433 .c = {
2434 .dbg_name = "cci_clk_src",
2435 .ops = &clk_ops_rcg,
2436 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2437 CLK_INIT(cci_clk_src.c),
2438 },
2439};
2440
2441static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2442 F_MM( 10000, cxo, 16, 1, 120),
2443 F_MM( 20000, cxo, 16, 1, 50),
2444 F_MM( 6000000, gpll0, 10, 1, 10),
2445 F_MM(12000000, gpll0, 10, 1, 5),
2446 F_MM(13000000, gpll0, 10, 13, 60),
2447 F_MM(24000000, gpll0, 5, 1, 5),
2448 F_END
2449};
2450
2451static struct rcg_clk mmss_gp0_clk_src = {
2452 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2453 .set_rate = set_rate_mnd,
2454 .freq_tbl = ftbl_camss_gp0_1_clk,
2455 .current_freq = &rcg_dummy_freq,
2456 .base = &virt_bases[MMSS_BASE],
2457 .c = {
2458 .dbg_name = "mmss_gp0_clk_src",
2459 .ops = &clk_ops_rcg_mnd,
2460 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2461 CLK_INIT(mmss_gp0_clk_src.c),
2462 },
2463};
2464
2465static struct rcg_clk mmss_gp1_clk_src = {
2466 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2467 .set_rate = set_rate_mnd,
2468 .freq_tbl = ftbl_camss_gp0_1_clk,
2469 .current_freq = &rcg_dummy_freq,
2470 .base = &virt_bases[MMSS_BASE],
2471 .c = {
2472 .dbg_name = "mmss_gp1_clk_src",
2473 .ops = &clk_ops_rcg_mnd,
2474 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2475 CLK_INIT(mmss_gp1_clk_src.c),
2476 },
2477};
2478
2479static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2480 F_MM( 75000000, gpll0, 8, 0, 0),
2481 F_MM(150000000, gpll0, 4, 0, 0),
2482 F_MM(200000000, gpll0, 3, 0, 0),
2483 F_MM(228570000, mmpll0, 3.5, 0, 0),
2484 F_MM(266670000, mmpll0, 3, 0, 0),
2485 F_MM(320000000, mmpll0, 2.5, 0, 0),
2486 F_END
2487};
2488
2489static struct rcg_clk jpeg0_clk_src = {
2490 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2491 .set_rate = set_rate_hid,
2492 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2493 .current_freq = &rcg_dummy_freq,
2494 .base = &virt_bases[MMSS_BASE],
2495 .c = {
2496 .dbg_name = "jpeg0_clk_src",
2497 .ops = &clk_ops_rcg,
2498 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2499 HIGH, 320000000),
2500 CLK_INIT(jpeg0_clk_src.c),
2501 },
2502};
2503
2504static struct rcg_clk jpeg1_clk_src = {
2505 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2506 .set_rate = set_rate_hid,
2507 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2508 .current_freq = &rcg_dummy_freq,
2509 .base = &virt_bases[MMSS_BASE],
2510 .c = {
2511 .dbg_name = "jpeg1_clk_src",
2512 .ops = &clk_ops_rcg,
2513 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2514 HIGH, 320000000),
2515 CLK_INIT(jpeg1_clk_src.c),
2516 },
2517};
2518
2519static struct rcg_clk jpeg2_clk_src = {
2520 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2521 .set_rate = set_rate_hid,
2522 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2523 .current_freq = &rcg_dummy_freq,
2524 .base = &virt_bases[MMSS_BASE],
2525 .c = {
2526 .dbg_name = "jpeg2_clk_src",
2527 .ops = &clk_ops_rcg,
2528 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2529 HIGH, 320000000),
2530 CLK_INIT(jpeg2_clk_src.c),
2531 },
2532};
2533
2534static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2535 F_MM(66670000, gpll0, 9, 0, 0),
2536 F_END
2537};
2538
2539static struct rcg_clk mclk0_clk_src = {
2540 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2541 .set_rate = set_rate_hid,
2542 .freq_tbl = ftbl_camss_mclk0_3_clk,
2543 .current_freq = &rcg_dummy_freq,
2544 .base = &virt_bases[MMSS_BASE],
2545 .c = {
2546 .dbg_name = "mclk0_clk_src",
2547 .ops = &clk_ops_rcg,
2548 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2549 CLK_INIT(mclk0_clk_src.c),
2550 },
2551};
2552
2553static struct rcg_clk mclk1_clk_src = {
2554 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2555 .set_rate = set_rate_hid,
2556 .freq_tbl = ftbl_camss_mclk0_3_clk,
2557 .current_freq = &rcg_dummy_freq,
2558 .base = &virt_bases[MMSS_BASE],
2559 .c = {
2560 .dbg_name = "mclk1_clk_src",
2561 .ops = &clk_ops_rcg,
2562 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2563 CLK_INIT(mclk1_clk_src.c),
2564 },
2565};
2566
2567static struct rcg_clk mclk2_clk_src = {
2568 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2569 .set_rate = set_rate_hid,
2570 .freq_tbl = ftbl_camss_mclk0_3_clk,
2571 .current_freq = &rcg_dummy_freq,
2572 .base = &virt_bases[MMSS_BASE],
2573 .c = {
2574 .dbg_name = "mclk2_clk_src",
2575 .ops = &clk_ops_rcg,
2576 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2577 CLK_INIT(mclk2_clk_src.c),
2578 },
2579};
2580
2581static struct rcg_clk mclk3_clk_src = {
2582 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2583 .set_rate = set_rate_hid,
2584 .freq_tbl = ftbl_camss_mclk0_3_clk,
2585 .current_freq = &rcg_dummy_freq,
2586 .base = &virt_bases[MMSS_BASE],
2587 .c = {
2588 .dbg_name = "mclk3_clk_src",
2589 .ops = &clk_ops_rcg,
2590 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2591 CLK_INIT(mclk3_clk_src.c),
2592 },
2593};
2594
2595static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2596 F_MM(100000000, gpll0, 6, 0, 0),
2597 F_MM(200000000, mmpll0, 4, 0, 0),
2598 F_END
2599};
2600
2601static struct rcg_clk csi0phytimer_clk_src = {
2602 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2603 .set_rate = set_rate_hid,
2604 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2605 .current_freq = &rcg_dummy_freq,
2606 .base = &virt_bases[MMSS_BASE],
2607 .c = {
2608 .dbg_name = "csi0phytimer_clk_src",
2609 .ops = &clk_ops_rcg,
2610 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2611 CLK_INIT(csi0phytimer_clk_src.c),
2612 },
2613};
2614
2615static struct rcg_clk csi1phytimer_clk_src = {
2616 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2617 .set_rate = set_rate_hid,
2618 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2619 .current_freq = &rcg_dummy_freq,
2620 .base = &virt_bases[MMSS_BASE],
2621 .c = {
2622 .dbg_name = "csi1phytimer_clk_src",
2623 .ops = &clk_ops_rcg,
2624 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2625 CLK_INIT(csi1phytimer_clk_src.c),
2626 },
2627};
2628
2629static struct rcg_clk csi2phytimer_clk_src = {
2630 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2631 .set_rate = set_rate_hid,
2632 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2633 .current_freq = &rcg_dummy_freq,
2634 .base = &virt_bases[MMSS_BASE],
2635 .c = {
2636 .dbg_name = "csi2phytimer_clk_src",
2637 .ops = &clk_ops_rcg,
2638 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2639 CLK_INIT(csi2phytimer_clk_src.c),
2640 },
2641};
2642
2643static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2644 F_MM(150000000, gpll0, 4, 0, 0),
2645 F_MM(266670000, mmpll0, 3, 0, 0),
2646 F_MM(320000000, mmpll0, 2.5, 0, 0),
2647 F_END
2648};
2649
2650static struct rcg_clk cpp_clk_src = {
2651 .cmd_rcgr_reg = CPP_CMD_RCGR,
2652 .set_rate = set_rate_hid,
2653 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2654 .current_freq = &rcg_dummy_freq,
2655 .base = &virt_bases[MMSS_BASE],
2656 .c = {
2657 .dbg_name = "cpp_clk_src",
2658 .ops = &clk_ops_rcg,
2659 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2660 HIGH, 320000000),
2661 CLK_INIT(cpp_clk_src.c),
2662 },
2663};
2664
2665static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2666 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2667 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2668 F_END
2669};
2670
2671static struct rcg_clk byte0_clk_src = {
2672 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2673 .set_rate = set_rate_hid,
2674 .freq_tbl = ftbl_mdss_byte0_1_clk,
2675 .current_freq = &rcg_dummy_freq,
2676 .base = &virt_bases[MMSS_BASE],
2677 .c = {
2678 .dbg_name = "byte0_clk_src",
2679 .ops = &clk_ops_rcg,
2680 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2681 HIGH, 188000000),
2682 CLK_INIT(byte0_clk_src.c),
2683 },
2684};
2685
2686static struct rcg_clk byte1_clk_src = {
2687 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2688 .set_rate = set_rate_hid,
2689 .freq_tbl = ftbl_mdss_byte0_1_clk,
2690 .current_freq = &rcg_dummy_freq,
2691 .base = &virt_bases[MMSS_BASE],
2692 .c = {
2693 .dbg_name = "byte1_clk_src",
2694 .ops = &clk_ops_rcg,
2695 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2696 HIGH, 188000000),
2697 CLK_INIT(byte1_clk_src.c),
2698 },
2699};
2700
2701static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2702 F_MM(19200000, cxo, 1, 0, 0),
2703 F_END
2704};
2705
2706static struct rcg_clk edpaux_clk_src = {
2707 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2708 .set_rate = set_rate_hid,
2709 .freq_tbl = ftbl_mdss_edpaux_clk,
2710 .current_freq = &rcg_dummy_freq,
2711 .base = &virt_bases[MMSS_BASE],
2712 .c = {
2713 .dbg_name = "edpaux_clk_src",
2714 .ops = &clk_ops_rcg,
2715 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2716 CLK_INIT(edpaux_clk_src.c),
2717 },
2718};
2719
2720static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2721 F_MDSS(135000000, edppll_270, 2, 0, 0),
2722 F_MDSS(270000000, edppll_270, 11, 0, 0),
2723 F_END
2724};
2725
2726static struct rcg_clk edplink_clk_src = {
2727 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2728 .set_rate = set_rate_hid,
2729 .freq_tbl = ftbl_mdss_edplink_clk,
2730 .current_freq = &rcg_dummy_freq,
2731 .base = &virt_bases[MMSS_BASE],
2732 .c = {
2733 .dbg_name = "edplink_clk_src",
2734 .ops = &clk_ops_rcg,
2735 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2736 CLK_INIT(edplink_clk_src.c),
2737 },
2738};
2739
2740static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2741 F_MDSS(175000000, edppll_350, 2, 0, 0),
2742 F_MDSS(350000000, edppll_350, 11, 0, 0),
2743 F_END
2744};
2745
2746static struct rcg_clk edppixel_clk_src = {
2747 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2748 .set_rate = set_rate_mnd,
2749 .freq_tbl = ftbl_mdss_edppixel_clk,
2750 .current_freq = &rcg_dummy_freq,
2751 .base = &virt_bases[MMSS_BASE],
2752 .c = {
2753 .dbg_name = "edppixel_clk_src",
2754 .ops = &clk_ops_rcg_mnd,
2755 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2756 CLK_INIT(edppixel_clk_src.c),
2757 },
2758};
2759
2760static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2761 F_MM(19200000, cxo, 1, 0, 0),
2762 F_END
2763};
2764
2765static struct rcg_clk esc0_clk_src = {
2766 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2767 .set_rate = set_rate_hid,
2768 .freq_tbl = ftbl_mdss_esc0_1_clk,
2769 .current_freq = &rcg_dummy_freq,
2770 .base = &virt_bases[MMSS_BASE],
2771 .c = {
2772 .dbg_name = "esc0_clk_src",
2773 .ops = &clk_ops_rcg,
2774 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2775 CLK_INIT(esc0_clk_src.c),
2776 },
2777};
2778
2779static struct rcg_clk esc1_clk_src = {
2780 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2781 .set_rate = set_rate_hid,
2782 .freq_tbl = ftbl_mdss_esc0_1_clk,
2783 .current_freq = &rcg_dummy_freq,
2784 .base = &virt_bases[MMSS_BASE],
2785 .c = {
2786 .dbg_name = "esc1_clk_src",
2787 .ops = &clk_ops_rcg,
2788 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2789 CLK_INIT(esc1_clk_src.c),
2790 },
2791};
2792
2793static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2794 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2795 F_END
2796};
2797
2798static struct rcg_clk extpclk_clk_src = {
2799 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2800 .set_rate = set_rate_hid,
2801 .freq_tbl = ftbl_mdss_extpclk_clk,
2802 .current_freq = &rcg_dummy_freq,
2803 .base = &virt_bases[MMSS_BASE],
2804 .c = {
2805 .dbg_name = "extpclk_clk_src",
2806 .ops = &clk_ops_rcg,
2807 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2808 CLK_INIT(extpclk_clk_src.c),
2809 },
2810};
2811
2812static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2813 F_MDSS(19200000, cxo, 1, 0, 0),
2814 F_END
2815};
2816
2817static struct rcg_clk hdmi_clk_src = {
2818 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2819 .set_rate = set_rate_hid,
2820 .freq_tbl = ftbl_mdss_hdmi_clk,
2821 .current_freq = &rcg_dummy_freq,
2822 .base = &virt_bases[MMSS_BASE],
2823 .c = {
2824 .dbg_name = "hdmi_clk_src",
2825 .ops = &clk_ops_rcg,
2826 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2827 CLK_INIT(hdmi_clk_src.c),
2828 },
2829};
2830
2831static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2832 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2833 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2834 F_END
2835};
2836
2837static struct rcg_clk pclk0_clk_src = {
2838 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2839 .set_rate = set_rate_mnd,
2840 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2841 .current_freq = &rcg_dummy_freq,
2842 .base = &virt_bases[MMSS_BASE],
2843 .c = {
2844 .dbg_name = "pclk0_clk_src",
2845 .ops = &clk_ops_rcg_mnd,
2846 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2847 CLK_INIT(pclk0_clk_src.c),
2848 },
2849};
2850
2851static struct rcg_clk pclk1_clk_src = {
2852 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2853 .set_rate = set_rate_mnd,
2854 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2855 .current_freq = &rcg_dummy_freq,
2856 .base = &virt_bases[MMSS_BASE],
2857 .c = {
2858 .dbg_name = "pclk1_clk_src",
2859 .ops = &clk_ops_rcg_mnd,
2860 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2861 CLK_INIT(pclk1_clk_src.c),
2862 },
2863};
2864
2865static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2866 F_MDSS(19200000, cxo, 1, 0, 0),
2867 F_END
2868};
2869
2870static struct rcg_clk vsync_clk_src = {
2871 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2872 .set_rate = set_rate_hid,
2873 .freq_tbl = ftbl_mdss_vsync_clk,
2874 .current_freq = &rcg_dummy_freq,
2875 .base = &virt_bases[MMSS_BASE],
2876 .c = {
2877 .dbg_name = "vsync_clk_src",
2878 .ops = &clk_ops_rcg,
2879 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2880 CLK_INIT(vsync_clk_src.c),
2881 },
2882};
2883
2884static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2885 F_MM( 50000000, gpll0, 12, 0, 0),
2886 F_MM(100000000, gpll0, 6, 0, 0),
2887 F_MM(133330000, mmpll0, 6, 0, 0),
2888 F_MM(200000000, mmpll0, 4, 0, 0),
2889 F_MM(266670000, mmpll0, 3, 0, 0),
2890 F_MM(410000000, mmpll3, 2, 0, 0),
2891 F_END
2892};
2893
2894static struct rcg_clk vcodec0_clk_src = {
2895 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2896 .set_rate = set_rate_mnd,
2897 .freq_tbl = ftbl_venus0_vcodec0_clk,
2898 .current_freq = &rcg_dummy_freq,
2899 .base = &virt_bases[MMSS_BASE],
2900 .c = {
2901 .dbg_name = "vcodec0_clk_src",
2902 .ops = &clk_ops_rcg_mnd,
2903 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2904 HIGH, 410000000),
2905 CLK_INIT(vcodec0_clk_src.c),
2906 },
2907};
2908
2909static struct branch_clk camss_cci_cci_ahb_clk = {
2910 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002911 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002912 .base = &virt_bases[MMSS_BASE],
2913 .c = {
2914 .dbg_name = "camss_cci_cci_ahb_clk",
2915 .ops = &clk_ops_branch,
2916 CLK_INIT(camss_cci_cci_ahb_clk.c),
2917 },
2918};
2919
2920static struct branch_clk camss_cci_cci_clk = {
2921 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2922 .parent = &cci_clk_src.c,
2923 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002924 .base = &virt_bases[MMSS_BASE],
2925 .c = {
2926 .dbg_name = "camss_cci_cci_clk",
2927 .ops = &clk_ops_branch,
2928 CLK_INIT(camss_cci_cci_clk.c),
2929 },
2930};
2931
2932static struct branch_clk camss_csi0_ahb_clk = {
2933 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002934 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002935 .base = &virt_bases[MMSS_BASE],
2936 .c = {
2937 .dbg_name = "camss_csi0_ahb_clk",
2938 .ops = &clk_ops_branch,
2939 CLK_INIT(camss_csi0_ahb_clk.c),
2940 },
2941};
2942
2943static struct branch_clk camss_csi0_clk = {
2944 .cbcr_reg = CAMSS_CSI0_CBCR,
2945 .parent = &csi0_clk_src.c,
2946 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002947 .base = &virt_bases[MMSS_BASE],
2948 .c = {
2949 .dbg_name = "camss_csi0_clk",
2950 .ops = &clk_ops_branch,
2951 CLK_INIT(camss_csi0_clk.c),
2952 },
2953};
2954
2955static struct branch_clk camss_csi0phy_clk = {
2956 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2957 .parent = &csi0_clk_src.c,
2958 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002959 .base = &virt_bases[MMSS_BASE],
2960 .c = {
2961 .dbg_name = "camss_csi0phy_clk",
2962 .ops = &clk_ops_branch,
2963 CLK_INIT(camss_csi0phy_clk.c),
2964 },
2965};
2966
2967static struct branch_clk camss_csi0pix_clk = {
2968 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2969 .parent = &csi0_clk_src.c,
2970 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002971 .base = &virt_bases[MMSS_BASE],
2972 .c = {
2973 .dbg_name = "camss_csi0pix_clk",
2974 .ops = &clk_ops_branch,
2975 CLK_INIT(camss_csi0pix_clk.c),
2976 },
2977};
2978
2979static struct branch_clk camss_csi0rdi_clk = {
2980 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2981 .parent = &csi0_clk_src.c,
2982 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983 .base = &virt_bases[MMSS_BASE],
2984 .c = {
2985 .dbg_name = "camss_csi0rdi_clk",
2986 .ops = &clk_ops_branch,
2987 CLK_INIT(camss_csi0rdi_clk.c),
2988 },
2989};
2990
2991static struct branch_clk camss_csi1_ahb_clk = {
2992 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002993 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002994 .base = &virt_bases[MMSS_BASE],
2995 .c = {
2996 .dbg_name = "camss_csi1_ahb_clk",
2997 .ops = &clk_ops_branch,
2998 CLK_INIT(camss_csi1_ahb_clk.c),
2999 },
3000};
3001
3002static struct branch_clk camss_csi1_clk = {
3003 .cbcr_reg = CAMSS_CSI1_CBCR,
3004 .parent = &csi1_clk_src.c,
3005 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003006 .base = &virt_bases[MMSS_BASE],
3007 .c = {
3008 .dbg_name = "camss_csi1_clk",
3009 .ops = &clk_ops_branch,
3010 CLK_INIT(camss_csi1_clk.c),
3011 },
3012};
3013
3014static struct branch_clk camss_csi1phy_clk = {
3015 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3016 .parent = &csi1_clk_src.c,
3017 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003018 .base = &virt_bases[MMSS_BASE],
3019 .c = {
3020 .dbg_name = "camss_csi1phy_clk",
3021 .ops = &clk_ops_branch,
3022 CLK_INIT(camss_csi1phy_clk.c),
3023 },
3024};
3025
3026static struct branch_clk camss_csi1pix_clk = {
3027 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3028 .parent = &csi1_clk_src.c,
3029 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003030 .base = &virt_bases[MMSS_BASE],
3031 .c = {
3032 .dbg_name = "camss_csi1pix_clk",
3033 .ops = &clk_ops_branch,
3034 CLK_INIT(camss_csi1pix_clk.c),
3035 },
3036};
3037
3038static struct branch_clk camss_csi1rdi_clk = {
3039 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3040 .parent = &csi1_clk_src.c,
3041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003042 .base = &virt_bases[MMSS_BASE],
3043 .c = {
3044 .dbg_name = "camss_csi1rdi_clk",
3045 .ops = &clk_ops_branch,
3046 CLK_INIT(camss_csi1rdi_clk.c),
3047 },
3048};
3049
3050static struct branch_clk camss_csi2_ahb_clk = {
3051 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003052 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003053 .base = &virt_bases[MMSS_BASE],
3054 .c = {
3055 .dbg_name = "camss_csi2_ahb_clk",
3056 .ops = &clk_ops_branch,
3057 CLK_INIT(camss_csi2_ahb_clk.c),
3058 },
3059};
3060
3061static struct branch_clk camss_csi2_clk = {
3062 .cbcr_reg = CAMSS_CSI2_CBCR,
3063 .parent = &csi2_clk_src.c,
3064 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003065 .base = &virt_bases[MMSS_BASE],
3066 .c = {
3067 .dbg_name = "camss_csi2_clk",
3068 .ops = &clk_ops_branch,
3069 CLK_INIT(camss_csi2_clk.c),
3070 },
3071};
3072
3073static struct branch_clk camss_csi2phy_clk = {
3074 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3075 .parent = &csi2_clk_src.c,
3076 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003077 .base = &virt_bases[MMSS_BASE],
3078 .c = {
3079 .dbg_name = "camss_csi2phy_clk",
3080 .ops = &clk_ops_branch,
3081 CLK_INIT(camss_csi2phy_clk.c),
3082 },
3083};
3084
3085static struct branch_clk camss_csi2pix_clk = {
3086 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3087 .parent = &csi2_clk_src.c,
3088 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003089 .base = &virt_bases[MMSS_BASE],
3090 .c = {
3091 .dbg_name = "camss_csi2pix_clk",
3092 .ops = &clk_ops_branch,
3093 CLK_INIT(camss_csi2pix_clk.c),
3094 },
3095};
3096
3097static struct branch_clk camss_csi2rdi_clk = {
3098 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3099 .parent = &csi2_clk_src.c,
3100 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003101 .base = &virt_bases[MMSS_BASE],
3102 .c = {
3103 .dbg_name = "camss_csi2rdi_clk",
3104 .ops = &clk_ops_branch,
3105 CLK_INIT(camss_csi2rdi_clk.c),
3106 },
3107};
3108
3109static struct branch_clk camss_csi3_ahb_clk = {
3110 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003111 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003112 .base = &virt_bases[MMSS_BASE],
3113 .c = {
3114 .dbg_name = "camss_csi3_ahb_clk",
3115 .ops = &clk_ops_branch,
3116 CLK_INIT(camss_csi3_ahb_clk.c),
3117 },
3118};
3119
3120static struct branch_clk camss_csi3_clk = {
3121 .cbcr_reg = CAMSS_CSI3_CBCR,
3122 .parent = &csi3_clk_src.c,
3123 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003124 .base = &virt_bases[MMSS_BASE],
3125 .c = {
3126 .dbg_name = "camss_csi3_clk",
3127 .ops = &clk_ops_branch,
3128 CLK_INIT(camss_csi3_clk.c),
3129 },
3130};
3131
3132static struct branch_clk camss_csi3phy_clk = {
3133 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3134 .parent = &csi3_clk_src.c,
3135 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003136 .base = &virt_bases[MMSS_BASE],
3137 .c = {
3138 .dbg_name = "camss_csi3phy_clk",
3139 .ops = &clk_ops_branch,
3140 CLK_INIT(camss_csi3phy_clk.c),
3141 },
3142};
3143
3144static struct branch_clk camss_csi3pix_clk = {
3145 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3146 .parent = &csi3_clk_src.c,
3147 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003148 .base = &virt_bases[MMSS_BASE],
3149 .c = {
3150 .dbg_name = "camss_csi3pix_clk",
3151 .ops = &clk_ops_branch,
3152 CLK_INIT(camss_csi3pix_clk.c),
3153 },
3154};
3155
3156static struct branch_clk camss_csi3rdi_clk = {
3157 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3158 .parent = &csi3_clk_src.c,
3159 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003160 .base = &virt_bases[MMSS_BASE],
3161 .c = {
3162 .dbg_name = "camss_csi3rdi_clk",
3163 .ops = &clk_ops_branch,
3164 CLK_INIT(camss_csi3rdi_clk.c),
3165 },
3166};
3167
3168static struct branch_clk camss_csi_vfe0_clk = {
3169 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3170 .parent = &vfe0_clk_src.c,
3171 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003172 .base = &virt_bases[MMSS_BASE],
3173 .c = {
3174 .dbg_name = "camss_csi_vfe0_clk",
3175 .ops = &clk_ops_branch,
3176 CLK_INIT(camss_csi_vfe0_clk.c),
3177 },
3178};
3179
3180static struct branch_clk camss_csi_vfe1_clk = {
3181 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3182 .parent = &vfe1_clk_src.c,
3183 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003184 .base = &virt_bases[MMSS_BASE],
3185 .c = {
3186 .dbg_name = "camss_csi_vfe1_clk",
3187 .ops = &clk_ops_branch,
3188 CLK_INIT(camss_csi_vfe1_clk.c),
3189 },
3190};
3191
3192static struct branch_clk camss_gp0_clk = {
3193 .cbcr_reg = CAMSS_GP0_CBCR,
3194 .parent = &mmss_gp0_clk_src.c,
3195 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003196 .base = &virt_bases[MMSS_BASE],
3197 .c = {
3198 .dbg_name = "camss_gp0_clk",
3199 .ops = &clk_ops_branch,
3200 CLK_INIT(camss_gp0_clk.c),
3201 },
3202};
3203
3204static struct branch_clk camss_gp1_clk = {
3205 .cbcr_reg = CAMSS_GP1_CBCR,
3206 .parent = &mmss_gp1_clk_src.c,
3207 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003208 .base = &virt_bases[MMSS_BASE],
3209 .c = {
3210 .dbg_name = "camss_gp1_clk",
3211 .ops = &clk_ops_branch,
3212 CLK_INIT(camss_gp1_clk.c),
3213 },
3214};
3215
3216static struct branch_clk camss_ispif_ahb_clk = {
3217 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003218 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003219 .base = &virt_bases[MMSS_BASE],
3220 .c = {
3221 .dbg_name = "camss_ispif_ahb_clk",
3222 .ops = &clk_ops_branch,
3223 CLK_INIT(camss_ispif_ahb_clk.c),
3224 },
3225};
3226
3227static struct branch_clk camss_jpeg_jpeg0_clk = {
3228 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3229 .parent = &jpeg0_clk_src.c,
3230 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003231 .base = &virt_bases[MMSS_BASE],
3232 .c = {
3233 .dbg_name = "camss_jpeg_jpeg0_clk",
3234 .ops = &clk_ops_branch,
3235 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3236 },
3237};
3238
3239static struct branch_clk camss_jpeg_jpeg1_clk = {
3240 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3241 .parent = &jpeg1_clk_src.c,
3242 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003243 .base = &virt_bases[MMSS_BASE],
3244 .c = {
3245 .dbg_name = "camss_jpeg_jpeg1_clk",
3246 .ops = &clk_ops_branch,
3247 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3248 },
3249};
3250
3251static struct branch_clk camss_jpeg_jpeg2_clk = {
3252 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3253 .parent = &jpeg2_clk_src.c,
3254 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003255 .base = &virt_bases[MMSS_BASE],
3256 .c = {
3257 .dbg_name = "camss_jpeg_jpeg2_clk",
3258 .ops = &clk_ops_branch,
3259 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3260 },
3261};
3262
3263static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3264 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003265 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003266 .base = &virt_bases[MMSS_BASE],
3267 .c = {
3268 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3269 .ops = &clk_ops_branch,
3270 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3271 },
3272};
3273
3274static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3275 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3276 .parent = &axi_clk_src.c,
3277 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003278 .base = &virt_bases[MMSS_BASE],
3279 .c = {
3280 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3281 .ops = &clk_ops_branch,
3282 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3283 },
3284};
3285
3286static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3287 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003288 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003289 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003290 .base = &virt_bases[MMSS_BASE],
3291 .c = {
3292 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3293 .ops = &clk_ops_branch,
3294 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3295 },
3296};
3297
3298static struct branch_clk camss_mclk0_clk = {
3299 .cbcr_reg = CAMSS_MCLK0_CBCR,
3300 .parent = &mclk0_clk_src.c,
3301 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003302 .base = &virt_bases[MMSS_BASE],
3303 .c = {
3304 .dbg_name = "camss_mclk0_clk",
3305 .ops = &clk_ops_branch,
3306 CLK_INIT(camss_mclk0_clk.c),
3307 },
3308};
3309
3310static struct branch_clk camss_mclk1_clk = {
3311 .cbcr_reg = CAMSS_MCLK1_CBCR,
3312 .parent = &mclk1_clk_src.c,
3313 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003314 .base = &virt_bases[MMSS_BASE],
3315 .c = {
3316 .dbg_name = "camss_mclk1_clk",
3317 .ops = &clk_ops_branch,
3318 CLK_INIT(camss_mclk1_clk.c),
3319 },
3320};
3321
3322static struct branch_clk camss_mclk2_clk = {
3323 .cbcr_reg = CAMSS_MCLK2_CBCR,
3324 .parent = &mclk2_clk_src.c,
3325 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003326 .base = &virt_bases[MMSS_BASE],
3327 .c = {
3328 .dbg_name = "camss_mclk2_clk",
3329 .ops = &clk_ops_branch,
3330 CLK_INIT(camss_mclk2_clk.c),
3331 },
3332};
3333
3334static struct branch_clk camss_mclk3_clk = {
3335 .cbcr_reg = CAMSS_MCLK3_CBCR,
3336 .parent = &mclk3_clk_src.c,
3337 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003338 .base = &virt_bases[MMSS_BASE],
3339 .c = {
3340 .dbg_name = "camss_mclk3_clk",
3341 .ops = &clk_ops_branch,
3342 CLK_INIT(camss_mclk3_clk.c),
3343 },
3344};
3345
3346static struct branch_clk camss_micro_ahb_clk = {
3347 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003348 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003349 .base = &virt_bases[MMSS_BASE],
3350 .c = {
3351 .dbg_name = "camss_micro_ahb_clk",
3352 .ops = &clk_ops_branch,
3353 CLK_INIT(camss_micro_ahb_clk.c),
3354 },
3355};
3356
3357static struct branch_clk camss_phy0_csi0phytimer_clk = {
3358 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3359 .parent = &csi0phytimer_clk_src.c,
3360 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003361 .base = &virt_bases[MMSS_BASE],
3362 .c = {
3363 .dbg_name = "camss_phy0_csi0phytimer_clk",
3364 .ops = &clk_ops_branch,
3365 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3366 },
3367};
3368
3369static struct branch_clk camss_phy1_csi1phytimer_clk = {
3370 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3371 .parent = &csi1phytimer_clk_src.c,
3372 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003373 .base = &virt_bases[MMSS_BASE],
3374 .c = {
3375 .dbg_name = "camss_phy1_csi1phytimer_clk",
3376 .ops = &clk_ops_branch,
3377 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3378 },
3379};
3380
3381static struct branch_clk camss_phy2_csi2phytimer_clk = {
3382 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3383 .parent = &csi2phytimer_clk_src.c,
3384 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003385 .base = &virt_bases[MMSS_BASE],
3386 .c = {
3387 .dbg_name = "camss_phy2_csi2phytimer_clk",
3388 .ops = &clk_ops_branch,
3389 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3390 },
3391};
3392
3393static struct branch_clk camss_top_ahb_clk = {
3394 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003395 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003396 .base = &virt_bases[MMSS_BASE],
3397 .c = {
3398 .dbg_name = "camss_top_ahb_clk",
3399 .ops = &clk_ops_branch,
3400 CLK_INIT(camss_top_ahb_clk.c),
3401 },
3402};
3403
3404static struct branch_clk camss_vfe_cpp_ahb_clk = {
3405 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003406 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003407 .base = &virt_bases[MMSS_BASE],
3408 .c = {
3409 .dbg_name = "camss_vfe_cpp_ahb_clk",
3410 .ops = &clk_ops_branch,
3411 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3412 },
3413};
3414
3415static struct branch_clk camss_vfe_cpp_clk = {
3416 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3417 .parent = &cpp_clk_src.c,
3418 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003419 .base = &virt_bases[MMSS_BASE],
3420 .c = {
3421 .dbg_name = "camss_vfe_cpp_clk",
3422 .ops = &clk_ops_branch,
3423 CLK_INIT(camss_vfe_cpp_clk.c),
3424 },
3425};
3426
3427static struct branch_clk camss_vfe_vfe0_clk = {
3428 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3429 .parent = &vfe0_clk_src.c,
3430 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003431 .base = &virt_bases[MMSS_BASE],
3432 .c = {
3433 .dbg_name = "camss_vfe_vfe0_clk",
3434 .ops = &clk_ops_branch,
3435 CLK_INIT(camss_vfe_vfe0_clk.c),
3436 },
3437};
3438
3439static struct branch_clk camss_vfe_vfe1_clk = {
3440 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3441 .parent = &vfe1_clk_src.c,
3442 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003443 .base = &virt_bases[MMSS_BASE],
3444 .c = {
3445 .dbg_name = "camss_vfe_vfe1_clk",
3446 .ops = &clk_ops_branch,
3447 CLK_INIT(camss_vfe_vfe1_clk.c),
3448 },
3449};
3450
3451static struct branch_clk camss_vfe_vfe_ahb_clk = {
3452 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003453 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003454 .base = &virt_bases[MMSS_BASE],
3455 .c = {
3456 .dbg_name = "camss_vfe_vfe_ahb_clk",
3457 .ops = &clk_ops_branch,
3458 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3459 },
3460};
3461
3462static struct branch_clk camss_vfe_vfe_axi_clk = {
3463 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3464 .parent = &axi_clk_src.c,
3465 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003466 .base = &virt_bases[MMSS_BASE],
3467 .c = {
3468 .dbg_name = "camss_vfe_vfe_axi_clk",
3469 .ops = &clk_ops_branch,
3470 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3471 },
3472};
3473
3474static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3475 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003476 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003477 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003478 .base = &virt_bases[MMSS_BASE],
3479 .c = {
3480 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3481 .ops = &clk_ops_branch,
3482 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3483 },
3484};
3485
3486static struct branch_clk mdss_ahb_clk = {
3487 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003488 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003489 .base = &virt_bases[MMSS_BASE],
3490 .c = {
3491 .dbg_name = "mdss_ahb_clk",
3492 .ops = &clk_ops_branch,
3493 CLK_INIT(mdss_ahb_clk.c),
3494 },
3495};
3496
3497static struct branch_clk mdss_axi_clk = {
3498 .cbcr_reg = MDSS_AXI_CBCR,
3499 .parent = &axi_clk_src.c,
3500 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003501 .base = &virt_bases[MMSS_BASE],
3502 .c = {
3503 .dbg_name = "mdss_axi_clk",
3504 .ops = &clk_ops_branch,
3505 CLK_INIT(mdss_axi_clk.c),
3506 },
3507};
3508
3509static struct branch_clk mdss_byte0_clk = {
3510 .cbcr_reg = MDSS_BYTE0_CBCR,
3511 .parent = &byte0_clk_src.c,
3512 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003513 .base = &virt_bases[MMSS_BASE],
3514 .c = {
3515 .dbg_name = "mdss_byte0_clk",
3516 .ops = &clk_ops_branch,
3517 CLK_INIT(mdss_byte0_clk.c),
3518 },
3519};
3520
3521static struct branch_clk mdss_byte1_clk = {
3522 .cbcr_reg = MDSS_BYTE1_CBCR,
3523 .parent = &byte1_clk_src.c,
3524 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003525 .base = &virt_bases[MMSS_BASE],
3526 .c = {
3527 .dbg_name = "mdss_byte1_clk",
3528 .ops = &clk_ops_branch,
3529 CLK_INIT(mdss_byte1_clk.c),
3530 },
3531};
3532
3533static struct branch_clk mdss_edpaux_clk = {
3534 .cbcr_reg = MDSS_EDPAUX_CBCR,
3535 .parent = &edpaux_clk_src.c,
3536 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003537 .base = &virt_bases[MMSS_BASE],
3538 .c = {
3539 .dbg_name = "mdss_edpaux_clk",
3540 .ops = &clk_ops_branch,
3541 CLK_INIT(mdss_edpaux_clk.c),
3542 },
3543};
3544
3545static struct branch_clk mdss_edplink_clk = {
3546 .cbcr_reg = MDSS_EDPLINK_CBCR,
3547 .parent = &edplink_clk_src.c,
3548 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003549 .base = &virt_bases[MMSS_BASE],
3550 .c = {
3551 .dbg_name = "mdss_edplink_clk",
3552 .ops = &clk_ops_branch,
3553 CLK_INIT(mdss_edplink_clk.c),
3554 },
3555};
3556
3557static struct branch_clk mdss_edppixel_clk = {
3558 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3559 .parent = &edppixel_clk_src.c,
3560 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003561 .base = &virt_bases[MMSS_BASE],
3562 .c = {
3563 .dbg_name = "mdss_edppixel_clk",
3564 .ops = &clk_ops_branch,
3565 CLK_INIT(mdss_edppixel_clk.c),
3566 },
3567};
3568
3569static struct branch_clk mdss_esc0_clk = {
3570 .cbcr_reg = MDSS_ESC0_CBCR,
3571 .parent = &esc0_clk_src.c,
3572 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003573 .base = &virt_bases[MMSS_BASE],
3574 .c = {
3575 .dbg_name = "mdss_esc0_clk",
3576 .ops = &clk_ops_branch,
3577 CLK_INIT(mdss_esc0_clk.c),
3578 },
3579};
3580
3581static struct branch_clk mdss_esc1_clk = {
3582 .cbcr_reg = MDSS_ESC1_CBCR,
3583 .parent = &esc1_clk_src.c,
3584 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003585 .base = &virt_bases[MMSS_BASE],
3586 .c = {
3587 .dbg_name = "mdss_esc1_clk",
3588 .ops = &clk_ops_branch,
3589 CLK_INIT(mdss_esc1_clk.c),
3590 },
3591};
3592
3593static struct branch_clk mdss_extpclk_clk = {
3594 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3595 .parent = &extpclk_clk_src.c,
3596 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003597 .base = &virt_bases[MMSS_BASE],
3598 .c = {
3599 .dbg_name = "mdss_extpclk_clk",
3600 .ops = &clk_ops_branch,
3601 CLK_INIT(mdss_extpclk_clk.c),
3602 },
3603};
3604
3605static struct branch_clk mdss_hdmi_ahb_clk = {
3606 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003607 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003608 .base = &virt_bases[MMSS_BASE],
3609 .c = {
3610 .dbg_name = "mdss_hdmi_ahb_clk",
3611 .ops = &clk_ops_branch,
3612 CLK_INIT(mdss_hdmi_ahb_clk.c),
3613 },
3614};
3615
3616static struct branch_clk mdss_hdmi_clk = {
3617 .cbcr_reg = MDSS_HDMI_CBCR,
3618 .parent = &hdmi_clk_src.c,
3619 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003620 .base = &virt_bases[MMSS_BASE],
3621 .c = {
3622 .dbg_name = "mdss_hdmi_clk",
3623 .ops = &clk_ops_branch,
3624 CLK_INIT(mdss_hdmi_clk.c),
3625 },
3626};
3627
3628static struct branch_clk mdss_mdp_clk = {
3629 .cbcr_reg = MDSS_MDP_CBCR,
3630 .parent = &mdp_clk_src.c,
3631 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003632 .base = &virt_bases[MMSS_BASE],
3633 .c = {
3634 .dbg_name = "mdss_mdp_clk",
3635 .ops = &clk_ops_branch,
3636 CLK_INIT(mdss_mdp_clk.c),
3637 },
3638};
3639
3640static struct branch_clk mdss_mdp_lut_clk = {
3641 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3642 .parent = &mdp_clk_src.c,
3643 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003644 .base = &virt_bases[MMSS_BASE],
3645 .c = {
3646 .dbg_name = "mdss_mdp_lut_clk",
3647 .ops = &clk_ops_branch,
3648 CLK_INIT(mdss_mdp_lut_clk.c),
3649 },
3650};
3651
3652static struct branch_clk mdss_pclk0_clk = {
3653 .cbcr_reg = MDSS_PCLK0_CBCR,
3654 .parent = &pclk0_clk_src.c,
3655 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003656 .base = &virt_bases[MMSS_BASE],
3657 .c = {
3658 .dbg_name = "mdss_pclk0_clk",
3659 .ops = &clk_ops_branch,
3660 CLK_INIT(mdss_pclk0_clk.c),
3661 },
3662};
3663
3664static struct branch_clk mdss_pclk1_clk = {
3665 .cbcr_reg = MDSS_PCLK1_CBCR,
3666 .parent = &pclk1_clk_src.c,
3667 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003668 .base = &virt_bases[MMSS_BASE],
3669 .c = {
3670 .dbg_name = "mdss_pclk1_clk",
3671 .ops = &clk_ops_branch,
3672 CLK_INIT(mdss_pclk1_clk.c),
3673 },
3674};
3675
3676static struct branch_clk mdss_vsync_clk = {
3677 .cbcr_reg = MDSS_VSYNC_CBCR,
3678 .parent = &vsync_clk_src.c,
3679 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .base = &virt_bases[MMSS_BASE],
3681 .c = {
3682 .dbg_name = "mdss_vsync_clk",
3683 .ops = &clk_ops_branch,
3684 CLK_INIT(mdss_vsync_clk.c),
3685 },
3686};
3687
3688static struct branch_clk mmss_misc_ahb_clk = {
3689 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003690 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003691 .base = &virt_bases[MMSS_BASE],
3692 .c = {
3693 .dbg_name = "mmss_misc_ahb_clk",
3694 .ops = &clk_ops_branch,
3695 CLK_INIT(mmss_misc_ahb_clk.c),
3696 },
3697};
3698
3699static struct branch_clk mmss_mmssnoc_ahb_clk = {
3700 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003701 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003702 .base = &virt_bases[MMSS_BASE],
3703 .c = {
3704 .dbg_name = "mmss_mmssnoc_ahb_clk",
3705 .ops = &clk_ops_branch,
3706 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3707 },
3708};
3709
3710static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3711 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003712 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003713 .base = &virt_bases[MMSS_BASE],
3714 .c = {
3715 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3716 .ops = &clk_ops_branch,
3717 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3718 },
3719};
3720
3721static struct branch_clk mmss_mmssnoc_axi_clk = {
3722 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3723 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003724 /* The bus driver needs set_rate to go through to the parent */
3725 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003726 .base = &virt_bases[MMSS_BASE],
3727 .c = {
3728 .dbg_name = "mmss_mmssnoc_axi_clk",
3729 .ops = &clk_ops_branch,
3730 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3731 },
3732};
3733
3734static struct branch_clk mmss_s0_axi_clk = {
3735 .cbcr_reg = MMSS_S0_AXI_CBCR,
3736 .parent = &axi_clk_src.c,
3737 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003738 .base = &virt_bases[MMSS_BASE],
3739 .c = {
3740 .dbg_name = "mmss_s0_axi_clk",
3741 .ops = &clk_ops_branch,
3742 CLK_INIT(mmss_s0_axi_clk.c),
3743 },
3744};
3745
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003746struct branch_clk ocmemnoc_clk = {
3747 .cbcr_reg = OCMEMNOC_CBCR,
3748 .parent = &ocmemnoc_clk_src.c,
3749 .has_sibling = 0,
3750 .bcr_reg = 0x50b0,
3751 .base = &virt_bases[MMSS_BASE],
3752 .c = {
3753 .dbg_name = "ocmemnoc_clk",
3754 .ops = &clk_ops_branch,
3755 CLK_INIT(ocmemnoc_clk.c),
3756 },
3757};
3758
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003759static struct branch_clk venus0_ahb_clk = {
3760 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003761 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003762 .base = &virt_bases[MMSS_BASE],
3763 .c = {
3764 .dbg_name = "venus0_ahb_clk",
3765 .ops = &clk_ops_branch,
3766 CLK_INIT(venus0_ahb_clk.c),
3767 },
3768};
3769
3770static struct branch_clk venus0_axi_clk = {
3771 .cbcr_reg = VENUS0_AXI_CBCR,
3772 .parent = &axi_clk_src.c,
3773 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003774 .base = &virt_bases[MMSS_BASE],
3775 .c = {
3776 .dbg_name = "venus0_axi_clk",
3777 .ops = &clk_ops_branch,
3778 CLK_INIT(venus0_axi_clk.c),
3779 },
3780};
3781
3782static struct branch_clk venus0_ocmemnoc_clk = {
3783 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003784 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003785 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003786 .base = &virt_bases[MMSS_BASE],
3787 .c = {
3788 .dbg_name = "venus0_ocmemnoc_clk",
3789 .ops = &clk_ops_branch,
3790 CLK_INIT(venus0_ocmemnoc_clk.c),
3791 },
3792};
3793
3794static struct branch_clk venus0_vcodec0_clk = {
3795 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3796 .parent = &vcodec0_clk_src.c,
3797 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003798 .base = &virt_bases[MMSS_BASE],
3799 .c = {
3800 .dbg_name = "venus0_vcodec0_clk",
3801 .ops = &clk_ops_branch,
3802 CLK_INIT(venus0_vcodec0_clk.c),
3803 },
3804};
3805
3806static struct branch_clk oxili_gfx3d_clk = {
3807 .cbcr_reg = OXILI_GFX3D_CBCR,
3808 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003809 .base = &virt_bases[MMSS_BASE],
3810 .c = {
3811 .dbg_name = "oxili_gfx3d_clk",
3812 .ops = &clk_ops_branch,
3813 CLK_INIT(oxili_gfx3d_clk.c),
3814 },
3815};
3816
3817static struct branch_clk oxilicx_ahb_clk = {
3818 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003819 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003820 .base = &virt_bases[MMSS_BASE],
3821 .c = {
3822 .dbg_name = "oxilicx_ahb_clk",
3823 .ops = &clk_ops_branch,
3824 CLK_INIT(oxilicx_ahb_clk.c),
3825 },
3826};
3827
3828static struct branch_clk oxilicx_axi_clk = {
3829 .cbcr_reg = OXILICX_AXI_CBCR,
3830 .parent = &axi_clk_src.c,
3831 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003832 .base = &virt_bases[MMSS_BASE],
3833 .c = {
3834 .dbg_name = "oxilicx_axi_clk",
3835 .ops = &clk_ops_branch,
3836 CLK_INIT(oxilicx_axi_clk.c),
3837 },
3838};
3839
3840static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3841 F_LPASS(28800000, lpapll0, 1, 15, 256),
3842 F_END
3843};
3844
3845static struct rcg_clk audio_core_slimbus_core_clk_src = {
3846 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3847 .set_rate = set_rate_mnd,
3848 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3849 .current_freq = &rcg_dummy_freq,
3850 .base = &virt_bases[LPASS_BASE],
3851 .c = {
3852 .dbg_name = "audio_core_slimbus_core_clk_src",
3853 .ops = &clk_ops_rcg_mnd,
3854 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3855 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3856 },
3857};
3858
3859static struct branch_clk audio_core_slimbus_core_clk = {
3860 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3861 .parent = &audio_core_slimbus_core_clk_src.c,
3862 .base = &virt_bases[LPASS_BASE],
3863 .c = {
3864 .dbg_name = "audio_core_slimbus_core_clk",
3865 .ops = &clk_ops_branch,
3866 CLK_INIT(audio_core_slimbus_core_clk.c),
3867 },
3868};
3869
3870static struct branch_clk audio_core_slimbus_lfabif_clk = {
3871 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3872 .has_sibling = 1,
3873 .base = &virt_bases[LPASS_BASE],
3874 .c = {
3875 .dbg_name = "audio_core_slimbus_lfabif_clk",
3876 .ops = &clk_ops_branch,
3877 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3878 },
3879};
3880
3881static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3882 F_LPASS( 512000, lpapll0, 16, 1, 60),
3883 F_LPASS( 768000, lpapll0, 16, 1, 40),
3884 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3885 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3886 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3887 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3888 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3889 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3890 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3891 F_LPASS(12288000, lpapll0, 10, 1, 4),
3892 F_END
3893};
3894
3895static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3896 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3897 .set_rate = set_rate_mnd,
3898 .freq_tbl = ftbl_audio_core_lpaif_clock,
3899 .current_freq = &rcg_dummy_freq,
3900 .base = &virt_bases[LPASS_BASE],
3901 .c = {
3902 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3903 .ops = &clk_ops_rcg_mnd,
3904 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3905 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3906 },
3907};
3908
3909static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3910 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3911 .set_rate = set_rate_mnd,
3912 .freq_tbl = ftbl_audio_core_lpaif_clock,
3913 .current_freq = &rcg_dummy_freq,
3914 .base = &virt_bases[LPASS_BASE],
3915 .c = {
3916 .dbg_name = "audio_core_lpaif_pri_clk_src",
3917 .ops = &clk_ops_rcg_mnd,
3918 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3919 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3920 },
3921};
3922
3923static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3924 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3925 .set_rate = set_rate_mnd,
3926 .freq_tbl = ftbl_audio_core_lpaif_clock,
3927 .current_freq = &rcg_dummy_freq,
3928 .base = &virt_bases[LPASS_BASE],
3929 .c = {
3930 .dbg_name = "audio_core_lpaif_sec_clk_src",
3931 .ops = &clk_ops_rcg_mnd,
3932 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3933 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3934 },
3935};
3936
3937static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3938 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3939 .set_rate = set_rate_mnd,
3940 .freq_tbl = ftbl_audio_core_lpaif_clock,
3941 .current_freq = &rcg_dummy_freq,
3942 .base = &virt_bases[LPASS_BASE],
3943 .c = {
3944 .dbg_name = "audio_core_lpaif_ter_clk_src",
3945 .ops = &clk_ops_rcg_mnd,
3946 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3947 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3948 },
3949};
3950
3951static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3952 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3953 .set_rate = set_rate_mnd,
3954 .freq_tbl = ftbl_audio_core_lpaif_clock,
3955 .current_freq = &rcg_dummy_freq,
3956 .base = &virt_bases[LPASS_BASE],
3957 .c = {
3958 .dbg_name = "audio_core_lpaif_quad_clk_src",
3959 .ops = &clk_ops_rcg_mnd,
3960 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3961 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3962 },
3963};
3964
3965static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3966 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3967 .set_rate = set_rate_mnd,
3968 .freq_tbl = ftbl_audio_core_lpaif_clock,
3969 .current_freq = &rcg_dummy_freq,
3970 .base = &virt_bases[LPASS_BASE],
3971 .c = {
3972 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3973 .ops = &clk_ops_rcg_mnd,
3974 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3975 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
3976 },
3977};
3978
3979static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
3980 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
3981 .set_rate = set_rate_mnd,
3982 .freq_tbl = ftbl_audio_core_lpaif_clock,
3983 .current_freq = &rcg_dummy_freq,
3984 .base = &virt_bases[LPASS_BASE],
3985 .c = {
3986 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
3987 .ops = &clk_ops_rcg_mnd,
3988 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3989 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
3990 },
3991};
3992
3993static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
3994 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
3995 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
3996 .has_sibling = 1,
3997 .base = &virt_bases[LPASS_BASE],
3998 .c = {
3999 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4000 .ops = &clk_ops_branch,
4001 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4002 },
4003};
4004
4005static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4006 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004007 .has_sibling = 1,
4008 .base = &virt_bases[LPASS_BASE],
4009 .c = {
4010 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4011 .ops = &clk_ops_branch,
4012 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4013 },
4014};
4015
4016static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4017 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4018 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4019 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004020 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004021 .base = &virt_bases[LPASS_BASE],
4022 .c = {
4023 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4024 .ops = &clk_ops_branch,
4025 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4026 },
4027};
4028
4029static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4030 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4031 .parent = &audio_core_lpaif_pri_clk_src.c,
4032 .has_sibling = 1,
4033 .base = &virt_bases[LPASS_BASE],
4034 .c = {
4035 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4036 .ops = &clk_ops_branch,
4037 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4038 },
4039};
4040
4041static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4042 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004043 .has_sibling = 1,
4044 .base = &virt_bases[LPASS_BASE],
4045 .c = {
4046 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4047 .ops = &clk_ops_branch,
4048 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4049 },
4050};
4051
4052static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4053 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4054 .parent = &audio_core_lpaif_pri_clk_src.c,
4055 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004056 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004057 .base = &virt_bases[LPASS_BASE],
4058 .c = {
4059 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4060 .ops = &clk_ops_branch,
4061 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4062 },
4063};
4064
4065static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4066 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4067 .parent = &audio_core_lpaif_sec_clk_src.c,
4068 .has_sibling = 1,
4069 .base = &virt_bases[LPASS_BASE],
4070 .c = {
4071 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4072 .ops = &clk_ops_branch,
4073 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4074 },
4075};
4076
4077static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4078 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004079 .has_sibling = 1,
4080 .base = &virt_bases[LPASS_BASE],
4081 .c = {
4082 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4083 .ops = &clk_ops_branch,
4084 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4085 },
4086};
4087
4088static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4089 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4090 .parent = &audio_core_lpaif_sec_clk_src.c,
4091 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004092 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004093 .base = &virt_bases[LPASS_BASE],
4094 .c = {
4095 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4096 .ops = &clk_ops_branch,
4097 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4098 },
4099};
4100
4101static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4102 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4103 .parent = &audio_core_lpaif_ter_clk_src.c,
4104 .has_sibling = 1,
4105 .base = &virt_bases[LPASS_BASE],
4106 .c = {
4107 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4108 .ops = &clk_ops_branch,
4109 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4110 },
4111};
4112
4113static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4114 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004115 .has_sibling = 1,
4116 .base = &virt_bases[LPASS_BASE],
4117 .c = {
4118 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4119 .ops = &clk_ops_branch,
4120 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4121 },
4122};
4123
4124static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4125 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4126 .parent = &audio_core_lpaif_ter_clk_src.c,
4127 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004128 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004129 .base = &virt_bases[LPASS_BASE],
4130 .c = {
4131 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4132 .ops = &clk_ops_branch,
4133 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4134 },
4135};
4136
4137static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4138 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4139 .parent = &audio_core_lpaif_quad_clk_src.c,
4140 .has_sibling = 1,
4141 .base = &virt_bases[LPASS_BASE],
4142 .c = {
4143 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4144 .ops = &clk_ops_branch,
4145 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4146 },
4147};
4148
4149static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4150 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004151 .has_sibling = 1,
4152 .base = &virt_bases[LPASS_BASE],
4153 .c = {
4154 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4155 .ops = &clk_ops_branch,
4156 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4157 },
4158};
4159
4160static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4161 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4162 .parent = &audio_core_lpaif_quad_clk_src.c,
4163 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004164 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004165 .base = &virt_bases[LPASS_BASE],
4166 .c = {
4167 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4168 .ops = &clk_ops_branch,
4169 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4170 },
4171};
4172
4173static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4174 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004175 .has_sibling = 1,
4176 .base = &virt_bases[LPASS_BASE],
4177 .c = {
4178 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4179 .ops = &clk_ops_branch,
4180 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4181 },
4182};
4183
4184static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4185 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4186 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4187 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004188 .base = &virt_bases[LPASS_BASE],
4189 .c = {
4190 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4191 .ops = &clk_ops_branch,
4192 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4193 },
4194};
4195
4196static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4197 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4198 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4199 .has_sibling = 1,
4200 .base = &virt_bases[LPASS_BASE],
4201 .c = {
4202 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4203 .ops = &clk_ops_branch,
4204 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4205 },
4206};
4207
4208static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4209 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4210 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4211 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004212 .base = &virt_bases[LPASS_BASE],
4213 .c = {
4214 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4215 .ops = &clk_ops_branch,
4216 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4217 },
4218};
4219
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004220static struct branch_clk q6ss_ahb_lfabif_clk = {
4221 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4222 .has_sibling = 1,
4223 .base = &virt_bases[LPASS_BASE],
4224 .c = {
4225 .dbg_name = "q6ss_ahb_lfabif_clk",
4226 .ops = &clk_ops_branch,
4227 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4228 },
4229};
4230
4231static struct branch_clk q6ss_xo_clk = {
4232 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4233 .bcr_reg = LPASS_Q6SS_BCR,
4234 .has_sibling = 1,
4235 .base = &virt_bases[LPASS_BASE],
4236 .c = {
4237 .dbg_name = "q6ss_xo_clk",
4238 .ops = &clk_ops_branch,
4239 CLK_INIT(q6ss_xo_clk.c),
4240 },
4241};
4242
4243static struct branch_clk mss_xo_q6_clk = {
4244 .cbcr_reg = MSS_XO_Q6_CBCR,
4245 .bcr_reg = MSS_Q6SS_BCR,
4246 .has_sibling = 1,
4247 .base = &virt_bases[MSS_BASE],
4248 .c = {
4249 .dbg_name = "mss_xo_q6_clk",
4250 .ops = &clk_ops_branch,
4251 CLK_INIT(mss_xo_q6_clk.c),
4252 .depends = &gcc_mss_cfg_ahb_clk.c,
4253 },
4254};
4255
4256static struct branch_clk mss_bus_q6_clk = {
4257 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004258 .has_sibling = 1,
4259 .base = &virt_bases[MSS_BASE],
4260 .c = {
4261 .dbg_name = "mss_bus_q6_clk",
4262 .ops = &clk_ops_branch,
4263 CLK_INIT(mss_bus_q6_clk.c),
4264 .depends = &gcc_mss_cfg_ahb_clk.c,
4265 },
4266};
4267
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004268#ifdef CONFIG_DEBUG_FS
4269
4270struct measure_mux_entry {
4271 struct clk *c;
4272 int base;
4273 u32 debug_mux;
4274};
4275
4276struct measure_mux_entry measure_mux[] = {
4277 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4278 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4279 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4280 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4281 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4282 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4283 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4284 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4285 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4286 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4287 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4288 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4289 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4290 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4291 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4292 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4293 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4294 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4295 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4296 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4297 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4298 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4299 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4300 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4301 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4302 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4303 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4304 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4305 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4306 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4307 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4308 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4309 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4310 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4311 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4312 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4313 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4314 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4315 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004316 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
4317 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004318 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4319 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4320 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4321 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4322 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4323 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4324 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4325 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4326 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4327 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4328 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4329 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4330 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4331 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4332 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4333 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4334 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4335 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4336 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4337 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4338 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4339 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4340 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4341 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4342 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004343 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004344 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4345 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4346 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4347 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4348 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4349 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4350 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4351 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4352 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4353 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4354 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4355 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4356 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4357 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4358 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4359 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4360 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4361 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4362 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4363 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4364 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4365 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4366 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4367 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4368 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4369 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4370 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4371 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4372 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4373 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4374 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4375 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4376 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4377 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4378 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4379 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4380 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4381 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4382 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4383 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4384 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4385 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4386 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4387 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4388 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4389 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4390 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4391 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4392 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4393 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4394 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4395 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4396 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4397 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4398 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4399 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4400 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4401 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4402 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4403 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4404 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4405 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4406 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4407 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4408 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4409 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4410 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4411 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4412 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4413 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4414 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4415 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
4416 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4417 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004418 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4419 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4420 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4421 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4422
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004423 {&dummy_clk, N_BASES, 0x0000},
4424};
4425
4426static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4427{
4428 struct measure_clk *clk = to_measure_clk(c);
4429 unsigned long flags;
4430 u32 regval, clk_sel, i;
4431
4432 if (!parent)
4433 return -EINVAL;
4434
4435 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4436 if (measure_mux[i].c == parent)
4437 break;
4438
4439 if (measure_mux[i].c == &dummy_clk)
4440 return -EINVAL;
4441
4442 spin_lock_irqsave(&local_clock_reg_lock, flags);
4443 /*
4444 * Program the test vector, measurement period (sample_ticks)
4445 * and scaling multiplier.
4446 */
4447 clk->sample_ticks = 0x10000;
4448 clk->multiplier = 1;
4449
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004450 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004451 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4452 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4453 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4454
4455 switch (measure_mux[i].base) {
4456
4457 case GCC_BASE:
4458 clk_sel = measure_mux[i].debug_mux;
4459 break;
4460
4461 case MMSS_BASE:
4462 clk_sel = 0x02C;
4463 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4464 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4465
4466 /* Activate debug clock output */
4467 regval |= BIT(16);
4468 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4469 break;
4470
4471 case LPASS_BASE:
4472 clk_sel = 0x169;
4473 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4474 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4475
4476 /* Activate debug clock output */
4477 regval |= BIT(16);
4478 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4479 break;
4480
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004481 case MSS_BASE:
4482 clk_sel = 0x32;
4483 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4484 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4485 break;
4486
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004487 default:
4488 return -EINVAL;
4489 }
4490
4491 /* Set debug mux clock index */
4492 regval = BVAL(8, 0, clk_sel);
4493 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4494
4495 /* Activate debug clock output */
4496 regval |= BIT(16);
4497 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4498
4499 /* Make sure test vector is set before starting measurements. */
4500 mb();
4501 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4502
4503 return 0;
4504}
4505
4506/* Sample clock for 'ticks' reference clock ticks. */
4507static u32 run_measurement(unsigned ticks)
4508{
4509 /* Stop counters and set the XO4 counter start value. */
4510 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4511
4512 /* Wait for timer to become ready. */
4513 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4514 BIT(25)) != 0)
4515 cpu_relax();
4516
4517 /* Run measurement and wait for completion. */
4518 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4519 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4520 BIT(25)) == 0)
4521 cpu_relax();
4522
4523 /* Return measured ticks. */
4524 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4525 BM(24, 0);
4526}
4527
4528/*
4529 * Perform a hardware rate measurement for a given clock.
4530 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4531 */
4532static unsigned long measure_clk_get_rate(struct clk *c)
4533{
4534 unsigned long flags;
4535 u32 gcc_xo4_reg_backup;
4536 u64 raw_count_short, raw_count_full;
4537 struct measure_clk *clk = to_measure_clk(c);
4538 unsigned ret;
4539
4540 ret = clk_prepare_enable(&cxo_clk_src.c);
4541 if (ret) {
4542 pr_warning("CXO clock failed to enable. Can't measure\n");
4543 return 0;
4544 }
4545
4546 spin_lock_irqsave(&local_clock_reg_lock, flags);
4547
4548 /* Enable CXO/4 and RINGOSC branch. */
4549 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4550 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4551
4552 /*
4553 * The ring oscillator counter will not reset if the measured clock
4554 * is not running. To detect this, run a short measurement before
4555 * the full measurement. If the raw results of the two are the same
4556 * then the clock must be off.
4557 */
4558
4559 /* Run a short measurement. (~1 ms) */
4560 raw_count_short = run_measurement(0x1000);
4561 /* Run a full measurement. (~14 ms) */
4562 raw_count_full = run_measurement(clk->sample_ticks);
4563
4564 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4565
4566 /* Return 0 if the clock is off. */
4567 if (raw_count_full == raw_count_short) {
4568 ret = 0;
4569 } else {
4570 /* Compute rate in Hz. */
4571 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4572 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4573 ret = (raw_count_full * clk->multiplier);
4574 }
4575
4576 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4577
4578 clk_disable_unprepare(&cxo_clk_src.c);
4579
4580 return ret;
4581}
4582#else /* !CONFIG_DEBUG_FS */
4583static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4584{
4585 return -EINVAL;
4586}
4587
4588static unsigned long measure_clk_get_rate(struct clk *clk)
4589{
4590 return 0;
4591}
4592#endif /* CONFIG_DEBUG_FS */
4593
Matt Wagantallae053222012-05-14 19:42:07 -07004594static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004595 .set_parent = measure_clk_set_parent,
4596 .get_rate = measure_clk_get_rate,
4597};
4598
4599static struct measure_clk measure_clk = {
4600 .c = {
4601 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004602 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004603 CLK_INIT(measure_clk.c),
4604 },
4605 .multiplier = 1,
4606};
4607
4608static struct clk_lookup msm_clocks_copper[] = {
4609 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4610 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004611 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004612 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004613 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004614 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4615
4616 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4617 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4618 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4619 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004620 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004621 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004622 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004623 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4624 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4625 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4626 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4627 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4628 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4629 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4630 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4631 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004632 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4633 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004634 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4635 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4636 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4637
4638 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4639 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4640 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4641 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4642 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4643 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004644 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004645 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004646 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004647 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4648 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4649 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4650 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4651 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004652 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4653 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004654 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4655 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4656 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4657 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4658
4659 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4660 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4661 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4662 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4663 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4664 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4665
4666 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4667 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4668 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4669
4670 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4671 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4672 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4673
4674 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4675 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304676 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004677 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4678 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304679 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004680 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4681 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304682 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004683 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4684 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304685 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004686
4687 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4688 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4689
Manu Gautam51be9712012-06-06 14:54:52 +05304690 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4691 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4692 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4693 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4694 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4695 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4696 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4697 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004698
4699 /* Multimedia clocks */
4700 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004701 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4702 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4703 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4704 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4705 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4706 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4707 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4708 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
4709 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, ""),
4710 CLK_LOOKUP("core_clk", mdss_mdp_lut_clk.c, ""),
4711 CLK_LOOKUP("core_clk", mdp_clk_src.c, ""),
4712 CLK_LOOKUP("core_clk", mdss_vsync_clk.c, ""),
4713 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4714 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4715 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4716 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4717 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4718 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4719 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4720 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4721 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4722 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4723 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4724 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4725 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4726 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4727 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4728 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4729 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4730 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4731 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4732 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4733 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4734 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4735 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4736 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4737 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4738 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4739 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4740 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4741 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4742 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4743 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4744 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4745 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4746 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004747 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4748 "fda64000.qcom,iommu"),
4749 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4750 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004751 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4752 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4753 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4754 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4755 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4756 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4757 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4758 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4759 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4760 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4761 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
4762 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, ""),
4763 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, ""),
4764 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4765 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4766 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4767 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4768 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4769 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4770 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004771 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4772 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004773 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, ""),
4774 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, ""),
4775 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, ""),
4776 CLK_LOOKUP("bus_clk", oxilicx_axi_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004777 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
4778 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4779 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004780
4781 /* LPASS clocks */
4782 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4783 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4784 "fe12f000.slim"),
4785 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4786 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4787 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4788 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4789 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4790 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4791 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4792 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4793 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4794 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4795 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4796 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4797 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4798 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4799 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4800 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4801 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4802 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4803 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4804 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4805 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4806 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4807 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4808 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4809 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4810 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
4811
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004812 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4813 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4814 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4815 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004816 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4817 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004818 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004819
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004820 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004821 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4822 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4823 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004824 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004825
4826 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4827 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4828 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4829 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4830 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4831 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4832 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4833 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4834 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4835 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4836
4837 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4838 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4839 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4840 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4841 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4842 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4843 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4844 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4845 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4846 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4847 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4848 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4849 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004850 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4851 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004852};
4853
4854static struct pll_config_regs gpll0_regs __initdata = {
4855 .l_reg = (void __iomem *)GPLL0_L_REG,
4856 .m_reg = (void __iomem *)GPLL0_M_REG,
4857 .n_reg = (void __iomem *)GPLL0_N_REG,
4858 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4859 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4860 .base = &virt_bases[GCC_BASE],
4861};
4862
4863/* GPLL0 at 600 MHz, main output enabled. */
4864static struct pll_config gpll0_config __initdata = {
4865 .l = 0x1f,
4866 .m = 0x1,
4867 .n = 0x4,
4868 .vco_val = 0x0,
4869 .vco_mask = BM(21, 20),
4870 .pre_div_val = 0x0,
4871 .pre_div_mask = BM(14, 12),
4872 .post_div_val = 0x0,
4873 .post_div_mask = BM(9, 8),
4874 .mn_ena_val = BIT(24),
4875 .mn_ena_mask = BIT(24),
4876 .main_output_val = BIT(0),
4877 .main_output_mask = BIT(0),
4878};
4879
4880static struct pll_config_regs gpll1_regs __initdata = {
4881 .l_reg = (void __iomem *)GPLL1_L_REG,
4882 .m_reg = (void __iomem *)GPLL1_M_REG,
4883 .n_reg = (void __iomem *)GPLL1_N_REG,
4884 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4885 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4886 .base = &virt_bases[GCC_BASE],
4887};
4888
4889/* GPLL1 at 480 MHz, main output enabled. */
4890static struct pll_config gpll1_config __initdata = {
4891 .l = 0x19,
4892 .m = 0x0,
4893 .n = 0x1,
4894 .vco_val = 0x0,
4895 .vco_mask = BM(21, 20),
4896 .pre_div_val = 0x0,
4897 .pre_div_mask = BM(14, 12),
4898 .post_div_val = 0x0,
4899 .post_div_mask = BM(9, 8),
4900 .main_output_val = BIT(0),
4901 .main_output_mask = BIT(0),
4902};
4903
4904static struct pll_config_regs mmpll0_regs __initdata = {
4905 .l_reg = (void __iomem *)MMPLL0_L_REG,
4906 .m_reg = (void __iomem *)MMPLL0_M_REG,
4907 .n_reg = (void __iomem *)MMPLL0_N_REG,
4908 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
4909 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
4910 .base = &virt_bases[MMSS_BASE],
4911};
4912
4913/* MMPLL0 at 800 MHz, main output enabled. */
4914static struct pll_config mmpll0_config __initdata = {
4915 .l = 0x29,
4916 .m = 0x2,
4917 .n = 0x3,
4918 .vco_val = 0x0,
4919 .vco_mask = BM(21, 20),
4920 .pre_div_val = 0x0,
4921 .pre_div_mask = BM(14, 12),
4922 .post_div_val = 0x0,
4923 .post_div_mask = BM(9, 8),
4924 .mn_ena_val = BIT(24),
4925 .mn_ena_mask = BIT(24),
4926 .main_output_val = BIT(0),
4927 .main_output_mask = BIT(0),
4928};
4929
4930static struct pll_config_regs mmpll1_regs __initdata = {
4931 .l_reg = (void __iomem *)MMPLL1_L_REG,
4932 .m_reg = (void __iomem *)MMPLL1_M_REG,
4933 .n_reg = (void __iomem *)MMPLL1_N_REG,
4934 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
4935 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
4936 .base = &virt_bases[MMSS_BASE],
4937};
4938
4939/* MMPLL1 at 1000 MHz, main output enabled. */
4940static struct pll_config mmpll1_config __initdata = {
4941 .l = 0x34,
4942 .m = 0x1,
4943 .n = 0xC,
4944 .vco_val = 0x0,
4945 .vco_mask = BM(21, 20),
4946 .pre_div_val = 0x0,
4947 .pre_div_mask = BM(14, 12),
4948 .post_div_val = 0x0,
4949 .post_div_mask = BM(9, 8),
4950 .mn_ena_val = BIT(24),
4951 .mn_ena_mask = BIT(24),
4952 .main_output_val = BIT(0),
4953 .main_output_mask = BIT(0),
4954};
4955
4956static struct pll_config_regs mmpll3_regs __initdata = {
4957 .l_reg = (void __iomem *)MMPLL3_L_REG,
4958 .m_reg = (void __iomem *)MMPLL3_M_REG,
4959 .n_reg = (void __iomem *)MMPLL3_N_REG,
4960 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
4961 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
4962 .base = &virt_bases[MMSS_BASE],
4963};
4964
4965/* MMPLL3 at 820 MHz, main output enabled. */
4966static struct pll_config mmpll3_config __initdata = {
4967 .l = 0x2A,
4968 .m = 0x11,
4969 .n = 0x18,
4970 .vco_val = 0x0,
4971 .vco_mask = BM(21, 20),
4972 .pre_div_val = 0x0,
4973 .pre_div_mask = BM(14, 12),
4974 .post_div_val = 0x0,
4975 .post_div_mask = BM(9, 8),
4976 .mn_ena_val = BIT(24),
4977 .mn_ena_mask = BIT(24),
4978 .main_output_val = BIT(0),
4979 .main_output_mask = BIT(0),
4980};
4981
4982static struct pll_config_regs lpapll0_regs __initdata = {
4983 .l_reg = (void __iomem *)LPAPLL_L_REG,
4984 .m_reg = (void __iomem *)LPAPLL_M_REG,
4985 .n_reg = (void __iomem *)LPAPLL_N_REG,
4986 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
4987 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
4988 .base = &virt_bases[LPASS_BASE],
4989};
4990
4991/* LPAPLL0 at 491.52 MHz, main output enabled. */
4992static struct pll_config lpapll0_config __initdata = {
4993 .l = 0x33,
4994 .m = 0x1,
4995 .n = 0x5,
4996 .vco_val = 0x0,
4997 .vco_mask = BM(21, 20),
4998 .pre_div_val = BVAL(14, 12, 0x1),
4999 .pre_div_mask = BM(14, 12),
5000 .post_div_val = 0x0,
5001 .post_div_mask = BM(9, 8),
5002 .mn_ena_val = BIT(24),
5003 .mn_ena_mask = BIT(24),
5004 .main_output_val = BIT(0),
5005 .main_output_mask = BIT(0),
5006};
5007
5008#define PLL_AUX_OUTPUT BIT(1)
5009
5010static void __init reg_init(void)
5011{
5012 u32 regval;
5013
5014 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5015 & gpll0_clk_src.status_mask))
5016 configure_pll(&gpll0_config, &gpll0_regs, 1);
5017
5018 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5019 & gpll1_clk_src.status_mask))
5020 configure_pll(&gpll1_config, &gpll1_regs, 1);
5021
5022 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5023 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5024 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5025 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5026
5027 /* Active GPLL0's aux output. This is needed by acpuclock. */
5028 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
5029 regval |= BIT(PLL_AUX_OUTPUT);
5030 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5031
5032 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5033 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5034 regval |= BIT(0);
5035 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5036
5037 /*
5038 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5039 * register.
5040 */
5041 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5042}
5043
5044static void __init msmcopper_clock_post_init(void)
5045{
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005046 clk_set_rate(&axi_clk_src.c, 333330000);
5047
5048 /* Set rates for single-rate clocks. */
5049 clk_set_rate(&usb30_master_clk_src.c,
5050 usb30_master_clk_src.freq_tbl[0].freq_hz);
5051 clk_set_rate(&tsif_ref_clk_src.c,
5052 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5053 clk_set_rate(&usb_hs_system_clk_src.c,
5054 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5055 clk_set_rate(&usb_hsic_clk_src.c,
5056 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5057 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5058 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5059 clk_set_rate(&usb_hsic_system_clk_src.c,
5060 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5061 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5062 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5063 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5064 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5065 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5066 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5067 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5068 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5069 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5070 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5071 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5072 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5073 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5074 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5075}
5076
5077#define GCC_CC_PHYS 0xFC400000
5078#define GCC_CC_SIZE SZ_16K
5079
5080#define MMSS_CC_PHYS 0xFD8C0000
5081#define MMSS_CC_SIZE SZ_256K
5082
5083#define LPASS_CC_PHYS 0xFE000000
5084#define LPASS_CC_SIZE SZ_256K
5085
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005086#define MSS_CC_PHYS 0xFC980000
5087#define MSS_CC_SIZE SZ_16K
5088
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005089static void __init msmcopper_clock_pre_init(void)
5090{
5091 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5092 if (!virt_bases[GCC_BASE])
5093 panic("clock-copper: Unable to ioremap GCC memory!");
5094
5095 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5096 if (!virt_bases[MMSS_BASE])
5097 panic("clock-copper: Unable to ioremap MMSS_CC memory!");
5098
5099 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5100 if (!virt_bases[LPASS_BASE])
5101 panic("clock-copper: Unable to ioremap LPASS_CC memory!");
5102
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005103 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5104 if (!virt_bases[MSS_BASE])
5105 panic("clock-copper: Unable to ioremap MSS_CC memory!");
5106
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005107 clk_ops_local_pll.enable = copper_pll_clk_enable;
5108
5109 reg_init();
5110}
5111
5112struct clock_init_data msmcopper_clock_init_data __initdata = {
5113 .table = msm_clocks_copper,
5114 .size = ARRAY_SIZE(msm_clocks_copper),
5115 .pre_init = msmcopper_clock_pre_init,
5116 .post_init = msmcopper_clock_post_init,
5117};