blob: 86a349ada96a0d97faee642d50c7f5ef4e9c34d5 [file] [log] [blame]
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/firmware.h>
14#include <linux/slab.h>
15#include <linux/sched.h>
16#include <linux/log2.h>
17
18#include "kgsl.h"
19#include "kgsl_sharedmem.h"
20#include "kgsl_cffdump.h"
21
22#include "adreno.h"
23#include "adreno_pm4types.h"
24#include "adreno_ringbuffer.h"
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -060025#include "adreno_debugfs.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070027#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070028#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030#define GSL_RB_NOP_SIZEDWORDS 2
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070032void adreno_ringbuffer_submit(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033{
34 BUG_ON(rb->wptr == 0);
35
Lucille Sylvester958dc942011-09-06 18:19:49 -060036 /* Let the pwrscale policy know that new commands have
37 been submitted. */
38 kgsl_pwrscale_busy(rb->device);
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040 /*synchronize memory before informing the hardware of the
41 *new commands.
42 */
43 mb();
44
45 adreno_regwrite(rb->device, REG_CP_RB_WPTR, rb->wptr);
46}
47
Carter Cooper6dd94c82011-10-13 14:43:53 -060048static void
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049adreno_ringbuffer_waitspace(struct adreno_ringbuffer *rb, unsigned int numcmds,
50 int wptr_ahead)
51{
52 int nopcount;
53 unsigned int freecmds;
54 unsigned int *cmds;
55 uint cmds_gpu;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060056 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
57 unsigned long wait_timeout = msecs_to_jiffies(adreno_dev->wait_timeout);
58 unsigned long wait_time;
Tarun Karra3335f142012-06-19 14:11:48 -070059 unsigned long wait_time_part;
60 unsigned int msecs_part = KGSL_TIMEOUT_PART;
61 unsigned int prev_reg_val[hang_detect_regs_count];
62
63 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070064
65 /* if wptr ahead, fill the remaining with NOPs */
66 if (wptr_ahead) {
67 /* -1 for header */
68 nopcount = rb->sizedwords - rb->wptr - 1;
69
70 cmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
71 cmds_gpu = rb->buffer_desc.gpuaddr + sizeof(uint)*rb->wptr;
72
Jordan Crouse084427d2011-07-28 08:37:58 -060073 GSL_RB_WRITE(cmds, cmds_gpu, cp_nop_packet(nopcount));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074
75 /* Make sure that rptr is not 0 before submitting
76 * commands at the end of ringbuffer. We do not
77 * want the rptr and wptr to become equal when
78 * the ringbuffer is not empty */
79 do {
80 GSL_RB_GET_READPTR(rb, &rb->rptr);
81 } while (!rb->rptr);
82
83 rb->wptr++;
84
85 adreno_ringbuffer_submit(rb);
86
87 rb->wptr = 0;
88 }
89
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060090 wait_time = jiffies + wait_timeout;
Tarun Karra3335f142012-06-19 14:11:48 -070091 wait_time_part = jiffies + msecs_to_jiffies(msecs_part);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092 /* wait for space in ringbuffer */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060093 while (1) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094 GSL_RB_GET_READPTR(rb, &rb->rptr);
95
96 freecmds = rb->rptr - rb->wptr;
97
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060098 if (freecmds == 0 || freecmds > numcmds)
99 break;
100
Tarun Karra3335f142012-06-19 14:11:48 -0700101 /* Dont wait for timeout, detect hang faster.
102 */
103 if (time_after(jiffies, wait_time_part)) {
104 wait_time_part = jiffies +
105 msecs_to_jiffies(msecs_part);
106 if ((adreno_hang_detect(rb->device,
107 prev_reg_val))){
108 KGSL_DRV_ERR(rb->device,
109 "Hang detected while waiting for freespace in"
110 "ringbuffer rptr: 0x%x, wptr: 0x%x\n",
111 rb->rptr, rb->wptr);
112 goto err;
113 }
114 }
115
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600116 if (time_after(jiffies, wait_time)) {
117 KGSL_DRV_ERR(rb->device,
118 "Timed out while waiting for freespace in ringbuffer "
119 "rptr: 0x%x, wptr: 0x%x\n", rb->rptr, rb->wptr);
Tarun Karra3335f142012-06-19 14:11:48 -0700120 goto err;
121 }
122
Wei Zou50ec3372012-07-17 15:46:52 -0700123 continue;
124
Tarun Karra3335f142012-06-19 14:11:48 -0700125err:
126 if (!adreno_dump_and_recover(rb->device))
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600127 wait_time = jiffies + wait_timeout;
128 else
129 /* GPU is hung and we cannot recover */
130 BUG();
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600131 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700132}
133
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700134unsigned int *adreno_ringbuffer_allocspace(struct adreno_ringbuffer *rb,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700135 unsigned int numcmds)
136{
137 unsigned int *ptr = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700138
139 BUG_ON(numcmds >= rb->sizedwords);
140
141 GSL_RB_GET_READPTR(rb, &rb->rptr);
142 /* check for available space */
143 if (rb->wptr >= rb->rptr) {
144 /* wptr ahead or equal to rptr */
145 /* reserve dwords for nop packet */
146 if ((rb->wptr + numcmds) > (rb->sizedwords -
147 GSL_RB_NOP_SIZEDWORDS))
Carter Cooper6dd94c82011-10-13 14:43:53 -0600148 adreno_ringbuffer_waitspace(rb, numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700149 } else {
150 /* wptr behind rptr */
151 if ((rb->wptr + numcmds) >= rb->rptr)
Carter Cooper6dd94c82011-10-13 14:43:53 -0600152 adreno_ringbuffer_waitspace(rb, numcmds, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153 /* check for remaining space */
154 /* reserve dwords for nop packet */
155 if ((rb->wptr + numcmds) > (rb->sizedwords -
156 GSL_RB_NOP_SIZEDWORDS))
Carter Cooper6dd94c82011-10-13 14:43:53 -0600157 adreno_ringbuffer_waitspace(rb, numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700158 }
159
Carter Cooper6dd94c82011-10-13 14:43:53 -0600160 ptr = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
161 rb->wptr += numcmds;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162
163 return ptr;
164}
165
166static int _load_firmware(struct kgsl_device *device, const char *fwfile,
167 void **data, int *len)
168{
169 const struct firmware *fw = NULL;
170 int ret;
171
172 ret = request_firmware(&fw, fwfile, device->dev);
173
174 if (ret) {
175 KGSL_DRV_ERR(device, "request_firmware(%s) failed: %d\n",
176 fwfile, ret);
177 return ret;
178 }
179
180 *data = kmalloc(fw->size, GFP_KERNEL);
181
182 if (*data) {
183 memcpy(*data, fw->data, fw->size);
184 *len = fw->size;
185 } else
186 KGSL_MEM_ERR(device, "kmalloc(%d) failed\n", fw->size);
187
188 release_firmware(fw);
189 return (*data != NULL) ? 0 : -ENOMEM;
190}
191
192static int adreno_ringbuffer_load_pm4_ucode(struct kgsl_device *device)
193{
194 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700195 int i, ret = 0;
196
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700197 if (adreno_dev->pm4_fw == NULL) {
198 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600199 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700200
Jordan Crouse505df9c2011-07-28 08:37:59 -0600201 ret = _load_firmware(device, adreno_dev->pm4_fwfile,
202 &ptr, &len);
203
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204 if (ret)
205 goto err;
206
207 /* PM4 size is 3 dword aligned plus 1 dword of version */
208 if (len % ((sizeof(uint32_t) * 3)) != sizeof(uint32_t)) {
209 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
210 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600211 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700212 goto err;
213 }
214
215 adreno_dev->pm4_fw_size = len / sizeof(uint32_t);
216 adreno_dev->pm4_fw = ptr;
217 }
218
219 KGSL_DRV_INFO(device, "loading pm4 ucode version: %d\n",
220 adreno_dev->pm4_fw[0]);
221
222 adreno_regwrite(device, REG_CP_DEBUG, 0x02000000);
223 adreno_regwrite(device, REG_CP_ME_RAM_WADDR, 0);
224 for (i = 1; i < adreno_dev->pm4_fw_size; i++)
225 adreno_regwrite(device, REG_CP_ME_RAM_DATA,
226 adreno_dev->pm4_fw[i]);
227err:
228 return ret;
229}
230
231static int adreno_ringbuffer_load_pfp_ucode(struct kgsl_device *device)
232{
233 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700234 int i, ret = 0;
235
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236 if (adreno_dev->pfp_fw == NULL) {
237 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600238 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700239
Jordan Crouse505df9c2011-07-28 08:37:59 -0600240 ret = _load_firmware(device, adreno_dev->pfp_fwfile,
241 &ptr, &len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700242 if (ret)
243 goto err;
244
245 /* PFP size shold be dword aligned */
246 if (len % sizeof(uint32_t) != 0) {
247 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
248 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600249 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700250 goto err;
251 }
252
253 adreno_dev->pfp_fw_size = len / sizeof(uint32_t);
254 adreno_dev->pfp_fw = ptr;
255 }
256
257 KGSL_DRV_INFO(device, "loading pfp ucode version: %d\n",
258 adreno_dev->pfp_fw[0]);
259
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700260 adreno_regwrite(device, adreno_dev->gpudev->reg_cp_pfp_ucode_addr, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700261 for (i = 1; i < adreno_dev->pfp_fw_size; i++)
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700262 adreno_regwrite(device,
263 adreno_dev->gpudev->reg_cp_pfp_ucode_data,
264 adreno_dev->pfp_fw[i]);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700265err:
266 return ret;
267}
268
269int adreno_ringbuffer_start(struct adreno_ringbuffer *rb, unsigned int init_ram)
270{
271 int status;
272 /*cp_rb_cntl_u cp_rb_cntl; */
273 union reg_cp_rb_cntl cp_rb_cntl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700274 unsigned int rb_cntl;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275 struct kgsl_device *device = rb->device;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700276 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700277
278 if (rb->flags & KGSL_FLAGS_STARTED)
279 return 0;
280
Carter Coopercb3e8eb2012-04-11 09:39:40 -0600281 if (init_ram)
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700282 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700283
284 kgsl_sharedmem_set(&rb->memptrs_desc, 0, 0,
285 sizeof(struct kgsl_rbmemptrs));
286
287 kgsl_sharedmem_set(&rb->buffer_desc, 0, 0xAA,
288 (rb->sizedwords << 2));
289
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700290 if (adreno_is_a2xx(adreno_dev)) {
291 adreno_regwrite(device, REG_CP_RB_WPTR_BASE,
292 (rb->memptrs_desc.gpuaddr
293 + GSL_RB_MEMPTRS_WPTRPOLL_OFFSET));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700294
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700295 /* setup WPTR delay */
296 adreno_regwrite(device, REG_CP_RB_WPTR_DELAY,
297 0 /*0x70000010 */);
298 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700299
300 /*setup REG_CP_RB_CNTL */
301 adreno_regread(device, REG_CP_RB_CNTL, &rb_cntl);
302 cp_rb_cntl.val = rb_cntl;
303
304 /*
305 * The size of the ringbuffer in the hardware is the log2
306 * representation of the size in quadwords (sizedwords / 2)
307 */
308 cp_rb_cntl.f.rb_bufsz = ilog2(rb->sizedwords >> 1);
309
310 /*
311 * Specify the quadwords to read before updating mem RPTR.
312 * Like above, pass the log2 representation of the blocksize
313 * in quadwords.
314 */
315 cp_rb_cntl.f.rb_blksz = ilog2(KGSL_RB_BLKSIZE >> 3);
316
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700317 if (adreno_is_a2xx(adreno_dev)) {
318 /* WPTR polling */
319 cp_rb_cntl.f.rb_poll_en = GSL_RB_CNTL_POLL_EN;
320 }
321
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700322 /* mem RPTR writebacks */
323 cp_rb_cntl.f.rb_no_update = GSL_RB_CNTL_NO_UPDATE;
324
325 adreno_regwrite(device, REG_CP_RB_CNTL, cp_rb_cntl.val);
326
327 adreno_regwrite(device, REG_CP_RB_BASE, rb->buffer_desc.gpuaddr);
328
329 adreno_regwrite(device, REG_CP_RB_RPTR_ADDR,
330 rb->memptrs_desc.gpuaddr +
331 GSL_RB_MEMPTRS_RPTR_OFFSET);
332
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700333 if (adreno_is_a3xx(adreno_dev)) {
334 /* enable access protection to privileged registers */
335 adreno_regwrite(device, A3XX_CP_PROTECT_CTRL, 0x00000007);
336
337 /* RBBM registers */
338 adreno_regwrite(device, A3XX_CP_PROTECT_REG_0, 0x63000040);
339 adreno_regwrite(device, A3XX_CP_PROTECT_REG_1, 0x62000080);
340 adreno_regwrite(device, A3XX_CP_PROTECT_REG_2, 0x600000CC);
341 adreno_regwrite(device, A3XX_CP_PROTECT_REG_3, 0x60000108);
342 adreno_regwrite(device, A3XX_CP_PROTECT_REG_4, 0x64000140);
343 adreno_regwrite(device, A3XX_CP_PROTECT_REG_5, 0x66000400);
344
345 /* CP registers */
346 adreno_regwrite(device, A3XX_CP_PROTECT_REG_6, 0x65000700);
347 adreno_regwrite(device, A3XX_CP_PROTECT_REG_7, 0x610007D8);
348 adreno_regwrite(device, A3XX_CP_PROTECT_REG_8, 0x620007E0);
349 adreno_regwrite(device, A3XX_CP_PROTECT_REG_9, 0x61001178);
350 adreno_regwrite(device, A3XX_CP_PROTECT_REG_A, 0x64001180);
351
352 /* RB registers */
353 adreno_regwrite(device, A3XX_CP_PROTECT_REG_B, 0x60003300);
354
355 /* VBIF registers */
356 adreno_regwrite(device, A3XX_CP_PROTECT_REG_C, 0x6B00C000);
357 }
358
359 if (adreno_is_a2xx(adreno_dev)) {
360 /* explicitly clear all cp interrupts */
361 adreno_regwrite(device, REG_CP_INT_ACK, 0xFFFFFFFF);
362 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700363
364 /* setup scratch/timestamp */
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700365 adreno_regwrite(device, REG_SCRATCH_ADDR, device->memstore.gpuaddr +
366 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
367 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700368
369 adreno_regwrite(device, REG_SCRATCH_UMSK,
370 GSL_RB_MEMPTRS_SCRATCH_MASK);
371
372 /* load the CP ucode */
373
374 status = adreno_ringbuffer_load_pm4_ucode(device);
375 if (status != 0)
376 return status;
377
378 /* load the prefetch parser ucode */
379 status = adreno_ringbuffer_load_pfp_ucode(device);
380 if (status != 0)
381 return status;
382
Kevin Matlageff806df2012-05-07 18:13:21 -0600383 /* CP ROQ queue sizes (bytes) - RB:16, ST:16, IB1:32, IB2:64 */
Kevin Matlagee8d35862012-04-26 12:58:15 -0600384 if (adreno_is_a305(adreno_dev) || adreno_is_a320(adreno_dev))
Kevin Matlageff806df2012-05-07 18:13:21 -0600385 adreno_regwrite(device, REG_CP_QUEUE_THRESHOLDS, 0x000E0602);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700386
387 rb->rptr = 0;
388 rb->wptr = 0;
389
390 /* clear ME_HALT to start micro engine */
391 adreno_regwrite(device, REG_CP_ME_CNTL, 0);
392
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700393 /* ME init is GPU specific, so jump into the sub-function */
394 adreno_dev->gpudev->rb_init(adreno_dev, rb);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700395
396 /* idle device to validate ME INIT */
397 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
398
399 if (status == 0)
400 rb->flags |= KGSL_FLAGS_STARTED;
401
402 return status;
403}
404
Carter Cooper6dd94c82011-10-13 14:43:53 -0600405void adreno_ringbuffer_stop(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700406{
407 if (rb->flags & KGSL_FLAGS_STARTED) {
408 /* ME_HALT */
409 adreno_regwrite(rb->device, REG_CP_ME_CNTL, 0x10000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700410 rb->flags &= ~KGSL_FLAGS_STARTED;
411 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700412}
413
414int adreno_ringbuffer_init(struct kgsl_device *device)
415{
416 int status;
417 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
418 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
419
420 rb->device = device;
421 /*
422 * It is silly to convert this to words and then back to bytes
423 * immediately below, but most of the rest of the code deals
424 * in words, so we might as well only do the math once
425 */
426 rb->sizedwords = KGSL_RB_SIZE >> 2;
427
428 /* allocate memory for ringbuffer */
429 status = kgsl_allocate_contiguous(&rb->buffer_desc,
430 (rb->sizedwords << 2));
431
432 if (status != 0) {
433 adreno_ringbuffer_close(rb);
434 return status;
435 }
436
437 /* allocate memory for polling and timestamps */
438 /* This really can be at 4 byte alignment boundry but for using MMU
439 * we need to make it at page boundary */
440 status = kgsl_allocate_contiguous(&rb->memptrs_desc,
441 sizeof(struct kgsl_rbmemptrs));
442
443 if (status != 0) {
444 adreno_ringbuffer_close(rb);
445 return status;
446 }
447
448 /* overlay structure on memptrs memory */
449 rb->memptrs = (struct kgsl_rbmemptrs *) rb->memptrs_desc.hostptr;
450
451 return 0;
452}
453
Carter Cooper6dd94c82011-10-13 14:43:53 -0600454void adreno_ringbuffer_close(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700455{
456 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
457
458 kgsl_sharedmem_free(&rb->buffer_desc);
459 kgsl_sharedmem_free(&rb->memptrs_desc);
460
461 kfree(adreno_dev->pfp_fw);
462 kfree(adreno_dev->pm4_fw);
463
464 adreno_dev->pfp_fw = NULL;
465 adreno_dev->pm4_fw = NULL;
466
467 memset(rb, 0, sizeof(struct adreno_ringbuffer));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700468}
469
470static uint32_t
471adreno_ringbuffer_addcmds(struct adreno_ringbuffer *rb,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700472 struct adreno_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700473 unsigned int flags, unsigned int *cmds,
474 int sizedwords)
475{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700476 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700477 unsigned int *ringcmds;
478 unsigned int timestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700479 unsigned int total_sizedwords = sizedwords;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700480 unsigned int i;
481 unsigned int rcmd_gpu;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700482 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
483 unsigned int gpuaddr = rb->device->memstore.gpuaddr;
484
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600485 /*
486 * if the context was not created with per context timestamp
487 * support, we must use the global timestamp since issueibcmds
488 * will be returning that one.
489 */
490 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS)
491 context_id = context->id;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700492
493 /* reserve space to temporarily turn off protected mode
494 * error checking if needed
495 */
496 total_sizedwords += flags & KGSL_CMD_FLAGS_PMODE ? 4 : 0;
Zhoulu Luo552905e2012-06-21 15:21:52 -0700497 total_sizedwords += !(flags & KGSL_CMD_FLAGS_NO_TS_CMP) ? 7 : 0;
Shubhraprakash Dasc3ad5802012-05-30 18:10:06 -0600498 /* 2 dwords to store the start of command sequence */
499 total_sizedwords += 2;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700500
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700501 if (adreno_is_a3xx(adreno_dev))
502 total_sizedwords += 7;
503
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700504 total_sizedwords += 2; /* scratchpad ts for recovery */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600505 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700506 total_sizedwords += 3; /* sop timestamp */
507 total_sizedwords += 4; /* eop timestamp */
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530508 total_sizedwords += 3; /* global timestamp without cache
509 * flush for non-zero context */
510 } else {
511 total_sizedwords += 4; /* global timestamp for recovery*/
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700512 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700513
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700514 ringcmds = adreno_ringbuffer_allocspace(rb, total_sizedwords);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600515 /* GPU may hang during space allocation, if thats the case the current
516 * context may have hung the GPU */
517 if (context->flags & CTXT_FLAGS_GPU_HANG) {
518 KGSL_CTXT_WARN(rb->device,
519 "Context %p caused a gpu hang. Will not accept commands for context %d\n",
520 context, context->id);
521 return rb->timestamp[context_id];
522 }
523
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700524 rcmd_gpu = rb->buffer_desc.gpuaddr
525 + sizeof(uint)*(rb->wptr-total_sizedwords);
526
Shubhraprakash Dasc3ad5802012-05-30 18:10:06 -0600527 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_nop_packet(1));
528 GSL_RB_WRITE(ringcmds, rcmd_gpu, KGSL_CMD_IDENTIFIER);
529
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700530 if (flags & KGSL_CMD_FLAGS_PMODE) {
531 /* disable protected mode error checking */
532 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600533 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700534 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
535 }
536
537 for (i = 0; i < sizedwords; i++) {
538 GSL_RB_WRITE(ringcmds, rcmd_gpu, *cmds);
539 cmds++;
540 }
541
542 if (flags & KGSL_CMD_FLAGS_PMODE) {
543 /* re-enable protected mode error checking */
544 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600545 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700546 GSL_RB_WRITE(ringcmds, rcmd_gpu, 1);
547 }
548
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700549 /* always increment the global timestamp. once. */
550 rb->timestamp[KGSL_MEMSTORE_GLOBAL]++;
Zhoulu Luo552905e2012-06-21 15:21:52 -0700551 if (context) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700552 if (context_id == KGSL_MEMSTORE_GLOBAL)
Zhoulu Luo552905e2012-06-21 15:21:52 -0700553 rb->timestamp[context_id] =
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700554 rb->timestamp[KGSL_MEMSTORE_GLOBAL];
555 else
556 rb->timestamp[context_id]++;
557 }
558 timestamp = rb->timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700559
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700560 /* scratchpad ts for recovery */
Jordan Crouse084427d2011-07-28 08:37:58 -0600561 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_type0_packet(REG_CP_TIMESTAMP, 1));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700562 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700563
564 if (adreno_is_a3xx(adreno_dev)) {
565 /*
566 * FLush HLSQ lazy updates to make sure there are no
567 * rsources pending for indirect loads after the timestamp
568 */
569
570 GSL_RB_WRITE(ringcmds, rcmd_gpu,
571 cp_type3_packet(CP_EVENT_WRITE, 1));
572 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x07); /* HLSQ_FLUSH */
573 GSL_RB_WRITE(ringcmds, rcmd_gpu,
574 cp_type3_packet(CP_WAIT_FOR_IDLE, 1));
575 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x00);
576 }
577
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600578 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700579 /* start-of-pipeline timestamp */
580 GSL_RB_WRITE(ringcmds, rcmd_gpu,
581 cp_type3_packet(CP_MEM_WRITE, 2));
582 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Zhoulu Luo552905e2012-06-21 15:21:52 -0700583 KGSL_MEMSTORE_OFFSET(context->id, soptimestamp)));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700584 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
585
586 /* end-of-pipeline timestamp */
587 GSL_RB_WRITE(ringcmds, rcmd_gpu,
588 cp_type3_packet(CP_EVENT_WRITE, 3));
589 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
590 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Zhoulu Luo552905e2012-06-21 15:21:52 -0700591 KGSL_MEMSTORE_OFFSET(context->id, eoptimestamp)));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700592 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700593
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530594 GSL_RB_WRITE(ringcmds, rcmd_gpu,
595 cp_type3_packet(CP_MEM_WRITE, 2));
596 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Zhoulu Luo552905e2012-06-21 15:21:52 -0700597 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
598 eoptimestamp)));
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530599 GSL_RB_WRITE(ringcmds, rcmd_gpu,
600 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
601 } else {
602 GSL_RB_WRITE(ringcmds, rcmd_gpu,
603 cp_type3_packet(CP_EVENT_WRITE, 3));
604 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
605 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Zhoulu Luo552905e2012-06-21 15:21:52 -0700606 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
607 eoptimestamp)));
608 GSL_RB_WRITE(ringcmds, rcmd_gpu,
609 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530610 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700611
Zhoulu Luo552905e2012-06-21 15:21:52 -0700612 if (!(flags & KGSL_CMD_FLAGS_NO_TS_CMP)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700613 /* Conditional execution based on memory values */
614 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600615 cp_type3_packet(CP_COND_EXEC, 4));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700616 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
617 KGSL_MEMSTORE_OFFSET(
618 context_id, ts_cmp_enable)) >> 2);
619 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
620 KGSL_MEMSTORE_OFFSET(
621 context_id, ref_wait_ts)) >> 2);
622 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700623 /* # of conditional command DWORDs */
624 GSL_RB_WRITE(ringcmds, rcmd_gpu, 2);
625 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600626 cp_type3_packet(CP_INTERRUPT, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700627 GSL_RB_WRITE(ringcmds, rcmd_gpu, CP_INT_CNTL__RB_INT_MASK);
628 }
629
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700630 if (adreno_is_a3xx(adreno_dev)) {
631 /* Dummy set-constant to trigger context rollover */
632 GSL_RB_WRITE(ringcmds, rcmd_gpu,
633 cp_type3_packet(CP_SET_CONSTANT, 2));
634 GSL_RB_WRITE(ringcmds, rcmd_gpu,
635 (0x4<<16)|(A3XX_HLSQ_CL_KERNEL_GROUP_X_REG - 0x2000));
636 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
637 }
638
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700639 adreno_ringbuffer_submit(rb);
640
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700641 return timestamp;
642}
643
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600644unsigned int
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645adreno_ringbuffer_issuecmds(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600646 struct adreno_context *drawctxt,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700647 unsigned int flags,
648 unsigned int *cmds,
649 int sizedwords)
650{
651 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
652 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
653
654 if (device->state & KGSL_STATE_HUNG)
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600655 return kgsl_readtimestamp(device, KGSL_MEMSTORE_GLOBAL,
656 KGSL_TIMESTAMP_RETIRED);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600657 return adreno_ringbuffer_addcmds(rb, drawctxt, flags, cmds, sizedwords);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700658}
659
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600660static bool _parse_ibs(struct kgsl_device_private *dev_priv, uint gpuaddr,
661 int sizedwords);
662
663static bool
664_handle_type3(struct kgsl_device_private *dev_priv, uint *hostaddr)
665{
666 unsigned int opcode = cp_type3_opcode(*hostaddr);
667 switch (opcode) {
668 case CP_INDIRECT_BUFFER_PFD:
669 case CP_INDIRECT_BUFFER_PFE:
670 case CP_COND_INDIRECT_BUFFER_PFE:
671 case CP_COND_INDIRECT_BUFFER_PFD:
672 return _parse_ibs(dev_priv, hostaddr[1], hostaddr[2]);
673 case CP_NOP:
674 case CP_WAIT_FOR_IDLE:
675 case CP_WAIT_REG_MEM:
676 case CP_WAIT_REG_EQ:
677 case CP_WAT_REG_GTE:
678 case CP_WAIT_UNTIL_READ:
679 case CP_WAIT_IB_PFD_COMPLETE:
680 case CP_REG_RMW:
681 case CP_REG_TO_MEM:
682 case CP_MEM_WRITE:
683 case CP_MEM_WRITE_CNTR:
684 case CP_COND_EXEC:
685 case CP_COND_WRITE:
686 case CP_EVENT_WRITE:
687 case CP_EVENT_WRITE_SHD:
688 case CP_EVENT_WRITE_CFL:
689 case CP_EVENT_WRITE_ZPD:
690 case CP_DRAW_INDX:
691 case CP_DRAW_INDX_2:
692 case CP_DRAW_INDX_BIN:
693 case CP_DRAW_INDX_2_BIN:
694 case CP_VIZ_QUERY:
695 case CP_SET_STATE:
696 case CP_SET_CONSTANT:
697 case CP_IM_LOAD:
698 case CP_IM_LOAD_IMMEDIATE:
699 case CP_LOAD_CONSTANT_CONTEXT:
700 case CP_INVALIDATE_STATE:
701 case CP_SET_SHADER_BASES:
702 case CP_SET_BIN_MASK:
703 case CP_SET_BIN_SELECT:
704 case CP_SET_BIN_BASE_OFFSET:
705 case CP_SET_BIN_DATA:
706 case CP_CONTEXT_UPDATE:
707 case CP_INTERRUPT:
708 case CP_IM_STORE:
709 case CP_LOAD_STATE:
710 break;
711 /* these shouldn't come from userspace */
712 case CP_ME_INIT:
713 case CP_SET_PROTECTED_MODE:
714 default:
715 KGSL_CMD_ERR(dev_priv->device, "bad CP opcode %0x\n", opcode);
716 return false;
717 break;
718 }
719
720 return true;
721}
722
723static bool
724_handle_type0(struct kgsl_device_private *dev_priv, uint *hostaddr)
725{
726 unsigned int reg = type0_pkt_offset(*hostaddr);
727 unsigned int cnt = type0_pkt_size(*hostaddr);
728 if (reg < 0x0192 || (reg + cnt) >= 0x8000) {
729 KGSL_CMD_ERR(dev_priv->device, "bad type0 reg: 0x%0x cnt: %d\n",
730 reg, cnt);
731 return false;
732 }
733 return true;
734}
735
736/*
737 * Traverse IBs and dump them to test vector. Detect swap by inspecting
738 * register writes, keeping note of the current state, and dump
739 * framebuffer config to test vector
740 */
741static bool _parse_ibs(struct kgsl_device_private *dev_priv,
742 uint gpuaddr, int sizedwords)
743{
744 static uint level; /* recursion level */
745 bool ret = false;
746 uint *hostaddr, *hoststart;
747 int dwords_left = sizedwords; /* dwords left in the current command
748 buffer */
749 struct kgsl_mem_entry *entry;
750
751 spin_lock(&dev_priv->process_priv->mem_lock);
752 entry = kgsl_sharedmem_find_region(dev_priv->process_priv,
753 gpuaddr, sizedwords * sizeof(uint));
754 spin_unlock(&dev_priv->process_priv->mem_lock);
755 if (entry == NULL) {
756 KGSL_CMD_ERR(dev_priv->device,
757 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
758 return false;
759 }
760
761 hostaddr = (uint *)kgsl_gpuaddr_to_vaddr(&entry->memdesc, gpuaddr);
762 if (hostaddr == NULL) {
763 KGSL_CMD_ERR(dev_priv->device,
764 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
765 return false;
766 }
767
768 hoststart = hostaddr;
769
770 level++;
771
772 KGSL_CMD_INFO(dev_priv->device, "ib: gpuaddr:0x%08x, wc:%d, hptr:%p\n",
773 gpuaddr, sizedwords, hostaddr);
774
775 mb();
776 while (dwords_left > 0) {
777 bool cur_ret = true;
778 int count = 0; /* dword count including packet header */
779
780 switch (*hostaddr >> 30) {
781 case 0x0: /* type-0 */
782 count = (*hostaddr >> 16)+2;
783 cur_ret = _handle_type0(dev_priv, hostaddr);
784 break;
785 case 0x1: /* type-1 */
786 count = 2;
787 break;
788 case 0x3: /* type-3 */
789 count = ((*hostaddr >> 16) & 0x3fff) + 2;
790 cur_ret = _handle_type3(dev_priv, hostaddr);
791 break;
792 default:
793 KGSL_CMD_ERR(dev_priv->device, "unexpected type: "
794 "type:%d, word:0x%08x @ 0x%p, gpu:0x%08x\n",
795 *hostaddr >> 30, *hostaddr, hostaddr,
796 gpuaddr+4*(sizedwords-dwords_left));
797 cur_ret = false;
798 count = dwords_left;
799 break;
800 }
801
802 if (!cur_ret) {
803 KGSL_CMD_ERR(dev_priv->device,
804 "bad sub-type: #:%d/%d, v:0x%08x"
805 " @ 0x%p[gb:0x%08x], level:%d\n",
806 sizedwords-dwords_left, sizedwords, *hostaddr,
807 hostaddr, gpuaddr+4*(sizedwords-dwords_left),
808 level);
809
810 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
811 >= 2)
812 print_hex_dump(KERN_ERR,
813 level == 1 ? "IB1:" : "IB2:",
814 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
815 sizedwords*4, 0);
816 goto done;
817 }
818
819 /* jump to next packet */
820 dwords_left -= count;
821 hostaddr += count;
822 if (dwords_left < 0) {
823 KGSL_CMD_ERR(dev_priv->device,
824 "bad count: c:%d, #:%d/%d, "
825 "v:0x%08x @ 0x%p[gb:0x%08x], level:%d\n",
826 count, sizedwords-(dwords_left+count),
827 sizedwords, *(hostaddr-count), hostaddr-count,
828 gpuaddr+4*(sizedwords-(dwords_left+count)),
829 level);
830 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
831 >= 2)
832 print_hex_dump(KERN_ERR,
833 level == 1 ? "IB1:" : "IB2:",
834 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
835 sizedwords*4, 0);
836 goto done;
837 }
838 }
839
840 ret = true;
841done:
842 if (!ret)
843 KGSL_DRV_ERR(dev_priv->device,
844 "parsing failed: gpuaddr:0x%08x, "
845 "host:0x%p, wc:%d\n", gpuaddr, hoststart, sizedwords);
846
847 level--;
848
849 return ret;
850}
851
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700852int
853adreno_ringbuffer_issueibcmds(struct kgsl_device_private *dev_priv,
854 struct kgsl_context *context,
855 struct kgsl_ibdesc *ibdesc,
856 unsigned int numibs,
857 uint32_t *timestamp,
858 unsigned int flags)
859{
860 struct kgsl_device *device = dev_priv->device;
861 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
862 unsigned int *link;
863 unsigned int *cmds;
864 unsigned int i;
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600865 struct adreno_context *drawctxt;
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700866 unsigned int start_index = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700867
868 if (device->state & KGSL_STATE_HUNG)
869 return -EBUSY;
870 if (!(adreno_dev->ringbuffer.flags & KGSL_FLAGS_STARTED) ||
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600871 context == NULL || ibdesc == 0 || numibs == 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700872 return -EINVAL;
873
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600874 drawctxt = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875
876 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG) {
877 KGSL_CTXT_WARN(device, "Context %p caused a gpu hang.."
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700878 " will not accept commands for context %d\n",
879 drawctxt, drawctxt->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700880 return -EDEADLK;
881 }
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600882
883 cmds = link = kzalloc(sizeof(unsigned int) * (numibs * 3 + 4),
884 GFP_KERNEL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700885 if (!link) {
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600886 KGSL_CORE_ERR("kzalloc(%d) failed\n",
887 sizeof(unsigned int) * (numibs * 3 + 4));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700888 return -ENOMEM;
889 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700890
891 /*When preamble is enabled, the preamble buffer with state restoration
892 commands are stored in the first node of the IB chain. We can skip that
893 if a context switch hasn't occured */
894
895 if (drawctxt->flags & CTXT_FLAGS_PREAMBLE &&
896 adreno_dev->drawctxt_active == drawctxt)
897 start_index = 1;
898
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600899 if (!start_index) {
900 *cmds++ = cp_nop_packet(1);
901 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
902 } else {
903 *cmds++ = cp_nop_packet(4);
904 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
905 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
906 *cmds++ = ibdesc[0].gpuaddr;
907 *cmds++ = ibdesc[0].sizedwords;
908 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700909 for (i = start_index; i < numibs; i++) {
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600910 if (unlikely(adreno_dev->ib_check_level >= 1 &&
911 !_parse_ibs(dev_priv, ibdesc[i].gpuaddr,
912 ibdesc[i].sizedwords))) {
913 kfree(link);
914 return -EINVAL;
915 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600916 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700917 *cmds++ = ibdesc[i].gpuaddr;
918 *cmds++ = ibdesc[i].sizedwords;
919 }
920
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600921 *cmds++ = cp_nop_packet(1);
922 *cmds++ = KGSL_END_OF_IB_IDENTIFIER;
923
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600924 kgsl_setstate(&device->mmu, context->id,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600925 kgsl_mmu_pt_get_flags(device->mmu.hwpagetable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700926 device->id));
927
928 adreno_drawctxt_switch(adreno_dev, drawctxt, flags);
929
930 *timestamp = adreno_ringbuffer_addcmds(&adreno_dev->ringbuffer,
Shubhraprakash Dasc3ad5802012-05-30 18:10:06 -0600931 drawctxt, 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932 &link[0], (cmds - link));
933
934 KGSL_CMD_INFO(device, "ctxt %d g %08x numibs %d ts %d\n",
935 context->id, (unsigned int)ibdesc, numibs, *timestamp);
936
937 kfree(link);
938
939#ifdef CONFIG_MSM_KGSL_CFF_DUMP
940 /*
941 * insert wait for idle after every IB1
942 * this is conservative but works reliably and is ok
943 * even for performance simulations
944 */
945 adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
946#endif
Shubhraprakash Das32240ef2012-06-06 20:27:46 -0600947 /* If context hung and recovered then return error so that the
948 * application may handle it */
949 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG_RECOVERED)
950 return -EDEADLK;
951 else
952 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700953
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954}
955
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -0600956static int _find_start_of_cmd_seq(struct adreno_ringbuffer *rb,
957 unsigned int *ptr,
958 bool inc)
959{
960 int status = -EINVAL;
961 unsigned int val1;
962 unsigned int size = rb->buffer_desc.size;
963 unsigned int start_ptr = *ptr;
964
965 while ((start_ptr / sizeof(unsigned int)) != rb->wptr) {
966 if (inc)
967 start_ptr = adreno_ringbuffer_inc_wrapped(start_ptr,
968 size);
969 else
970 start_ptr = adreno_ringbuffer_dec_wrapped(start_ptr,
971 size);
972 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, start_ptr);
973 if (KGSL_CMD_IDENTIFIER == val1) {
974 if ((start_ptr / sizeof(unsigned int)) != rb->wptr)
975 start_ptr = adreno_ringbuffer_dec_wrapped(
976 start_ptr, size);
977 *ptr = start_ptr;
978 status = 0;
979 break;
980 }
981 }
982 return status;
983}
984
985static int _find_cmd_seq_after_eop_ts(struct adreno_ringbuffer *rb,
986 unsigned int *rb_rptr,
987 unsigned int global_eop,
988 bool inc)
989{
990 int status = -EINVAL;
991 unsigned int temp_rb_rptr = *rb_rptr;
992 unsigned int size = rb->buffer_desc.size;
993 unsigned int val[3];
994 int i = 0;
995 bool check = false;
996
997 if (inc && temp_rb_rptr / sizeof(unsigned int) != rb->wptr)
998 return status;
999
1000 do {
1001 /* when decrementing we need to decrement first and
1002 * then read make sure we cover all the data */
1003 if (!inc)
1004 temp_rb_rptr = adreno_ringbuffer_dec_wrapped(
1005 temp_rb_rptr, size);
1006 kgsl_sharedmem_readl(&rb->buffer_desc, &val[i],
1007 temp_rb_rptr);
1008
1009 if (check && ((inc && val[i] == global_eop) ||
1010 (!inc && (val[i] ==
1011 cp_type3_packet(CP_MEM_WRITE, 2) ||
1012 val[i] == CACHE_FLUSH_TS)))) {
1013 /* decrement i, i.e i = (i - 1 + 3) % 3 if
1014 * we are going forward, else increment i */
1015 i = (i + 2) % 3;
1016 if (val[i] == rb->device->memstore.gpuaddr +
1017 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
1018 eoptimestamp)) {
1019 int j = ((i + 2) % 3);
1020 if ((inc && (val[j] == CACHE_FLUSH_TS ||
1021 val[j] == cp_type3_packet(
1022 CP_MEM_WRITE, 2))) ||
1023 (!inc && val[j] == global_eop)) {
1024 /* Found the global eop */
1025 status = 0;
1026 break;
1027 }
1028 }
1029 /* if no match found then increment i again
1030 * since we decremented before matching */
1031 i = (i + 1) % 3;
1032 }
1033 if (inc)
1034 temp_rb_rptr = adreno_ringbuffer_inc_wrapped(
1035 temp_rb_rptr, size);
1036
1037 i = (i + 1) % 3;
1038 if (2 == i)
1039 check = true;
1040 } while (temp_rb_rptr / sizeof(unsigned int) != rb->wptr);
Shubhraprakash Das6f6ecb32012-06-13 12:17:11 -06001041 /* temp_rb_rptr points to the command stream after global eop,
1042 * move backward till the start of command sequence */
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001043 if (!status) {
Shubhraprakash Das6f6ecb32012-06-13 12:17:11 -06001044 status = _find_start_of_cmd_seq(rb, &temp_rb_rptr, false);
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001045 if (!status) {
1046 *rb_rptr = temp_rb_rptr;
1047 KGSL_DRV_ERR(rb->device,
1048 "Offset of cmd sequence after eop timestamp: 0x%x\n",
1049 temp_rb_rptr / sizeof(unsigned int));
1050 }
1051 }
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001052 if (status)
1053 KGSL_DRV_ERR(rb->device,
1054 "Failed to find the command sequence after eop timestamp\n");
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001055 return status;
1056}
1057
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001058static int _find_hanging_ib_sequence(struct adreno_ringbuffer *rb,
1059 unsigned int *rb_rptr,
1060 unsigned int ib1)
1061{
1062 int status = -EINVAL;
1063 unsigned int temp_rb_rptr = *rb_rptr;
1064 unsigned int size = rb->buffer_desc.size;
1065 unsigned int val[2];
1066 int i = 0;
1067 bool check = false;
1068 bool ctx_switch = false;
1069
1070 while (temp_rb_rptr / sizeof(unsigned int) != rb->wptr) {
1071 kgsl_sharedmem_readl(&rb->buffer_desc, &val[i], temp_rb_rptr);
1072
1073 if (check && val[i] == ib1) {
1074 /* decrement i, i.e i = (i - 1 + 2) % 2 */
1075 i = (i + 1) % 2;
1076 if (adreno_cmd_is_ib(val[i])) {
1077 /* go till start of command sequence */
1078 status = _find_start_of_cmd_seq(rb,
1079 &temp_rb_rptr, false);
1080 KGSL_DRV_ERR(rb->device,
1081 "Found the hanging IB at offset 0x%x\n",
1082 temp_rb_rptr / sizeof(unsigned int));
1083 break;
1084 }
1085 /* if no match the increment i since we decremented
1086 * before checking */
1087 i = (i + 1) % 2;
1088 }
1089 /* Make sure you do not encounter a context switch twice, we can
1090 * encounter it once for the bad context as the start of search
1091 * can point to the context switch */
1092 if (val[i] == KGSL_CONTEXT_TO_MEM_IDENTIFIER) {
1093 if (ctx_switch) {
1094 KGSL_DRV_ERR(rb->device,
1095 "Context switch encountered before bad "
1096 "IB found\n");
1097 break;
1098 }
1099 ctx_switch = true;
1100 }
1101 i = (i + 1) % 2;
1102 if (1 == i)
1103 check = true;
1104 temp_rb_rptr = adreno_ringbuffer_inc_wrapped(temp_rb_rptr,
1105 size);
1106 }
1107 if (!status)
1108 *rb_rptr = temp_rb_rptr;
1109 return status;
1110}
1111
1112static void _turn_preamble_on_for_ib_seq(struct adreno_ringbuffer *rb,
1113 unsigned int rb_rptr)
1114{
1115 unsigned int temp_rb_rptr = rb_rptr;
1116 unsigned int size = rb->buffer_desc.size;
1117 unsigned int val[2];
1118 int i = 0;
1119 bool check = false;
1120 bool cmd_start = false;
1121
1122 /* Go till the start of the ib sequence and turn on preamble */
1123 while (temp_rb_rptr / sizeof(unsigned int) != rb->wptr) {
1124 kgsl_sharedmem_readl(&rb->buffer_desc, &val[i], temp_rb_rptr);
1125 if (check && KGSL_START_OF_IB_IDENTIFIER == val[i]) {
1126 /* decrement i */
1127 i = (i + 1) % 2;
1128 if (val[i] == cp_nop_packet(4)) {
1129 temp_rb_rptr = adreno_ringbuffer_dec_wrapped(
1130 temp_rb_rptr, size);
1131 kgsl_sharedmem_writel(&rb->buffer_desc,
1132 temp_rb_rptr, cp_nop_packet(1));
1133 }
1134 KGSL_DRV_ERR(rb->device,
1135 "Turned preamble on at offset 0x%x\n",
1136 temp_rb_rptr / 4);
1137 break;
1138 }
1139 /* If you reach beginning of next command sequence then exit
1140 * First command encountered is the current one so don't break
1141 * on that. */
1142 if (KGSL_CMD_IDENTIFIER == val[i]) {
1143 if (cmd_start)
1144 break;
1145 cmd_start = true;
1146 }
1147
1148 i = (i + 1) % 2;
1149 if (1 == i)
1150 check = true;
1151 temp_rb_rptr = adreno_ringbuffer_inc_wrapped(temp_rb_rptr,
1152 size);
1153 }
1154}
1155
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001156static void _copy_valid_rb_content(struct adreno_ringbuffer *rb,
1157 unsigned int rb_rptr, unsigned int *temp_rb_buffer,
1158 int *rb_size, unsigned int *bad_rb_buffer,
1159 int *bad_rb_size,
1160 int *last_valid_ctx_id)
1161{
1162 unsigned int good_rb_idx = 0, cmd_start_idx = 0;
1163 unsigned int val1 = 0;
1164 struct kgsl_context *k_ctxt;
1165 struct adreno_context *a_ctxt;
1166 unsigned int bad_rb_idx = 0;
1167 int copy_rb_contents = 0;
1168 unsigned int temp_rb_rptr;
1169 unsigned int size = rb->buffer_desc.size;
1170 unsigned int good_cmd_start_idx = 0;
1171
1172 /* Walk the rb from the context switch. Omit any commands
1173 * for an invalid context. */
1174 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
1175 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1176
1177 if (KGSL_CMD_IDENTIFIER == val1) {
1178 /* Start is the NOP dword that comes before
1179 * KGSL_CMD_IDENTIFIER */
1180 cmd_start_idx = bad_rb_idx - 1;
1181 if (copy_rb_contents)
1182 good_cmd_start_idx = good_rb_idx - 1;
1183 }
1184
1185 /* check for context switch indicator */
1186 if (val1 == KGSL_CONTEXT_TO_MEM_IDENTIFIER) {
1187 unsigned int temp_idx, val2;
1188 /* increment by 3 to get to the context_id */
1189 temp_rb_rptr = rb_rptr + (3 * sizeof(unsigned int)) %
1190 size;
1191 kgsl_sharedmem_readl(&rb->buffer_desc, &val2,
1192 temp_rb_rptr);
1193
1194 /* if context switches to a context that did not cause
1195 * hang then start saving the rb contents as those
1196 * commands can be executed */
1197 k_ctxt = idr_find(&rb->device->context_idr, val2);
1198 if (k_ctxt) {
1199 a_ctxt = k_ctxt->devctxt;
1200
1201 /* If we are changing to a good context and were not
1202 * copying commands then copy over commands to the good
1203 * context */
1204 if (!copy_rb_contents && ((k_ctxt &&
1205 !(a_ctxt->flags & CTXT_FLAGS_GPU_HANG)) ||
1206 !k_ctxt)) {
1207 for (temp_idx = cmd_start_idx;
1208 temp_idx < bad_rb_idx;
1209 temp_idx++)
1210 temp_rb_buffer[good_rb_idx++] =
1211 bad_rb_buffer[temp_idx];
1212 *last_valid_ctx_id = val2;
1213 copy_rb_contents = 1;
1214 } else if (copy_rb_contents && k_ctxt &&
1215 (a_ctxt->flags & CTXT_FLAGS_GPU_HANG)) {
1216 /* If we are changing to bad context then remove
1217 * the dwords we copied for this sequence from
1218 * the good buffer */
1219 good_rb_idx = good_cmd_start_idx;
1220 copy_rb_contents = 0;
1221 }
1222 }
1223 }
1224
1225 if (copy_rb_contents)
1226 temp_rb_buffer[good_rb_idx++] = val1;
1227 /* Copy both good and bad commands for replay to the bad
1228 * buffer */
1229 bad_rb_buffer[bad_rb_idx++] = val1;
1230
1231 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr, size);
1232 }
1233 *rb_size = good_rb_idx;
1234 *bad_rb_size = bad_rb_idx;
1235}
1236
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001237int adreno_ringbuffer_extract(struct adreno_ringbuffer *rb,
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -06001238 struct adreno_recovery_data *rec_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001239{
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001240 int status;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001241 struct kgsl_device *device = rb->device;
Shubhraprakash Dasadb16022012-05-31 16:19:37 -06001242 unsigned int rb_rptr = rb->wptr * sizeof(unsigned int);
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001243 struct kgsl_context *context;
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001244 struct adreno_context *adreno_context;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001245
Shubhraprakash Dasadb16022012-05-31 16:19:37 -06001246 context = idr_find(&device->context_idr, rec_data->context_id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001247
Shubhraprakash Das6f6ecb32012-06-13 12:17:11 -06001248 /* Look for the command stream that is right after the global eop */
1249 status = _find_cmd_seq_after_eop_ts(rb, &rb_rptr,
1250 rec_data->global_eop + 1, false);
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001251 if (status)
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001252 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001253
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001254 if (context) {
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001255 adreno_context = context->devctxt;
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001256
1257 if (adreno_context->flags & CTXT_FLAGS_PREAMBLE) {
1258 if (rec_data->ib1) {
1259 status = _find_hanging_ib_sequence(rb, &rb_rptr,
1260 rec_data->ib1);
1261 if (status)
1262 goto copy_rb_contents;
1263 }
1264 _turn_preamble_on_for_ib_seq(rb, rb_rptr);
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001265 } else {
1266 status = -EINVAL;
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001267 }
1268 }
1269
1270copy_rb_contents:
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001271 _copy_valid_rb_content(rb, rb_rptr, rec_data->rb_buffer,
1272 &rec_data->rb_size,
1273 rec_data->bad_rb_buffer,
1274 &rec_data->bad_rb_size,
1275 &rec_data->last_valid_ctx_id);
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001276 /* If we failed to get the hanging IB sequence then we cannot execute
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001277 * commands from the bad context or preambles not supported */
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001278 if (status) {
1279 rec_data->bad_rb_size = 0;
1280 status = 0;
1281 }
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001282 /* If there is no context then that means there are no commands for
1283 * good case */
1284 if (!context)
1285 rec_data->rb_size = 0;
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001286done:
1287 return status;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001288}
1289
1290void
1291adreno_ringbuffer_restore(struct adreno_ringbuffer *rb, unsigned int *rb_buff,
1292 int num_rb_contents)
1293{
1294 int i;
1295 unsigned int *ringcmds;
1296 unsigned int rcmd_gpu;
1297
1298 if (!num_rb_contents)
1299 return;
1300
1301 if (num_rb_contents > (rb->buffer_desc.size - rb->wptr)) {
1302 adreno_regwrite(rb->device, REG_CP_RB_RPTR, 0);
1303 rb->rptr = 0;
1304 BUG_ON(num_rb_contents > rb->buffer_desc.size);
1305 }
1306 ringcmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
1307 rcmd_gpu = rb->buffer_desc.gpuaddr + sizeof(unsigned int) * rb->wptr;
1308 for (i = 0; i < num_rb_contents; i++)
1309 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb_buff[i]);
1310 rb->wptr += num_rb_contents;
1311 adreno_ringbuffer_submit(rb);
1312}