blob: 12a00e608948d395986b3a070f76a737af70e3b4 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
19#include <mach/irqs-8064.h>
20#include <mach/board.h>
21#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070022#include <mach/usbdiag.h>
23#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070024#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080025#include <sound/msm-dai-q6.h>
26#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include "clock.h"
28#include "devices.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070029#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
31/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070032#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060034#define MSM_GSBI4_PHYS 0x16300000
35#define MSM_GSBI5_PHYS 0x1A200000
36#define MSM_GSBI6_PHYS 0x16500000
37#define MSM_GSBI7_PHYS 0x16600000
38
Kenneth Heitke748593a2011-07-15 15:45:11 -060039/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070040#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
42
Harini Jayaramanc4c58692011-07-19 14:50:10 -060043/* GSBI QUP devices */
44#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
45#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
46#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
47#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
48#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
49#define MSM_QUP_SIZE SZ_4K
50
Kenneth Heitke36920d32011-07-20 16:44:30 -060051/* Address of SSBI CMD */
52#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
53#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
54#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060055
Hemant Kumarcaa09092011-07-30 00:26:33 -070056/* Address of HS USBOTG1 */
57#define MSM_HSUSB_PHYS 0x12500000
58#define MSM_HSUSB_SIZE SZ_4K
59
Jeff Ohlstein7e668552011-10-06 16:17:25 -070060static struct msm_watchdog_pdata msm_watchdog_pdata = {
61 .pet_time = 10000,
62 .bark_time = 11000,
63 .has_secure = true,
64};
65
66struct platform_device msm8064_device_watchdog = {
67 .name = "msm_watchdog",
68 .id = -1,
69 .dev = {
70 .platform_data = &msm_watchdog_pdata,
71 },
72};
73
Joel King0581896d2011-07-19 16:43:28 -070074static struct resource msm_dmov_resource[] = {
75 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080076 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070077 .flags = IORESOURCE_IRQ,
78 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070079 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080080 .start = 0x18320000,
81 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070082 .flags = IORESOURCE_MEM,
83 },
84};
85
86static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080087 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070088 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -070089};
90
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -070091struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -070092 .name = "msm_dmov",
93 .id = -1,
94 .resource = msm_dmov_resource,
95 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070096 .dev = {
97 .platform_data = &msm_dmov_pdata,
98 },
Joel King0581896d2011-07-19 16:43:28 -070099};
100
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700101static struct resource resources_uart_gsbi1[] = {
102 {
103 .start = APQ8064_GSBI1_UARTDM_IRQ,
104 .end = APQ8064_GSBI1_UARTDM_IRQ,
105 .flags = IORESOURCE_IRQ,
106 },
107 {
108 .start = MSM_UART1DM_PHYS,
109 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
110 .name = "uartdm_resource",
111 .flags = IORESOURCE_MEM,
112 },
113 {
114 .start = MSM_GSBI1_PHYS,
115 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
116 .name = "gsbi_resource",
117 .flags = IORESOURCE_MEM,
118 },
119};
120
121struct platform_device apq8064_device_uart_gsbi1 = {
122 .name = "msm_serial_hsl",
123 .id = 0,
124 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
125 .resource = resources_uart_gsbi1,
126};
127
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700128static struct resource resources_uart_gsbi3[] = {
129 {
130 .start = GSBI3_UARTDM_IRQ,
131 .end = GSBI3_UARTDM_IRQ,
132 .flags = IORESOURCE_IRQ,
133 },
134 {
135 .start = MSM_UART3DM_PHYS,
136 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
137 .name = "uartdm_resource",
138 .flags = IORESOURCE_MEM,
139 },
140 {
141 .start = MSM_GSBI3_PHYS,
142 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
143 .name = "gsbi_resource",
144 .flags = IORESOURCE_MEM,
145 },
146};
147
148struct platform_device apq8064_device_uart_gsbi3 = {
149 .name = "msm_serial_hsl",
150 .id = 0,
151 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
152 .resource = resources_uart_gsbi3,
153};
154
Kenneth Heitke748593a2011-07-15 15:45:11 -0600155static struct resource resources_qup_i2c_gsbi4[] = {
156 {
157 .name = "gsbi_qup_i2c_addr",
158 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600159 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600160 .flags = IORESOURCE_MEM,
161 },
162 {
163 .name = "qup_phys_addr",
164 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600165 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600166 .flags = IORESOURCE_MEM,
167 },
168 {
169 .name = "qup_err_intr",
170 .start = GSBI4_QUP_IRQ,
171 .end = GSBI4_QUP_IRQ,
172 .flags = IORESOURCE_IRQ,
173 },
174};
175
176struct platform_device apq8064_device_qup_i2c_gsbi4 = {
177 .name = "qup_i2c",
178 .id = 4,
179 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
180 .resource = resources_qup_i2c_gsbi4,
181};
182
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700183static struct resource resources_qup_spi_gsbi5[] = {
184 {
185 .name = "spi_base",
186 .start = MSM_GSBI5_QUP_PHYS,
187 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
188 .flags = IORESOURCE_MEM,
189 },
190 {
191 .name = "gsbi_base",
192 .start = MSM_GSBI5_PHYS,
193 .end = MSM_GSBI5_PHYS + 4 - 1,
194 .flags = IORESOURCE_MEM,
195 },
196 {
197 .name = "spi_irq_in",
198 .start = GSBI5_QUP_IRQ,
199 .end = GSBI5_QUP_IRQ,
200 .flags = IORESOURCE_IRQ,
201 },
202};
203
204struct platform_device apq8064_device_qup_spi_gsbi5 = {
205 .name = "spi_qsd",
206 .id = 0,
207 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
208 .resource = resources_qup_spi_gsbi5,
209};
210
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800211struct platform_device apq_pcm = {
212 .name = "msm-pcm-dsp",
213 .id = -1,
214};
215
216struct platform_device apq_pcm_routing = {
217 .name = "msm-pcm-routing",
218 .id = -1,
219};
220
221struct platform_device apq_cpudai0 = {
222 .name = "msm-dai-q6",
223 .id = 0x4000,
224};
225
226struct platform_device apq_cpudai1 = {
227 .name = "msm-dai-q6",
228 .id = 0x4001,
229};
230
231struct platform_device apq_cpudai_hdmi_rx = {
232 .name = "msm-dai-q6",
233 .id = 8,
234};
235
236struct platform_device apq_cpudai_bt_rx = {
237 .name = "msm-dai-q6",
238 .id = 0x3000,
239};
240
241struct platform_device apq_cpudai_bt_tx = {
242 .name = "msm-dai-q6",
243 .id = 0x3001,
244};
245
246struct platform_device apq_cpudai_fm_rx = {
247 .name = "msm-dai-q6",
248 .id = 0x3004,
249};
250
251struct platform_device apq_cpudai_fm_tx = {
252 .name = "msm-dai-q6",
253 .id = 0x3005,
254};
255
256/*
257 * Machine specific data for AUX PCM Interface
258 * which the driver will be unware of.
259 */
260struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
261 .clk = "pcm_clk",
262 .mode = AFE_PCM_CFG_MODE_PCM,
263 .sync = AFE_PCM_CFG_SYNC_INT,
264 .frame = AFE_PCM_CFG_FRM_256BPF,
265 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
266 .slot = 0,
267 .data = AFE_PCM_CFG_CDATAOE_MASTER,
268 .pcm_clk_rate = 2048000,
269};
270
271struct platform_device apq_cpudai_auxpcm_rx = {
272 .name = "msm-dai-q6",
273 .id = 2,
274 .dev = {
275 .platform_data = &apq_auxpcm_rx_pdata,
276 },
277};
278
279struct platform_device apq_cpudai_auxpcm_tx = {
280 .name = "msm-dai-q6",
281 .id = 3,
282};
283
284struct platform_device apq_cpu_fe = {
285 .name = "msm-dai-fe",
286 .id = -1,
287};
288
289struct platform_device apq_stub_codec = {
290 .name = "msm-stub-codec",
291 .id = 1,
292};
293
294struct platform_device apq_voice = {
295 .name = "msm-pcm-voice",
296 .id = -1,
297};
298
299struct platform_device apq_voip = {
300 .name = "msm-voip-dsp",
301 .id = -1,
302};
303
304struct platform_device apq_lpa_pcm = {
305 .name = "msm-pcm-lpa",
306 .id = -1,
307};
308
309struct platform_device apq_pcm_hostless = {
310 .name = "msm-pcm-hostless",
311 .id = -1,
312};
313
314struct platform_device apq_cpudai_afe_01_rx = {
315 .name = "msm-dai-q6",
316 .id = 0xE0,
317};
318
319struct platform_device apq_cpudai_afe_01_tx = {
320 .name = "msm-dai-q6",
321 .id = 0xF0,
322};
323
324struct platform_device apq_cpudai_afe_02_rx = {
325 .name = "msm-dai-q6",
326 .id = 0xF1,
327};
328
329struct platform_device apq_cpudai_afe_02_tx = {
330 .name = "msm-dai-q6",
331 .id = 0xE1,
332};
333
334struct platform_device apq_pcm_afe = {
335 .name = "msm-pcm-afe",
336 .id = -1,
337};
338
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700339static struct resource resources_ssbi_pmic1[] = {
340 {
341 .start = MSM_PMIC1_SSBI_CMD_PHYS,
342 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
343 .flags = IORESOURCE_MEM,
344 },
345};
346
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600347#define LPASS_SLIMBUS_PHYS 0x28080000
348#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
349/* Board info for the slimbus slave device */
350static struct resource slimbus_res[] = {
351 {
352 .start = LPASS_SLIMBUS_PHYS,
353 .end = LPASS_SLIMBUS_PHYS + 8191,
354 .flags = IORESOURCE_MEM,
355 .name = "slimbus_physical",
356 },
357 {
358 .start = LPASS_SLIMBUS_BAM_PHYS,
359 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
360 .flags = IORESOURCE_MEM,
361 .name = "slimbus_bam_physical",
362 },
363 {
364 .start = SLIMBUS0_CORE_EE1_IRQ,
365 .end = SLIMBUS0_CORE_EE1_IRQ,
366 .flags = IORESOURCE_IRQ,
367 .name = "slimbus_irq",
368 },
369 {
370 .start = SLIMBUS0_BAM_EE1_IRQ,
371 .end = SLIMBUS0_BAM_EE1_IRQ,
372 .flags = IORESOURCE_IRQ,
373 .name = "slimbus_bam_irq",
374 },
375};
376
377struct platform_device apq8064_slim_ctrl = {
378 .name = "msm_slim_ctrl",
379 .id = 1,
380 .num_resources = ARRAY_SIZE(slimbus_res),
381 .resource = slimbus_res,
382 .dev = {
383 .coherent_dma_mask = 0xffffffffULL,
384 },
385};
386
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700387struct platform_device apq8064_device_ssbi_pmic1 = {
388 .name = "msm_ssbi",
389 .id = 0,
390 .resource = resources_ssbi_pmic1,
391 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
392};
393
394static struct resource resources_ssbi_pmic2[] = {
395 {
396 .start = MSM_PMIC2_SSBI_CMD_PHYS,
397 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
398 .flags = IORESOURCE_MEM,
399 },
400};
401
402struct platform_device apq8064_device_ssbi_pmic2 = {
403 .name = "msm_ssbi",
404 .id = 1,
405 .resource = resources_ssbi_pmic2,
406 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
407};
408
409static struct resource resources_otg[] = {
410 {
411 .start = MSM_HSUSB_PHYS,
412 .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE - 1,
413 .flags = IORESOURCE_MEM,
414 },
415 {
416 .start = USB1_HS_IRQ,
417 .end = USB1_HS_IRQ,
418 .flags = IORESOURCE_IRQ,
419 },
420};
421
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700422struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700423 .name = "msm_otg",
424 .id = -1,
425 .num_resources = ARRAY_SIZE(resources_otg),
426 .resource = resources_otg,
427 .dev = {
428 .coherent_dma_mask = 0xffffffff,
429 },
430};
431
432static struct resource resources_hsusb[] = {
433 {
434 .start = MSM_HSUSB_PHYS,
435 .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE - 1,
436 .flags = IORESOURCE_MEM,
437 },
438 {
439 .start = USB1_HS_IRQ,
440 .end = USB1_HS_IRQ,
441 .flags = IORESOURCE_IRQ,
442 },
443};
444
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700445struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700446 .name = "msm_hsusb",
447 .id = -1,
448 .num_resources = ARRAY_SIZE(resources_hsusb),
449 .resource = resources_hsusb,
450 .dev = {
451 .coherent_dma_mask = 0xffffffff,
452 },
453};
454
455#define MSM_SDC1_BASE 0x12400000
456#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
457#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
458#define MSM_SDC2_BASE 0x12140000
459#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
460#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
461#define MSM_SDC3_BASE 0x12180000
462#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
463#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
464#define MSM_SDC4_BASE 0x121C0000
465#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
466#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
467
468static struct resource resources_sdc1[] = {
469 {
470 .name = "core_mem",
471 .flags = IORESOURCE_MEM,
472 .start = MSM_SDC1_BASE,
473 .end = MSM_SDC1_DML_BASE - 1,
474 },
475 {
476 .name = "core_irq",
477 .flags = IORESOURCE_IRQ,
478 .start = SDC1_IRQ_0,
479 .end = SDC1_IRQ_0
480 },
481#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
482 {
483 .name = "sdcc_dml_addr",
484 .start = MSM_SDC1_DML_BASE,
485 .end = MSM_SDC1_BAM_BASE - 1,
486 .flags = IORESOURCE_MEM,
487 },
488 {
489 .name = "sdcc_bam_addr",
490 .start = MSM_SDC1_BAM_BASE,
491 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
492 .flags = IORESOURCE_MEM,
493 },
494 {
495 .name = "sdcc_bam_irq",
496 .start = SDC1_BAM_IRQ,
497 .end = SDC1_BAM_IRQ,
498 .flags = IORESOURCE_IRQ,
499 },
500#endif
501};
502
503static struct resource resources_sdc2[] = {
504 {
505 .name = "core_mem",
506 .flags = IORESOURCE_MEM,
507 .start = MSM_SDC2_BASE,
508 .end = MSM_SDC2_DML_BASE - 1,
509 },
510 {
511 .name = "core_irq",
512 .flags = IORESOURCE_IRQ,
513 .start = SDC2_IRQ_0,
514 .end = SDC2_IRQ_0
515 },
516#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
517 {
518 .name = "sdcc_dml_addr",
519 .start = MSM_SDC2_DML_BASE,
520 .end = MSM_SDC2_BAM_BASE - 1,
521 .flags = IORESOURCE_MEM,
522 },
523 {
524 .name = "sdcc_bam_addr",
525 .start = MSM_SDC2_BAM_BASE,
526 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
527 .flags = IORESOURCE_MEM,
528 },
529 {
530 .name = "sdcc_bam_irq",
531 .start = SDC2_BAM_IRQ,
532 .end = SDC2_BAM_IRQ,
533 .flags = IORESOURCE_IRQ,
534 },
535#endif
536};
537
538static struct resource resources_sdc3[] = {
539 {
540 .name = "core_mem",
541 .flags = IORESOURCE_MEM,
542 .start = MSM_SDC3_BASE,
543 .end = MSM_SDC3_DML_BASE - 1,
544 },
545 {
546 .name = "core_irq",
547 .flags = IORESOURCE_IRQ,
548 .start = SDC3_IRQ_0,
549 .end = SDC3_IRQ_0
550 },
551#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
552 {
553 .name = "sdcc_dml_addr",
554 .start = MSM_SDC3_DML_BASE,
555 .end = MSM_SDC3_BAM_BASE - 1,
556 .flags = IORESOURCE_MEM,
557 },
558 {
559 .name = "sdcc_bam_addr",
560 .start = MSM_SDC3_BAM_BASE,
561 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
562 .flags = IORESOURCE_MEM,
563 },
564 {
565 .name = "sdcc_bam_irq",
566 .start = SDC3_BAM_IRQ,
567 .end = SDC3_BAM_IRQ,
568 .flags = IORESOURCE_IRQ,
569 },
570#endif
571};
572
573static struct resource resources_sdc4[] = {
574 {
575 .name = "core_mem",
576 .flags = IORESOURCE_MEM,
577 .start = MSM_SDC4_BASE,
578 .end = MSM_SDC4_DML_BASE - 1,
579 },
580 {
581 .name = "core_irq",
582 .flags = IORESOURCE_IRQ,
583 .start = SDC4_IRQ_0,
584 .end = SDC4_IRQ_0
585 },
586#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
587 {
588 .name = "sdcc_dml_addr",
589 .start = MSM_SDC4_DML_BASE,
590 .end = MSM_SDC4_BAM_BASE - 1,
591 .flags = IORESOURCE_MEM,
592 },
593 {
594 .name = "sdcc_bam_addr",
595 .start = MSM_SDC4_BAM_BASE,
596 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
597 .flags = IORESOURCE_MEM,
598 },
599 {
600 .name = "sdcc_bam_irq",
601 .start = SDC4_BAM_IRQ,
602 .end = SDC4_BAM_IRQ,
603 .flags = IORESOURCE_IRQ,
604 },
605#endif
606};
607
608struct platform_device apq8064_device_sdc1 = {
609 .name = "msm_sdcc",
610 .id = 1,
611 .num_resources = ARRAY_SIZE(resources_sdc1),
612 .resource = resources_sdc1,
613 .dev = {
614 .coherent_dma_mask = 0xffffffff,
615 },
616};
617
618struct platform_device apq8064_device_sdc2 = {
619 .name = "msm_sdcc",
620 .id = 2,
621 .num_resources = ARRAY_SIZE(resources_sdc2),
622 .resource = resources_sdc2,
623 .dev = {
624 .coherent_dma_mask = 0xffffffff,
625 },
626};
627
628struct platform_device apq8064_device_sdc3 = {
629 .name = "msm_sdcc",
630 .id = 3,
631 .num_resources = ARRAY_SIZE(resources_sdc3),
632 .resource = resources_sdc3,
633 .dev = {
634 .coherent_dma_mask = 0xffffffff,
635 },
636};
637
638struct platform_device apq8064_device_sdc4 = {
639 .name = "msm_sdcc",
640 .id = 4,
641 .num_resources = ARRAY_SIZE(resources_sdc4),
642 .resource = resources_sdc4,
643 .dev = {
644 .coherent_dma_mask = 0xffffffff,
645 },
646};
647
648static struct platform_device *apq8064_sdcc_devices[] __initdata = {
649 &apq8064_device_sdc1,
650 &apq8064_device_sdc2,
651 &apq8064_device_sdc3,
652 &apq8064_device_sdc4,
653};
654
655int __init apq8064_add_sdcc(unsigned int controller,
656 struct mmc_platform_data *plat)
657{
658 struct platform_device *pdev;
659
660 if (!plat)
661 return 0;
662 if (controller < 1 || controller > 4)
663 return -EINVAL;
664
665 pdev = apq8064_sdcc_devices[controller-1];
666 pdev->dev.platform_data = plat;
667 return platform_device_register(pdev);
668}
669
Yan He06913ce2011-08-26 16:33:46 -0700670static struct resource resources_sps[] = {
671 {
672 .name = "pipe_mem",
673 .start = 0x12800000,
674 .end = 0x12800000 + 0x4000 - 1,
675 .flags = IORESOURCE_MEM,
676 },
677 {
678 .name = "bamdma_dma",
679 .start = 0x12240000,
680 .end = 0x12240000 + 0x1000 - 1,
681 .flags = IORESOURCE_MEM,
682 },
683 {
684 .name = "bamdma_bam",
685 .start = 0x12244000,
686 .end = 0x12244000 + 0x4000 - 1,
687 .flags = IORESOURCE_MEM,
688 },
689 {
690 .name = "bamdma_irq",
691 .start = SPS_BAM_DMA_IRQ,
692 .end = SPS_BAM_DMA_IRQ,
693 .flags = IORESOURCE_IRQ,
694 },
695};
696
697static struct msm_sps_platform_data msm_sps_pdata = {
698 .bamdma_restricted_pipes = 0x06,
699};
700
701struct platform_device msm_device_sps_apq8064 = {
702 .name = "msm_sps",
703 .id = -1,
704 .num_resources = ARRAY_SIZE(resources_sps),
705 .resource = resources_sps,
706 .dev.platform_data = &msm_sps_pdata,
707};
708
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600709struct platform_device msm_device_smd_apq8064 = {
710 .name = "msm_smd",
711 .id = -1,
712};
713
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700714#ifdef CONFIG_HW_RANDOM_MSM
715/* PRNG device */
716#define MSM_PRNG_PHYS 0x1A500000
717static struct resource rng_resources = {
718 .flags = IORESOURCE_MEM,
719 .start = MSM_PRNG_PHYS,
720 .end = MSM_PRNG_PHYS + SZ_512 - 1,
721};
722
723struct platform_device apq8064_device_rng = {
724 .name = "msm_rng",
725 .id = 0,
726 .num_resources = 1,
727 .resource = &rng_resources,
728};
729#endif
730
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700731static struct clk_lookup msm_clocks_8064_dummy[] = {
732 CLK_DUMMY("pll2", PLL2, NULL, 0),
733 CLK_DUMMY("pll8", PLL8, NULL, 0),
734 CLK_DUMMY("pll4", PLL4, NULL, 0),
735
736 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
737 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
738 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
739 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
740 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
741 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
742 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
743 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
744 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
745 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
746 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
747 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
748 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
749 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
750 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
751 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
752
Matt Wagantalle2522372011-08-17 14:52:21 -0700753 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
754 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
755 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700756 "msm_serial_hsl.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700757 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
758 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
759 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
760 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
761 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
762 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
763 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
764 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
765 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700766 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
767 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
768 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700769 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
770 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700771 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
772 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700773 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -0700774 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700775 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700776 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
777 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
778 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
779 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700780 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700781 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800782 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
783 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
784 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
785 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
786 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
787 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
788 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -0700789 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
790 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
791 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
792 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700793 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
794 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
795 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
796 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700797 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700798 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
799 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700800 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "msm_serial_hsl.0", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700801 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
802 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700803 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700804 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700805 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800806 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
807 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
808 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
809 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700810 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
811 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
812 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
813 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700814 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
815 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700816 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
817 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
818 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
819 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
820 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700821 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
822 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
823 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
824 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
825 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
826 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
827 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
828 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
829 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
830 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
831 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
832 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
833 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
834 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
835 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700836 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
837 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700838 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700839 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700840 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700841 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700842 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
843 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
844 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700845 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700846 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700847 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700848 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700849 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
850 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700851 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700852 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700853 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
854 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
855 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
856 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
857 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
858 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700859 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700860 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
861 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
862 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
863 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700864 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700865 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
866 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700867 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
868 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
869 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
870 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
871 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
872 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700873 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
874 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
875 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
876 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700877 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700878 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
879 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700880 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
881 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700882 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700883 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -0700884 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700885 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700886 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
887 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
888 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
889 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
890 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
891 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
892 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
893 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
894 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
895 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
896 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
897 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
898 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
899 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -0700900 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700901
902 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -0800903 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700904 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
905 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
906 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
907 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700908 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
909 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700910 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -0700911 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
912 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
913 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
914 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
915 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
916 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700917};
918
Stephen Boydbb600ae2011-08-02 20:11:40 -0700919struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
920 .table = msm_clocks_8064_dummy,
921 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
922};