blob: 7dce40bd737c0fa25fa5563456e4a5abe0578e89 [file] [log] [blame]
Steve Mucklef132c6c2012-06-06 18:30:57 -07001/* Copyright (c) 2012 Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/platform_device.h>
17#include <linux/errno.h>
18#include <linux/io.h>
19#include <linux/interrupt.h>
20#include <linux/list.h>
21#include <linux/mutex.h>
22#include <linux/slab.h>
23#include <linux/iommu.h>
24#include <linux/clk.h>
25#include <linux/scatterlist.h>
Sathish Ambleycf045e62012-06-07 12:56:50 -070026#include <linux/of.h>
27#include <linux/of_device.h>
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -070028#include <linux/regulator/consumer.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070029#include <asm/sizes.h>
30
31#include <mach/iommu_hw-v2.h>
32#include <mach/iommu.h>
33
34#include "msm_iommu_pagetable.h"
35
36/* bitmap of the page sizes currently supported */
37#define MSM_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M)
38
39static DEFINE_MUTEX(msm_iommu_lock);
40
41struct msm_priv {
42 struct iommu_pt pt;
43 struct list_head list_attached;
44};
45
46static int __enable_clocks(struct msm_iommu_drvdata *drvdata)
47{
48 int ret;
49
50 ret = clk_prepare_enable(drvdata->pclk);
51 if (ret)
52 goto fail;
53
54 if (drvdata->clk) {
55 ret = clk_prepare_enable(drvdata->clk);
56 if (ret)
57 clk_disable_unprepare(drvdata->pclk);
58 }
59fail:
60 return ret;
61}
62
63static void __disable_clocks(struct msm_iommu_drvdata *drvdata)
64{
65 if (drvdata->clk)
66 clk_disable_unprepare(drvdata->clk);
67 clk_disable_unprepare(drvdata->pclk);
68}
69
70static int __flush_iotlb_va(struct iommu_domain *domain, unsigned int va)
71{
72 struct msm_priv *priv = domain->priv;
73 struct msm_iommu_drvdata *iommu_drvdata;
74 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -070075 int ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -070076 int asid;
77
78 list_for_each_entry(ctx_drvdata, &priv->list_attached, attached_elm) {
79 BUG_ON(!ctx_drvdata->pdev || !ctx_drvdata->pdev->dev.parent);
80
81 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
82 BUG_ON(!iommu_drvdata);
83
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -070084
85 ret = __enable_clocks(iommu_drvdata);
86 if (ret)
87 goto fail;
88
Steve Mucklef132c6c2012-06-06 18:30:57 -070089 asid = GET_CB_CONTEXTIDR_ASID(iommu_drvdata->base,
90 ctx_drvdata->num);
91
92 SET_TLBIVA(iommu_drvdata->base, ctx_drvdata->num,
93 asid | (va & CB_TLBIVA_VA));
94 mb();
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -070095 __disable_clocks(iommu_drvdata);
Steve Mucklef132c6c2012-06-06 18:30:57 -070096 }
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -070097fail:
98 return ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -070099}
100
101static int __flush_iotlb(struct iommu_domain *domain)
102{
103 struct msm_priv *priv = domain->priv;
104 struct msm_iommu_drvdata *iommu_drvdata;
105 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700106 int ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700107 int asid;
108
109 list_for_each_entry(ctx_drvdata, &priv->list_attached, attached_elm) {
110 BUG_ON(!ctx_drvdata->pdev || !ctx_drvdata->pdev->dev.parent);
111
112 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
113 BUG_ON(!iommu_drvdata);
114
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700115 ret = __enable_clocks(iommu_drvdata);
116 if (ret)
117 goto fail;
118
Steve Mucklef132c6c2012-06-06 18:30:57 -0700119 asid = GET_CB_CONTEXTIDR_ASID(iommu_drvdata->base,
120 ctx_drvdata->num);
121
122 SET_TLBIASID(iommu_drvdata->base, ctx_drvdata->num, asid);
123 mb();
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700124 __disable_clocks(iommu_drvdata);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700125 }
126
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700127fail:
128 return ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700129}
130
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700131static void __reset_iommu(void __iomem *base, int smt_size)
Sathish Ambleycf045e62012-06-07 12:56:50 -0700132{
133 int i;
134
135 SET_ACR(base, 0);
136 SET_NSACR(base, 0);
137 SET_CR2(base, 0);
138 SET_NSCR2(base, 0);
139 SET_GFAR(base, 0);
140 SET_GFSRRESTORE(base, 0);
141 SET_TLBIALLNSNH(base, 0);
142 SET_PMCR(base, 0);
143 SET_SCR1(base, 0);
144 SET_SSDR_N(base, 0, 0);
145
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700146 for (i = 0; i < smt_size; i++)
Sathish Ambleycf045e62012-06-07 12:56:50 -0700147 SET_SMR_VALID(base, i, 0);
148
149 mb();
150}
151
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700152static void __program_iommu(void __iomem *base, int smt_size)
Sathish Ambleycf045e62012-06-07 12:56:50 -0700153{
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700154 __reset_iommu(base, smt_size);
Sathish Ambleycf045e62012-06-07 12:56:50 -0700155
156 SET_CR0_SMCFCFG(base, 1);
157 SET_CR0_USFCFG(base, 1);
158 SET_CR0_STALLD(base, 1);
159 SET_CR0_GCFGFIE(base, 1);
160 SET_CR0_GCFGFRE(base, 1);
161 SET_CR0_GFIE(base, 1);
162 SET_CR0_GFRE(base, 1);
163 SET_CR0_CLIENTPD(base, 0);
164 mb(); /* Make sure writes complete before returning */
165}
166
Steve Mucklef132c6c2012-06-06 18:30:57 -0700167static void __reset_context(void __iomem *base, int ctx)
168{
169 SET_ACTLR(base, ctx, 0);
170 SET_FAR(base, ctx, 0);
171 SET_FSRRESTORE(base, ctx, 0);
172 SET_NMRR(base, ctx, 0);
173 SET_PAR(base, ctx, 0);
174 SET_PRRR(base, ctx, 0);
175 SET_SCTLR(base, ctx, 0);
176 SET_TLBIALL(base, ctx, 0);
177 SET_TTBCR(base, ctx, 0);
178 SET_TTBR0(base, ctx, 0);
179 SET_TTBR1(base, ctx, 0);
180 mb();
181}
182
183static void __program_context(void __iomem *base, int ctx, int ncb,
Sathish Ambleycf045e62012-06-07 12:56:50 -0700184 phys_addr_t pgtable, int redirect,
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700185 u32 *sids, int len, int smt_size)
Steve Mucklef132c6c2012-06-06 18:30:57 -0700186{
187 unsigned int prrr, nmrr;
188 unsigned int pn;
Sathish Ambleycf045e62012-06-07 12:56:50 -0700189 int i, j, found, num = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700190
191 __reset_context(base, ctx);
192
193 pn = pgtable >> CB_TTBR0_ADDR_SHIFT;
194 SET_TTBCR(base, ctx, 0);
195 SET_CB_TTBR0_ADDR(base, ctx, pn);
196
197 /* Enable context fault interrupt */
198 SET_CB_SCTLR_CFIE(base, ctx, 1);
199
200 /* Redirect all cacheable requests to L2 slave port. */
201 SET_CB_ACTLR_BPRCISH(base, ctx, 1);
202 SET_CB_ACTLR_BPRCOSH(base, ctx, 1);
203 SET_CB_ACTLR_BPRCNSH(base, ctx, 1);
204
205 /* Turn on TEX Remap */
206 SET_CB_SCTLR_TRE(base, ctx, 1);
207
208 /* Enable private ASID namespace */
209 SET_CB_SCTLR_ASIDPNE(base, ctx, 1);
210
211 /* Set TEX remap attributes */
212 RCP15_PRRR(prrr);
213 RCP15_NMRR(nmrr);
214 SET_PRRR(base, ctx, prrr);
215 SET_NMRR(base, ctx, nmrr);
216
217 /* Configure page tables as inner-cacheable and shareable to reduce
218 * the TLB miss penalty.
219 */
220 if (redirect) {
221 SET_CB_TTBR0_S(base, ctx, 1);
222 SET_CB_TTBR0_NOS(base, ctx, 1);
223 SET_CB_TTBR0_IRGN1(base, ctx, 0); /* WB, WA */
224 SET_CB_TTBR0_IRGN0(base, ctx, 1);
225 SET_CB_TTBR0_RGN(base, ctx, 1); /* WB, WA */
226 }
227
Sathish Ambleycf045e62012-06-07 12:56:50 -0700228 /* Program the M2V tables for this context */
229 for (i = 0; i < len / sizeof(*sids); i++) {
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700230 for (; num < smt_size; num++)
Sathish Ambleycf045e62012-06-07 12:56:50 -0700231 if (GET_SMR_VALID(base, num) == 0)
232 break;
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700233 BUG_ON(num >= smt_size);
Sathish Ambleycf045e62012-06-07 12:56:50 -0700234
235 SET_SMR_VALID(base, num, 1);
236 SET_SMR_MASK(base, num, 0);
237 SET_SMR_ID(base, num, sids[i]);
238
239 /* Set VMID = 0 */
240 SET_S2CR_N(base, num, 0);
241 SET_S2CR_CBNDX(base, num, ctx);
242 /* Set security bit override to be Non-secure */
243 SET_S2CR_NSCFG(base, sids[i], 3);
244
245 SET_CBAR_N(base, ctx, 0);
246 /* Stage 1 Context with Stage 2 bypass */
247 SET_CBAR_TYPE(base, ctx, 1);
248 /* Route page faults to the non-secure interrupt */
249 SET_CBAR_IRPTNDX(base, ctx, 1);
250 }
251
Steve Mucklef132c6c2012-06-06 18:30:57 -0700252 /* Find if this page table is used elsewhere, and re-use ASID */
253 found = 0;
254 for (i = 0; i < ncb; i++)
255 if ((GET_CB_TTBR0_ADDR(base, i) == pn) && (i != ctx)) {
256 SET_CB_CONTEXTIDR_ASID(base, ctx, \
257 GET_CB_CONTEXTIDR_ASID(base, i));
258 found = 1;
259 break;
260 }
261
262 /* If page table is new, find an unused ASID */
263 if (!found) {
264 for (i = 0; i < ncb; i++) {
265 found = 0;
266 for (j = 0; j < ncb; j++) {
267 if (GET_CB_CONTEXTIDR_ASID(base, j) == i &&
268 j != ctx)
269 found = 1;
270 }
271
272 if (!found) {
273 SET_CB_CONTEXTIDR_ASID(base, ctx, i);
274 break;
275 }
276 }
277 BUG_ON(found);
278 }
279
280 /* Enable the MMU */
281 SET_CB_SCTLR_M(base, ctx, 1);
282 mb();
283}
284
285static int msm_iommu_domain_init(struct iommu_domain *domain, int flags)
286{
287 struct msm_priv *priv;
288
289 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
290 if (!priv)
291 goto fail_nomem;
292
293#ifdef CONFIG_IOMMU_PGTABLES_L2
294 priv->pt.redirect = flags & MSM_IOMMU_DOMAIN_PT_CACHEABLE;
295#endif
296
297 INIT_LIST_HEAD(&priv->list_attached);
298 if (msm_iommu_pagetable_alloc(&priv->pt))
299 goto fail_nomem;
300
301 domain->priv = priv;
302 return 0;
303
304fail_nomem:
305 kfree(priv);
306 return -ENOMEM;
307}
308
309static void msm_iommu_domain_destroy(struct iommu_domain *domain)
310{
311 struct msm_priv *priv;
312
313 mutex_lock(&msm_iommu_lock);
314 priv = domain->priv;
315 domain->priv = NULL;
316
317 if (priv)
318 msm_iommu_pagetable_free(&priv->pt);
319
320 kfree(priv);
321 mutex_unlock(&msm_iommu_lock);
322}
323
Sathish Ambleycf045e62012-06-07 12:56:50 -0700324static int msm_iommu_ctx_attached(struct device *dev)
325{
326 struct platform_device *pdev;
327 struct device_node *child;
328 struct msm_iommu_ctx_drvdata *ctx;
329
330 for_each_child_of_node(dev->of_node, child) {
331 pdev = of_find_device_by_node(child);
332
333 ctx = dev_get_drvdata(&pdev->dev);
334 if (ctx->attached_domain) {
335 of_node_put(child);
336 return 1;
337 }
338 }
339
340 return 0;
341}
342
Steve Mucklef132c6c2012-06-06 18:30:57 -0700343static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
344{
345 struct msm_priv *priv;
346 struct msm_iommu_drvdata *iommu_drvdata;
347 struct msm_iommu_ctx_drvdata *ctx_drvdata;
348 struct msm_iommu_ctx_drvdata *tmp_drvdata;
Sathish Ambleycf045e62012-06-07 12:56:50 -0700349 u32 sids[MAX_NUM_SMR];
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700350 int len = 0, ret;
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700351 u32 smt_size;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700352
353 mutex_lock(&msm_iommu_lock);
354
355 priv = domain->priv;
356 if (!priv || !dev) {
357 ret = -EINVAL;
358 goto fail;
359 }
360
361 iommu_drvdata = dev_get_drvdata(dev->parent);
362 ctx_drvdata = dev_get_drvdata(dev);
363 if (!iommu_drvdata || !ctx_drvdata) {
364 ret = -EINVAL;
365 goto fail;
366 }
367
368 if (!list_empty(&ctx_drvdata->attached_elm)) {
369 ret = -EBUSY;
370 goto fail;
371 }
372
373 list_for_each_entry(tmp_drvdata, &priv->list_attached, attached_elm)
374 if (tmp_drvdata == ctx_drvdata) {
375 ret = -EBUSY;
376 goto fail;
377 }
378
Sathish Ambleycf045e62012-06-07 12:56:50 -0700379 of_get_property(dev->of_node, "qcom,iommu-ctx-sids", &len);
380 BUG_ON(len >= sizeof(sids));
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700381 if (of_property_read_u32(dev->parent->of_node, "qcom,iommu-smt-size",
382 &smt_size)) {
383 ret = -EINVAL;
384 goto fail;
385 }
386 BUG_ON(smt_size > MAX_NUM_SMR);
387
Sathish Ambleycf045e62012-06-07 12:56:50 -0700388 if (of_property_read_u32_array(dev->of_node, "qcom,iommu-ctx-sids",
389 sids, len / sizeof(*sids))) {
390 ret = -EINVAL;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700391 goto fail;
Sathish Ambleycf045e62012-06-07 12:56:50 -0700392 }
393
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700394 ret = regulator_enable(iommu_drvdata->gdsc);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700395 if (ret)
396 goto fail;
397
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700398 ret = __enable_clocks(iommu_drvdata);
399 if (ret) {
400 regulator_disable(iommu_drvdata->gdsc);
401 goto fail;
402 }
403
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700404 if (!msm_iommu_ctx_attached(dev->parent))
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700405 __program_iommu(iommu_drvdata->base, smt_size);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700406
407 __program_context(iommu_drvdata->base, ctx_drvdata->num,
408 iommu_drvdata->ncb, __pa(priv->pt.fl_table),
Stepan Moskovchenko518ca102012-06-27 15:15:26 -0700409 priv->pt.redirect, sids, len, smt_size);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700410 __disable_clocks(iommu_drvdata);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700411
Steve Mucklef132c6c2012-06-06 18:30:57 -0700412 list_add(&(ctx_drvdata->attached_elm), &priv->list_attached);
413 ctx_drvdata->attached_domain = domain;
414
415fail:
416 mutex_unlock(&msm_iommu_lock);
417 return ret;
418}
419
420static void msm_iommu_detach_dev(struct iommu_domain *domain,
421 struct device *dev)
422{
423 struct msm_priv *priv;
424 struct msm_iommu_drvdata *iommu_drvdata;
425 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700426 int ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700427
428 mutex_lock(&msm_iommu_lock);
429 priv = domain->priv;
430 if (!priv || !dev)
431 goto fail;
432
433 iommu_drvdata = dev_get_drvdata(dev->parent);
434 ctx_drvdata = dev_get_drvdata(dev);
435 if (!iommu_drvdata || !ctx_drvdata || !ctx_drvdata->attached_domain)
436 goto fail;
437
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700438 ret = __enable_clocks(iommu_drvdata);
439 if (ret)
440 goto fail;
441
Steve Mucklef132c6c2012-06-06 18:30:57 -0700442 SET_TLBIASID(iommu_drvdata->base, ctx_drvdata->num,
443 GET_CB_CONTEXTIDR_ASID(iommu_drvdata->base, ctx_drvdata->num));
444
445 __reset_context(iommu_drvdata->base, ctx_drvdata->num);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700446 __disable_clocks(iommu_drvdata);
447
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700448 regulator_disable(iommu_drvdata->gdsc);
449
Steve Mucklef132c6c2012-06-06 18:30:57 -0700450 list_del_init(&ctx_drvdata->attached_elm);
451 ctx_drvdata->attached_domain = NULL;
452
Steve Mucklef132c6c2012-06-06 18:30:57 -0700453fail:
454 mutex_unlock(&msm_iommu_lock);
455}
456
457static int msm_iommu_map(struct iommu_domain *domain, unsigned long va,
458 phys_addr_t pa, size_t len, int prot)
459{
460 struct msm_priv *priv;
461 int ret = 0;
462
463 mutex_lock(&msm_iommu_lock);
464
465 priv = domain->priv;
466 if (!priv) {
467 ret = -EINVAL;
468 goto fail;
469 }
470
471 ret = msm_iommu_pagetable_map(&priv->pt, va, pa, len, prot);
472 if (ret)
473 goto fail;
474
475 ret = __flush_iotlb_va(domain, va);
476fail:
477 mutex_unlock(&msm_iommu_lock);
478 return ret;
479}
480
481static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long va,
482 size_t len)
483{
484 struct msm_priv *priv;
485 int ret = -ENODEV;
486
487 mutex_lock(&msm_iommu_lock);
488
489 priv = domain->priv;
490 if (!priv)
491 goto fail;
492
493 ret = msm_iommu_pagetable_unmap(&priv->pt, va, len);
494 if (ret < 0)
495 goto fail;
496
497 ret = __flush_iotlb_va(domain, va);
498fail:
499 mutex_unlock(&msm_iommu_lock);
500
501 /* the IOMMU API requires us to return how many bytes were unmapped */
502 len = ret ? 0 : len;
503 return len;
504}
505
506static int msm_iommu_map_range(struct iommu_domain *domain, unsigned int va,
507 struct scatterlist *sg, unsigned int len,
508 int prot)
509{
510 int ret;
511 struct msm_priv *priv;
512
513 mutex_lock(&msm_iommu_lock);
514
515 priv = domain->priv;
516 if (!priv) {
517 ret = -EINVAL;
518 goto fail;
519 }
520
521 ret = msm_iommu_pagetable_map_range(&priv->pt, va, sg, len, prot);
522 if (ret)
523 goto fail;
524
525 __flush_iotlb(domain);
526fail:
527 mutex_unlock(&msm_iommu_lock);
528 return ret;
529}
530
531
532static int msm_iommu_unmap_range(struct iommu_domain *domain, unsigned int va,
533 unsigned int len)
534{
535 struct msm_priv *priv;
536
537 mutex_lock(&msm_iommu_lock);
538
539 priv = domain->priv;
540 msm_iommu_pagetable_unmap_range(&priv->pt, va, len);
541
542 __flush_iotlb(domain);
543 mutex_unlock(&msm_iommu_lock);
544 return 0;
545}
546
547static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
548 unsigned long va)
549{
550 struct msm_priv *priv;
551 struct msm_iommu_drvdata *iommu_drvdata;
552 struct msm_iommu_ctx_drvdata *ctx_drvdata;
553 unsigned int par;
554 void __iomem *base;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700555 phys_addr_t ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700556 int ctx;
557
558 mutex_lock(&msm_iommu_lock);
559
560 priv = domain->priv;
561 if (list_empty(&priv->list_attached))
562 goto fail;
563
564 ctx_drvdata = list_entry(priv->list_attached.next,
565 struct msm_iommu_ctx_drvdata, attached_elm);
566 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
567
568 base = iommu_drvdata->base;
569 ctx = ctx_drvdata->num;
570
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700571 ret = __enable_clocks(iommu_drvdata);
572 if (ret) {
573 ret = 0; /* 0 indicates translation failed */
574 goto fail;
575 }
576
Steve Mucklef132c6c2012-06-06 18:30:57 -0700577 SET_ATS1PR(base, ctx, va & CB_ATS1PR_ADDR);
578 mb();
579 while (GET_CB_ATSR_ACTIVE(base, ctx))
580 cpu_relax();
581
582 par = GET_PAR(base, ctx);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700583 __disable_clocks(iommu_drvdata);
584
Steve Mucklef132c6c2012-06-06 18:30:57 -0700585 if (par & CB_PAR_F) {
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700586 ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700587 } else {
588 /* We are dealing with a supersection */
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700589 if (ret & CB_PAR_SS)
590 ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700591 else /* Upper 20 bits from PAR, lower 12 from VA */
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700592 ret = (par & 0xFFFFF000) | (va & 0x00000FFF);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700593 }
594
595fail:
596 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700597 return ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700598}
599
600static int msm_iommu_domain_has_cap(struct iommu_domain *domain,
601 unsigned long cap)
602{
603 return 0;
604}
605
606static void print_ctx_regs(void __iomem *base, int ctx, unsigned int fsr)
607{
608 pr_err("FAR = %08x PAR = %08x\n",
609 GET_FAR(base, ctx), GET_PAR(base, ctx));
610 pr_err("FSR = %08x [%s%s%s%s%s%s%s%s%s]\n", fsr,
611 (fsr & 0x02) ? "TF " : "",
612 (fsr & 0x04) ? "AFF " : "",
613 (fsr & 0x08) ? "PF " : "",
614 (fsr & 0x10) ? "EF " : "",
615 (fsr & 0x20) ? "TLBMCF " : "",
616 (fsr & 0x40) ? "TLBLKF " : "",
617 (fsr & 0x80) ? "MHF " : "",
618 (fsr & 0x40000000) ? "SS " : "",
619 (fsr & 0x80000000) ? "MULTI " : "");
620
621 pr_err("FSYNR0 = %08x FSYNR1 = %08x\n",
622 GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
623 pr_err("TTBR0 = %08x TTBR1 = %08x\n",
624 GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
625 pr_err("SCTLR = %08x ACTLR = %08x\n",
626 GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
627 pr_err("PRRR = %08x NMRR = %08x\n",
628 GET_PRRR(base, ctx), GET_NMRR(base, ctx));
629}
630
631irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id)
632{
633 struct platform_device *pdev = dev_id;
634 struct msm_iommu_drvdata *drvdata;
635 struct msm_iommu_ctx_drvdata *ctx_drvdata;
636 unsigned int fsr;
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700637 int ret;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700638
639 mutex_lock(&msm_iommu_lock);
640
641 BUG_ON(!pdev);
642
643 drvdata = dev_get_drvdata(pdev->dev.parent);
644 BUG_ON(!drvdata);
645
646 ctx_drvdata = dev_get_drvdata(&pdev->dev);
647 BUG_ON(!ctx_drvdata);
648
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700649 ret = __enable_clocks(drvdata);
650 if (ret) {
651 ret = IRQ_NONE;
652 goto fail;
653 }
654
Steve Mucklef132c6c2012-06-06 18:30:57 -0700655 fsr = GET_FSR(drvdata->base, ctx_drvdata->num);
656 if (fsr) {
657 if (!ctx_drvdata->attached_domain) {
658 pr_err("Bad domain in interrupt handler\n");
659 ret = -ENOSYS;
660 } else
661 ret = report_iommu_fault(ctx_drvdata->attached_domain,
662 &ctx_drvdata->pdev->dev,
663 GET_FAR(drvdata->base, ctx_drvdata->num), 0);
664
665 if (ret == -ENOSYS) {
666 pr_err("Unexpected IOMMU page fault!\n");
667 pr_err("name = %s\n", drvdata->name);
668 pr_err("context = %s (%d)\n", ctx_drvdata->name,
669 ctx_drvdata->num);
670 pr_err("Interesting registers:\n");
671 print_ctx_regs(drvdata->base, ctx_drvdata->num, fsr);
672 }
673
674 SET_FSR(drvdata->base, ctx_drvdata->num, fsr);
675 ret = IRQ_HANDLED;
676 } else
677 ret = IRQ_NONE;
678
Stepan Moskovchenko0bab7482012-06-21 17:15:01 -0700679 __disable_clocks(drvdata);
680fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700681 mutex_unlock(&msm_iommu_lock);
682 return ret;
683}
684
685static phys_addr_t msm_iommu_get_pt_base_addr(struct iommu_domain *domain)
686{
687 struct msm_priv *priv = domain->priv;
688 return __pa(priv->pt.fl_table);
689}
690
691static struct iommu_ops msm_iommu_ops = {
692 .domain_init = msm_iommu_domain_init,
693 .domain_destroy = msm_iommu_domain_destroy,
694 .attach_dev = msm_iommu_attach_dev,
695 .detach_dev = msm_iommu_detach_dev,
696 .map = msm_iommu_map,
697 .unmap = msm_iommu_unmap,
698 .map_range = msm_iommu_map_range,
699 .unmap_range = msm_iommu_unmap_range,
700 .iova_to_phys = msm_iommu_iova_to_phys,
701 .domain_has_cap = msm_iommu_domain_has_cap,
702 .get_pt_base_addr = msm_iommu_get_pt_base_addr,
703 .pgsize_bitmap = MSM_IOMMU_PGSIZES,
704};
705
706static int __init msm_iommu_init(void)
707{
708 msm_iommu_pagetable_init();
709 bus_set_iommu(&platform_bus_type, &msm_iommu_ops);
710 return 0;
711}
712
713subsys_initcall(msm_iommu_init);
714
715MODULE_LICENSE("GPL v2");
716MODULE_DESCRIPTION("MSM SMMU v2 Driver");