blob: be08a0c7e7de19124ae72ab51f8c5c8c20ff5e4a [file] [log] [blame]
Graeme Gregory27c67502011-05-02 16:19:46 -05001/*
2 * tps65910.h -- TI TPS6591x
3 *
4 * Copyright 2010-2011 Texas Instruments Inc.
5 *
6 * Author: Graeme Gregory <gg@slimlogic.co.uk>
7 * Author: Jorge Eduardo Candelaria <jedu@slimlogic.co.uk>
8 * Author: Arnaud Deconinck <a-deconinck@ti.com>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
15 */
16
17#ifndef __LINUX_MFD_TPS65910_H
18#define __LINUX_MFD_TPS65910_H
19
20/*
21 * List of registers for component TPS65910
22 *
23 */
24
25#define TPS65910_SECONDS 0x0
26#define TPS65910_MINUTES 0x1
27#define TPS65910_HOURS 0x2
28#define TPS65910_DAYS 0x3
29#define TPS65910_MONTHS 0x4
30#define TPS65910_YEARS 0x5
31#define TPS65910_WEEKS 0x6
32#define TPS65910_ALARM_SECONDS 0x8
33#define TPS65910_ALARM_MINUTES 0x9
34#define TPS65910_ALARM_HOURS 0xA
35#define TPS65910_ALARM_DAYS 0xB
36#define TPS65910_ALARM_MONTHS 0xC
37#define TPS65910_ALARM_YEARS 0xD
38#define TPS65910_RTC_CTRL 0x10
39#define TPS65910_RTC_STATUS 0x11
40#define TPS65910_RTC_INTERRUPTS 0x12
41#define TPS65910_RTC_COMP_LSB 0x13
42#define TPS65910_RTC_COMP_MSB 0x14
43#define TPS65910_RTC_RES_PROG 0x15
44#define TPS65910_RTC_RESET_STATUS 0x16
45#define TPS65910_BCK1 0x17
46#define TPS65910_BCK2 0x18
47#define TPS65910_BCK3 0x19
48#define TPS65910_BCK4 0x1A
49#define TPS65910_BCK5 0x1B
50#define TPS65910_PUADEN 0x1C
51#define TPS65910_REF 0x1D
52#define TPS65910_VRTC 0x1E
53#define TPS65910_VIO 0x20
54#define TPS65910_VDD1 0x21
55#define TPS65910_VDD1_OP 0x22
56#define TPS65910_VDD1_SR 0x23
57#define TPS65910_VDD2 0x24
58#define TPS65910_VDD2_OP 0x25
59#define TPS65910_VDD2_SR 0x26
60#define TPS65910_VDD3 0x27
61#define TPS65910_VDIG1 0x30
62#define TPS65910_VDIG2 0x31
63#define TPS65910_VAUX1 0x32
64#define TPS65910_VAUX2 0x33
65#define TPS65910_VAUX33 0x34
66#define TPS65910_VMMC 0x35
67#define TPS65910_VPLL 0x36
68#define TPS65910_VDAC 0x37
69#define TPS65910_THERM 0x38
70#define TPS65910_BBCH 0x39
71#define TPS65910_DCDCCTRL 0x3E
72#define TPS65910_DEVCTRL 0x3F
73#define TPS65910_DEVCTRL2 0x40
74#define TPS65910_SLEEP_KEEP_LDO_ON 0x41
75#define TPS65910_SLEEP_KEEP_RES_ON 0x42
76#define TPS65910_SLEEP_SET_LDO_OFF 0x43
77#define TPS65910_SLEEP_SET_RES_OFF 0x44
78#define TPS65910_EN1_LDO_ASS 0x45
79#define TPS65910_EN1_SMPS_ASS 0x46
80#define TPS65910_EN2_LDO_ASS 0x47
81#define TPS65910_EN2_SMPS_ASS 0x48
82#define TPS65910_EN3_LDO_ASS 0x49
83#define TPS65910_SPARE 0x4A
84#define TPS65910_INT_STS 0x50
85#define TPS65910_INT_MSK 0x51
86#define TPS65910_INT_STS2 0x52
87#define TPS65910_INT_MSK2 0x53
88#define TPS65910_INT_STS3 0x54
89#define TPS65910_INT_MSK3 0x55
90#define TPS65910_GPIO0 0x60
91#define TPS65910_GPIO1 0x61
92#define TPS65910_GPIO2 0x62
93#define TPS65910_GPIO3 0x63
94#define TPS65910_GPIO4 0x64
95#define TPS65910_GPIO5 0x65
96#define TPS65910_JTAGVERNUM 0x80
97#define TPS65910_MAX_REGISTER 0x80
98
99/*
100 * List of register bitfields for component TPS65910
101 *
102 */
103
104
105/*Register BCK1 (0x80) register.RegisterDescription */
106#define BCK1_BCKUP_MASK 0xFF
107#define BCK1_BCKUP_SHIFT 0
108
109
110/*Register BCK2 (0x80) register.RegisterDescription */
111#define BCK2_BCKUP_MASK 0xFF
112#define BCK2_BCKUP_SHIFT 0
113
114
115/*Register BCK3 (0x80) register.RegisterDescription */
116#define BCK3_BCKUP_MASK 0xFF
117#define BCK3_BCKUP_SHIFT 0
118
119
120/*Register BCK4 (0x80) register.RegisterDescription */
121#define BCK4_BCKUP_MASK 0xFF
122#define BCK4_BCKUP_SHIFT 0
123
124
125/*Register BCK5 (0x80) register.RegisterDescription */
126#define BCK5_BCKUP_MASK 0xFF
127#define BCK5_BCKUP_SHIFT 0
128
129
130/*Register PUADEN (0x80) register.RegisterDescription */
131#define PUADEN_EN3P_MASK 0x80
132#define PUADEN_EN3P_SHIFT 7
133#define PUADEN_I2CCTLP_MASK 0x40
134#define PUADEN_I2CCTLP_SHIFT 6
135#define PUADEN_I2CSRP_MASK 0x20
136#define PUADEN_I2CSRP_SHIFT 5
137#define PUADEN_PWRONP_MASK 0x10
138#define PUADEN_PWRONP_SHIFT 4
139#define PUADEN_SLEEPP_MASK 0x08
140#define PUADEN_SLEEPP_SHIFT 3
141#define PUADEN_PWRHOLDP_MASK 0x04
142#define PUADEN_PWRHOLDP_SHIFT 2
143#define PUADEN_BOOT1P_MASK 0x02
144#define PUADEN_BOOT1P_SHIFT 1
145#define PUADEN_BOOT0P_MASK 0x01
146#define PUADEN_BOOT0P_SHIFT 0
147
148
149/*Register REF (0x80) register.RegisterDescription */
150#define REF_VMBCH_SEL_MASK 0x0C
151#define REF_VMBCH_SEL_SHIFT 2
152#define REF_ST_MASK 0x03
153#define REF_ST_SHIFT 0
154
155
156/*Register VRTC (0x80) register.RegisterDescription */
157#define VRTC_VRTC_OFFMASK_MASK 0x08
158#define VRTC_VRTC_OFFMASK_SHIFT 3
159#define VRTC_ST_MASK 0x03
160#define VRTC_ST_SHIFT 0
161
162
163/*Register VIO (0x80) register.RegisterDescription */
164#define VIO_ILMAX_MASK 0xC0
165#define VIO_ILMAX_SHIFT 6
166#define VIO_SEL_MASK 0x0C
167#define VIO_SEL_SHIFT 2
168#define VIO_ST_MASK 0x03
169#define VIO_ST_SHIFT 0
170
171
172/*Register VDD1 (0x80) register.RegisterDescription */
173#define VDD1_VGAIN_SEL_MASK 0xC0
174#define VDD1_VGAIN_SEL_SHIFT 6
175#define VDD1_ILMAX_MASK 0x20
176#define VDD1_ILMAX_SHIFT 5
177#define VDD1_TSTEP_MASK 0x1C
178#define VDD1_TSTEP_SHIFT 2
179#define VDD1_ST_MASK 0x03
180#define VDD1_ST_SHIFT 0
181
182
183/*Register VDD1_OP (0x80) register.RegisterDescription */
184#define VDD1_OP_CMD_MASK 0x80
185#define VDD1_OP_CMD_SHIFT 7
186#define VDD1_OP_SEL_MASK 0x7F
187#define VDD1_OP_SEL_SHIFT 0
188
189
190/*Register VDD1_SR (0x80) register.RegisterDescription */
191#define VDD1_SR_SEL_MASK 0x7F
192#define VDD1_SR_SEL_SHIFT 0
193
194
195/*Register VDD2 (0x80) register.RegisterDescription */
196#define VDD2_VGAIN_SEL_MASK 0xC0
197#define VDD2_VGAIN_SEL_SHIFT 6
198#define VDD2_ILMAX_MASK 0x20
199#define VDD2_ILMAX_SHIFT 5
200#define VDD2_TSTEP_MASK 0x1C
201#define VDD2_TSTEP_SHIFT 2
202#define VDD2_ST_MASK 0x03
203#define VDD2_ST_SHIFT 0
204
205
206/*Register VDD2_OP (0x80) register.RegisterDescription */
207#define VDD2_OP_CMD_MASK 0x80
208#define VDD2_OP_CMD_SHIFT 7
209#define VDD2_OP_SEL_MASK 0x7F
210#define VDD2_OP_SEL_SHIFT 0
211
212
213/*Register VDD2_SR (0x80) register.RegisterDescription */
214#define VDD2_SR_SEL_MASK 0x7F
215#define VDD2_SR_SEL_SHIFT 0
216
217
Graeme Gregory518fb722011-05-02 16:20:08 -0500218/*Registers VDD1, VDD2 voltage values definitions */
219#define VDD1_2_NUM_VOLTS 73
220#define VDD1_2_MIN_VOLT 6000
221#define VDD1_2_OFFSET 125
222
223
Graeme Gregory27c67502011-05-02 16:19:46 -0500224/*Register VDD3 (0x80) register.RegisterDescription */
225#define VDD3_CKINEN_MASK 0x04
226#define VDD3_CKINEN_SHIFT 2
227#define VDD3_ST_MASK 0x03
228#define VDD3_ST_SHIFT 0
229
Graeme Gregory518fb722011-05-02 16:20:08 -0500230/*Registers VDIG (0x80) to VDAC register.RegisterDescription */
231#define LDO_SEL_MASK 0x0C
232#define LDO_SEL_SHIFT 2
233#define LDO_ST_MASK 0x03
234#define LDO_ST_SHIFT 0
235#define LDO_ST_ON_BIT 0x01
236#define LDO_ST_MODE_BIT 0x02
237
Graeme Gregory27c67502011-05-02 16:19:46 -0500238
239/*Register VDIG1 (0x80) register.RegisterDescription */
240#define VDIG1_SEL_MASK 0x0C
241#define VDIG1_SEL_SHIFT 2
242#define VDIG1_ST_MASK 0x03
243#define VDIG1_ST_SHIFT 0
244
245
246/*Register VDIG2 (0x80) register.RegisterDescription */
247#define VDIG2_SEL_MASK 0x0C
248#define VDIG2_SEL_SHIFT 2
249#define VDIG2_ST_MASK 0x03
250#define VDIG2_ST_SHIFT 0
251
252
253/*Register VAUX1 (0x80) register.RegisterDescription */
254#define VAUX1_SEL_MASK 0x0C
255#define VAUX1_SEL_SHIFT 2
256#define VAUX1_ST_MASK 0x03
257#define VAUX1_ST_SHIFT 0
258
259
260/*Register VAUX2 (0x80) register.RegisterDescription */
261#define VAUX2_SEL_MASK 0x0C
262#define VAUX2_SEL_SHIFT 2
263#define VAUX2_ST_MASK 0x03
264#define VAUX2_ST_SHIFT 0
265
266
267/*Register VAUX33 (0x80) register.RegisterDescription */
268#define VAUX33_SEL_MASK 0x0C
269#define VAUX33_SEL_SHIFT 2
270#define VAUX33_ST_MASK 0x03
271#define VAUX33_ST_SHIFT 0
272
273
274/*Register VMMC (0x80) register.RegisterDescription */
275#define VMMC_SEL_MASK 0x0C
276#define VMMC_SEL_SHIFT 2
277#define VMMC_ST_MASK 0x03
278#define VMMC_ST_SHIFT 0
279
280
281/*Register VPLL (0x80) register.RegisterDescription */
282#define VPLL_SEL_MASK 0x0C
283#define VPLL_SEL_SHIFT 2
284#define VPLL_ST_MASK 0x03
285#define VPLL_ST_SHIFT 0
286
287
288/*Register VDAC (0x80) register.RegisterDescription */
289#define VDAC_SEL_MASK 0x0C
290#define VDAC_SEL_SHIFT 2
291#define VDAC_ST_MASK 0x03
292#define VDAC_ST_SHIFT 0
293
294
295/*Register THERM (0x80) register.RegisterDescription */
296#define THERM_THERM_HD_MASK 0x20
297#define THERM_THERM_HD_SHIFT 5
298#define THERM_THERM_TS_MASK 0x10
299#define THERM_THERM_TS_SHIFT 4
300#define THERM_THERM_HDSEL_MASK 0x0C
301#define THERM_THERM_HDSEL_SHIFT 2
302#define THERM_RSVD1_MASK 0x02
303#define THERM_RSVD1_SHIFT 1
304#define THERM_THERM_STATE_MASK 0x01
305#define THERM_THERM_STATE_SHIFT 0
306
307
308/*Register BBCH (0x80) register.RegisterDescription */
309#define BBCH_BBSEL_MASK 0x06
310#define BBCH_BBSEL_SHIFT 1
311#define BBCH_BBCHEN_MASK 0x01
312#define BBCH_BBCHEN_SHIFT 0
313
314
315/*Register DCDCCTRL (0x80) register.RegisterDescription */
316#define DCDCCTRL_VDD2_PSKIP_MASK 0x20
317#define DCDCCTRL_VDD2_PSKIP_SHIFT 5
318#define DCDCCTRL_VDD1_PSKIP_MASK 0x10
319#define DCDCCTRL_VDD1_PSKIP_SHIFT 4
320#define DCDCCTRL_VIO_PSKIP_MASK 0x08
321#define DCDCCTRL_VIO_PSKIP_SHIFT 3
322#define DCDCCTRL_DCDCCKEXT_MASK 0x04
323#define DCDCCTRL_DCDCCKEXT_SHIFT 2
324#define DCDCCTRL_DCDCCKSYNC_MASK 0x03
325#define DCDCCTRL_DCDCCKSYNC_SHIFT 0
326
327
328/*Register DEVCTRL (0x80) register.RegisterDescription */
329#define DEVCTRL_RTC_PWDN_MASK 0x40
330#define DEVCTRL_RTC_PWDN_SHIFT 6
331#define DEVCTRL_CK32K_CTRL_MASK 0x20
332#define DEVCTRL_CK32K_CTRL_SHIFT 5
333#define DEVCTRL_SR_CTL_I2C_SEL_MASK 0x10
334#define DEVCTRL_SR_CTL_I2C_SEL_SHIFT 4
335#define DEVCTRL_DEV_OFF_RST_MASK 0x08
336#define DEVCTRL_DEV_OFF_RST_SHIFT 3
337#define DEVCTRL_DEV_ON_MASK 0x04
338#define DEVCTRL_DEV_ON_SHIFT 2
339#define DEVCTRL_DEV_SLP_MASK 0x02
340#define DEVCTRL_DEV_SLP_SHIFT 1
341#define DEVCTRL_DEV_OFF_MASK 0x01
342#define DEVCTRL_DEV_OFF_SHIFT 0
343
344
345/*Register DEVCTRL2 (0x80) register.RegisterDescription */
346#define DEVCTRL2_TSLOT_LENGTH_MASK 0x30
347#define DEVCTRL2_TSLOT_LENGTH_SHIFT 4
348#define DEVCTRL2_SLEEPSIG_POL_MASK 0x08
349#define DEVCTRL2_SLEEPSIG_POL_SHIFT 3
350#define DEVCTRL2_PWON_LP_OFF_MASK 0x04
351#define DEVCTRL2_PWON_LP_OFF_SHIFT 2
352#define DEVCTRL2_PWON_LP_RST_MASK 0x02
353#define DEVCTRL2_PWON_LP_RST_SHIFT 1
354#define DEVCTRL2_IT_POL_MASK 0x01
355#define DEVCTRL2_IT_POL_SHIFT 0
356
357
358/*Register SLEEP_KEEP_LDO_ON (0x80) register.RegisterDescription */
359#define SLEEP_KEEP_LDO_ON_VDAC_KEEPON_MASK 0x80
360#define SLEEP_KEEP_LDO_ON_VDAC_KEEPON_SHIFT 7
361#define SLEEP_KEEP_LDO_ON_VPLL_KEEPON_MASK 0x40
362#define SLEEP_KEEP_LDO_ON_VPLL_KEEPON_SHIFT 6
363#define SLEEP_KEEP_LDO_ON_VAUX33_KEEPON_MASK 0x20
364#define SLEEP_KEEP_LDO_ON_VAUX33_KEEPON_SHIFT 5
365#define SLEEP_KEEP_LDO_ON_VAUX2_KEEPON_MASK 0x10
366#define SLEEP_KEEP_LDO_ON_VAUX2_KEEPON_SHIFT 4
367#define SLEEP_KEEP_LDO_ON_VAUX1_KEEPON_MASK 0x08
368#define SLEEP_KEEP_LDO_ON_VAUX1_KEEPON_SHIFT 3
369#define SLEEP_KEEP_LDO_ON_VDIG2_KEEPON_MASK 0x04
370#define SLEEP_KEEP_LDO_ON_VDIG2_KEEPON_SHIFT 2
371#define SLEEP_KEEP_LDO_ON_VDIG1_KEEPON_MASK 0x02
372#define SLEEP_KEEP_LDO_ON_VDIG1_KEEPON_SHIFT 1
373#define SLEEP_KEEP_LDO_ON_VMMC_KEEPON_MASK 0x01
374#define SLEEP_KEEP_LDO_ON_VMMC_KEEPON_SHIFT 0
375
376
377/*Register SLEEP_KEEP_RES_ON (0x80) register.RegisterDescription */
378#define SLEEP_KEEP_RES_ON_THERM_KEEPON_MASK 0x80
379#define SLEEP_KEEP_RES_ON_THERM_KEEPON_SHIFT 7
380#define SLEEP_KEEP_RES_ON_CLKOUT32K_KEEPON_MASK 0x40
381#define SLEEP_KEEP_RES_ON_CLKOUT32K_KEEPON_SHIFT 6
382#define SLEEP_KEEP_RES_ON_VRTC_KEEPON_MASK 0x20
383#define SLEEP_KEEP_RES_ON_VRTC_KEEPON_SHIFT 5
384#define SLEEP_KEEP_RES_ON_I2CHS_KEEPON_MASK 0x10
385#define SLEEP_KEEP_RES_ON_I2CHS_KEEPON_SHIFT 4
386#define SLEEP_KEEP_RES_ON_VDD3_KEEPON_MASK 0x08
387#define SLEEP_KEEP_RES_ON_VDD3_KEEPON_SHIFT 3
388#define SLEEP_KEEP_RES_ON_VDD2_KEEPON_MASK 0x04
389#define SLEEP_KEEP_RES_ON_VDD2_KEEPON_SHIFT 2
390#define SLEEP_KEEP_RES_ON_VDD1_KEEPON_MASK 0x02
391#define SLEEP_KEEP_RES_ON_VDD1_KEEPON_SHIFT 1
392#define SLEEP_KEEP_RES_ON_VIO_KEEPON_MASK 0x01
393#define SLEEP_KEEP_RES_ON_VIO_KEEPON_SHIFT 0
394
395
396/*Register SLEEP_SET_LDO_OFF (0x80) register.RegisterDescription */
397#define SLEEP_SET_LDO_OFF_VDAC_SETOFF_MASK 0x80
398#define SLEEP_SET_LDO_OFF_VDAC_SETOFF_SHIFT 7
399#define SLEEP_SET_LDO_OFF_VPLL_SETOFF_MASK 0x40
400#define SLEEP_SET_LDO_OFF_VPLL_SETOFF_SHIFT 6
401#define SLEEP_SET_LDO_OFF_VAUX33_SETOFF_MASK 0x20
402#define SLEEP_SET_LDO_OFF_VAUX33_SETOFF_SHIFT 5
403#define SLEEP_SET_LDO_OFF_VAUX2_SETOFF_MASK 0x10
404#define SLEEP_SET_LDO_OFF_VAUX2_SETOFF_SHIFT 4
405#define SLEEP_SET_LDO_OFF_VAUX1_SETOFF_MASK 0x08
406#define SLEEP_SET_LDO_OFF_VAUX1_SETOFF_SHIFT 3
407#define SLEEP_SET_LDO_OFF_VDIG2_SETOFF_MASK 0x04
408#define SLEEP_SET_LDO_OFF_VDIG2_SETOFF_SHIFT 2
409#define SLEEP_SET_LDO_OFF_VDIG1_SETOFF_MASK 0x02
410#define SLEEP_SET_LDO_OFF_VDIG1_SETOFF_SHIFT 1
411#define SLEEP_SET_LDO_OFF_VMMC_SETOFF_MASK 0x01
412#define SLEEP_SET_LDO_OFF_VMMC_SETOFF_SHIFT 0
413
414
415/*Register SLEEP_SET_RES_OFF (0x80) register.RegisterDescription */
416#define SLEEP_SET_RES_OFF_DEFAULT_VOLT_MASK 0x80
417#define SLEEP_SET_RES_OFF_DEFAULT_VOLT_SHIFT 7
418#define SLEEP_SET_RES_OFF_RSVD_MASK 0x60
419#define SLEEP_SET_RES_OFF_RSVD_SHIFT 5
420#define SLEEP_SET_RES_OFF_SPARE_SETOFF_MASK 0x10
421#define SLEEP_SET_RES_OFF_SPARE_SETOFF_SHIFT 4
422#define SLEEP_SET_RES_OFF_VDD3_SETOFF_MASK 0x08
423#define SLEEP_SET_RES_OFF_VDD3_SETOFF_SHIFT 3
424#define SLEEP_SET_RES_OFF_VDD2_SETOFF_MASK 0x04
425#define SLEEP_SET_RES_OFF_VDD2_SETOFF_SHIFT 2
426#define SLEEP_SET_RES_OFF_VDD1_SETOFF_MASK 0x02
427#define SLEEP_SET_RES_OFF_VDD1_SETOFF_SHIFT 1
428#define SLEEP_SET_RES_OFF_VIO_SETOFF_MASK 0x01
429#define SLEEP_SET_RES_OFF_VIO_SETOFF_SHIFT 0
430
431
432/*Register EN1_LDO_ASS (0x80) register.RegisterDescription */
433#define EN1_LDO_ASS_VDAC_EN1_MASK 0x80
434#define EN1_LDO_ASS_VDAC_EN1_SHIFT 7
435#define EN1_LDO_ASS_VPLL_EN1_MASK 0x40
436#define EN1_LDO_ASS_VPLL_EN1_SHIFT 6
437#define EN1_LDO_ASS_VAUX33_EN1_MASK 0x20
438#define EN1_LDO_ASS_VAUX33_EN1_SHIFT 5
439#define EN1_LDO_ASS_VAUX2_EN1_MASK 0x10
440#define EN1_LDO_ASS_VAUX2_EN1_SHIFT 4
441#define EN1_LDO_ASS_VAUX1_EN1_MASK 0x08
442#define EN1_LDO_ASS_VAUX1_EN1_SHIFT 3
443#define EN1_LDO_ASS_VDIG2_EN1_MASK 0x04
444#define EN1_LDO_ASS_VDIG2_EN1_SHIFT 2
445#define EN1_LDO_ASS_VDIG1_EN1_MASK 0x02
446#define EN1_LDO_ASS_VDIG1_EN1_SHIFT 1
447#define EN1_LDO_ASS_VMMC_EN1_MASK 0x01
448#define EN1_LDO_ASS_VMMC_EN1_SHIFT 0
449
450
451/*Register EN1_SMPS_ASS (0x80) register.RegisterDescription */
452#define EN1_SMPS_ASS_RSVD_MASK 0xE0
453#define EN1_SMPS_ASS_RSVD_SHIFT 5
454#define EN1_SMPS_ASS_SPARE_EN1_MASK 0x10
455#define EN1_SMPS_ASS_SPARE_EN1_SHIFT 4
456#define EN1_SMPS_ASS_VDD3_EN1_MASK 0x08
457#define EN1_SMPS_ASS_VDD3_EN1_SHIFT 3
458#define EN1_SMPS_ASS_VDD2_EN1_MASK 0x04
459#define EN1_SMPS_ASS_VDD2_EN1_SHIFT 2
460#define EN1_SMPS_ASS_VDD1_EN1_MASK 0x02
461#define EN1_SMPS_ASS_VDD1_EN1_SHIFT 1
462#define EN1_SMPS_ASS_VIO_EN1_MASK 0x01
463#define EN1_SMPS_ASS_VIO_EN1_SHIFT 0
464
465
466/*Register EN2_LDO_ASS (0x80) register.RegisterDescription */
467#define EN2_LDO_ASS_VDAC_EN2_MASK 0x80
468#define EN2_LDO_ASS_VDAC_EN2_SHIFT 7
469#define EN2_LDO_ASS_VPLL_EN2_MASK 0x40
470#define EN2_LDO_ASS_VPLL_EN2_SHIFT 6
471#define EN2_LDO_ASS_VAUX33_EN2_MASK 0x20
472#define EN2_LDO_ASS_VAUX33_EN2_SHIFT 5
473#define EN2_LDO_ASS_VAUX2_EN2_MASK 0x10
474#define EN2_LDO_ASS_VAUX2_EN2_SHIFT 4
475#define EN2_LDO_ASS_VAUX1_EN2_MASK 0x08
476#define EN2_LDO_ASS_VAUX1_EN2_SHIFT 3
477#define EN2_LDO_ASS_VDIG2_EN2_MASK 0x04
478#define EN2_LDO_ASS_VDIG2_EN2_SHIFT 2
479#define EN2_LDO_ASS_VDIG1_EN2_MASK 0x02
480#define EN2_LDO_ASS_VDIG1_EN2_SHIFT 1
481#define EN2_LDO_ASS_VMMC_EN2_MASK 0x01
482#define EN2_LDO_ASS_VMMC_EN2_SHIFT 0
483
484
485/*Register EN2_SMPS_ASS (0x80) register.RegisterDescription */
486#define EN2_SMPS_ASS_RSVD_MASK 0xE0
487#define EN2_SMPS_ASS_RSVD_SHIFT 5
488#define EN2_SMPS_ASS_SPARE_EN2_MASK 0x10
489#define EN2_SMPS_ASS_SPARE_EN2_SHIFT 4
490#define EN2_SMPS_ASS_VDD3_EN2_MASK 0x08
491#define EN2_SMPS_ASS_VDD3_EN2_SHIFT 3
492#define EN2_SMPS_ASS_VDD2_EN2_MASK 0x04
493#define EN2_SMPS_ASS_VDD2_EN2_SHIFT 2
494#define EN2_SMPS_ASS_VDD1_EN2_MASK 0x02
495#define EN2_SMPS_ASS_VDD1_EN2_SHIFT 1
496#define EN2_SMPS_ASS_VIO_EN2_MASK 0x01
497#define EN2_SMPS_ASS_VIO_EN2_SHIFT 0
498
499
500/*Register EN3_LDO_ASS (0x80) register.RegisterDescription */
501#define EN3_LDO_ASS_VDAC_EN3_MASK 0x80
502#define EN3_LDO_ASS_VDAC_EN3_SHIFT 7
503#define EN3_LDO_ASS_VPLL_EN3_MASK 0x40
504#define EN3_LDO_ASS_VPLL_EN3_SHIFT 6
505#define EN3_LDO_ASS_VAUX33_EN3_MASK 0x20
506#define EN3_LDO_ASS_VAUX33_EN3_SHIFT 5
507#define EN3_LDO_ASS_VAUX2_EN3_MASK 0x10
508#define EN3_LDO_ASS_VAUX2_EN3_SHIFT 4
509#define EN3_LDO_ASS_VAUX1_EN3_MASK 0x08
510#define EN3_LDO_ASS_VAUX1_EN3_SHIFT 3
511#define EN3_LDO_ASS_VDIG2_EN3_MASK 0x04
512#define EN3_LDO_ASS_VDIG2_EN3_SHIFT 2
513#define EN3_LDO_ASS_VDIG1_EN3_MASK 0x02
514#define EN3_LDO_ASS_VDIG1_EN3_SHIFT 1
515#define EN3_LDO_ASS_VMMC_EN3_MASK 0x01
516#define EN3_LDO_ASS_VMMC_EN3_SHIFT 0
517
518
519/*Register SPARE (0x80) register.RegisterDescription */
520#define SPARE_SPARE_MASK 0xFF
521#define SPARE_SPARE_SHIFT 0
522
523
524/*Register INT_STS (0x80) register.RegisterDescription */
525#define INT_STS_RTC_PERIOD_IT_MASK 0x80
526#define INT_STS_RTC_PERIOD_IT_SHIFT 7
527#define INT_STS_RTC_ALARM_IT_MASK 0x40
528#define INT_STS_RTC_ALARM_IT_SHIFT 6
529#define INT_STS_HOTDIE_IT_MASK 0x20
530#define INT_STS_HOTDIE_IT_SHIFT 5
531#define INT_STS_PWRHOLD_IT_MASK 0x10
532#define INT_STS_PWRHOLD_IT_SHIFT 4
533#define INT_STS_PWRON_LP_IT_MASK 0x08
534#define INT_STS_PWRON_LP_IT_SHIFT 3
535#define INT_STS_PWRON_IT_MASK 0x04
536#define INT_STS_PWRON_IT_SHIFT 2
537#define INT_STS_VMBHI_IT_MASK 0x02
538#define INT_STS_VMBHI_IT_SHIFT 1
539#define INT_STS_VMBDCH_IT_MASK 0x01
540#define INT_STS_VMBDCH_IT_SHIFT 0
541
542
543/*Register INT_MSK (0x80) register.RegisterDescription */
544#define INT_MSK_RTC_PERIOD_IT_MSK_MASK 0x80
545#define INT_MSK_RTC_PERIOD_IT_MSK_SHIFT 7
546#define INT_MSK_RTC_ALARM_IT_MSK_MASK 0x40
547#define INT_MSK_RTC_ALARM_IT_MSK_SHIFT 6
548#define INT_MSK_HOTDIE_IT_MSK_MASK 0x20
549#define INT_MSK_HOTDIE_IT_MSK_SHIFT 5
550#define INT_MSK_PWRHOLD_IT_MSK_MASK 0x10
551#define INT_MSK_PWRHOLD_IT_MSK_SHIFT 4
552#define INT_MSK_PWRON_LP_IT_MSK_MASK 0x08
553#define INT_MSK_PWRON_LP_IT_MSK_SHIFT 3
554#define INT_MSK_PWRON_IT_MSK_MASK 0x04
555#define INT_MSK_PWRON_IT_MSK_SHIFT 2
556#define INT_MSK_VMBHI_IT_MSK_MASK 0x02
557#define INT_MSK_VMBHI_IT_MSK_SHIFT 1
558#define INT_MSK_VMBDCH_IT_MSK_MASK 0x01
559#define INT_MSK_VMBDCH_IT_MSK_SHIFT 0
560
561
562/*Register INT_STS2 (0x80) register.RegisterDescription */
563#define INT_STS2_GPIO3_F_IT_MASK 0x80
564#define INT_STS2_GPIO3_F_IT_SHIFT 7
565#define INT_STS2_GPIO3_R_IT_MASK 0x40
566#define INT_STS2_GPIO3_R_IT_SHIFT 6
567#define INT_STS2_GPIO2_F_IT_MASK 0x20
568#define INT_STS2_GPIO2_F_IT_SHIFT 5
569#define INT_STS2_GPIO2_R_IT_MASK 0x10
570#define INT_STS2_GPIO2_R_IT_SHIFT 4
571#define INT_STS2_GPIO1_F_IT_MASK 0x08
572#define INT_STS2_GPIO1_F_IT_SHIFT 3
573#define INT_STS2_GPIO1_R_IT_MASK 0x04
574#define INT_STS2_GPIO1_R_IT_SHIFT 2
575#define INT_STS2_GPIO0_F_IT_MASK 0x02
576#define INT_STS2_GPIO0_F_IT_SHIFT 1
577#define INT_STS2_GPIO0_R_IT_MASK 0x01
578#define INT_STS2_GPIO0_R_IT_SHIFT 0
579
580
581/*Register INT_MSK2 (0x80) register.RegisterDescription */
582#define INT_MSK2_GPIO3_F_IT_MSK_MASK 0x80
583#define INT_MSK2_GPIO3_F_IT_MSK_SHIFT 7
584#define INT_MSK2_GPIO3_R_IT_MSK_MASK 0x40
585#define INT_MSK2_GPIO3_R_IT_MSK_SHIFT 6
586#define INT_MSK2_GPIO2_F_IT_MSK_MASK 0x20
587#define INT_MSK2_GPIO2_F_IT_MSK_SHIFT 5
588#define INT_MSK2_GPIO2_R_IT_MSK_MASK 0x10
589#define INT_MSK2_GPIO2_R_IT_MSK_SHIFT 4
590#define INT_MSK2_GPIO1_F_IT_MSK_MASK 0x08
591#define INT_MSK2_GPIO1_F_IT_MSK_SHIFT 3
592#define INT_MSK2_GPIO1_R_IT_MSK_MASK 0x04
593#define INT_MSK2_GPIO1_R_IT_MSK_SHIFT 2
594#define INT_MSK2_GPIO0_F_IT_MSK_MASK 0x02
595#define INT_MSK2_GPIO0_F_IT_MSK_SHIFT 1
596#define INT_MSK2_GPIO0_R_IT_MSK_MASK 0x01
597#define INT_MSK2_GPIO0_R_IT_MSK_SHIFT 0
598
599
600/*Register INT_STS3 (0x80) register.RegisterDescription */
601#define INT_STS3_GPIO5_F_IT_MASK 0x08
602#define INT_STS3_GPIO5_F_IT_SHIFT 3
603#define INT_STS3_GPIO5_R_IT_MASK 0x04
604#define INT_STS3_GPIO5_R_IT_SHIFT 2
605#define INT_STS3_GPIO4_F_IT_MASK 0x02
606#define INT_STS3_GPIO4_F_IT_SHIFT 1
607#define INT_STS3_GPIO4_R_IT_MASK 0x01
608#define INT_STS3_GPIO4_R_IT_SHIFT 0
609
610
611/*Register INT_MSK3 (0x80) register.RegisterDescription */
612#define INT_MSK3_GPIO5_F_IT_MSK_MASK 0x08
613#define INT_MSK3_GPIO5_F_IT_MSK_SHIFT 3
614#define INT_MSK3_GPIO5_R_IT_MSK_MASK 0x04
615#define INT_MSK3_GPIO5_R_IT_MSK_SHIFT 2
616#define INT_MSK3_GPIO4_F_IT_MSK_MASK 0x02
617#define INT_MSK3_GPIO4_F_IT_MSK_SHIFT 1
618#define INT_MSK3_GPIO4_R_IT_MSK_MASK 0x01
619#define INT_MSK3_GPIO4_R_IT_MSK_SHIFT 0
620
621
622/*Register GPIO0 (0x80) register.RegisterDescription */
623#define GPIO0_GPIO_DEB_MASK 0x10
624#define GPIO0_GPIO_DEB_SHIFT 4
625#define GPIO0_GPIO_PUEN_MASK 0x08
626#define GPIO0_GPIO_PUEN_SHIFT 3
627#define GPIO0_GPIO_CFG_MASK 0x04
628#define GPIO0_GPIO_CFG_SHIFT 2
629#define GPIO0_GPIO_STS_MASK 0x02
630#define GPIO0_GPIO_STS_SHIFT 1
631#define GPIO0_GPIO_SET_MASK 0x01
632#define GPIO0_GPIO_SET_SHIFT 0
633
634
635/*Register GPIO1 (0x80) register.RegisterDescription */
636#define GPIO1_GPIO_DEB_MASK 0x10
637#define GPIO1_GPIO_DEB_SHIFT 4
638#define GPIO1_GPIO_PUEN_MASK 0x08
639#define GPIO1_GPIO_PUEN_SHIFT 3
640#define GPIO1_GPIO_CFG_MASK 0x04
641#define GPIO1_GPIO_CFG_SHIFT 2
642#define GPIO1_GPIO_STS_MASK 0x02
643#define GPIO1_GPIO_STS_SHIFT 1
644#define GPIO1_GPIO_SET_MASK 0x01
645#define GPIO1_GPIO_SET_SHIFT 0
646
647
648/*Register GPIO2 (0x80) register.RegisterDescription */
649#define GPIO2_GPIO_DEB_MASK 0x10
650#define GPIO2_GPIO_DEB_SHIFT 4
651#define GPIO2_GPIO_PUEN_MASK 0x08
652#define GPIO2_GPIO_PUEN_SHIFT 3
653#define GPIO2_GPIO_CFG_MASK 0x04
654#define GPIO2_GPIO_CFG_SHIFT 2
655#define GPIO2_GPIO_STS_MASK 0x02
656#define GPIO2_GPIO_STS_SHIFT 1
657#define GPIO2_GPIO_SET_MASK 0x01
658#define GPIO2_GPIO_SET_SHIFT 0
659
660
661/*Register GPIO3 (0x80) register.RegisterDescription */
662#define GPIO3_GPIO_DEB_MASK 0x10
663#define GPIO3_GPIO_DEB_SHIFT 4
664#define GPIO3_GPIO_PUEN_MASK 0x08
665#define GPIO3_GPIO_PUEN_SHIFT 3
666#define GPIO3_GPIO_CFG_MASK 0x04
667#define GPIO3_GPIO_CFG_SHIFT 2
668#define GPIO3_GPIO_STS_MASK 0x02
669#define GPIO3_GPIO_STS_SHIFT 1
670#define GPIO3_GPIO_SET_MASK 0x01
671#define GPIO3_GPIO_SET_SHIFT 0
672
673
674/*Register GPIO4 (0x80) register.RegisterDescription */
675#define GPIO4_GPIO_DEB_MASK 0x10
676#define GPIO4_GPIO_DEB_SHIFT 4
677#define GPIO4_GPIO_PUEN_MASK 0x08
678#define GPIO4_GPIO_PUEN_SHIFT 3
679#define GPIO4_GPIO_CFG_MASK 0x04
680#define GPIO4_GPIO_CFG_SHIFT 2
681#define GPIO4_GPIO_STS_MASK 0x02
682#define GPIO4_GPIO_STS_SHIFT 1
683#define GPIO4_GPIO_SET_MASK 0x01
684#define GPIO4_GPIO_SET_SHIFT 0
685
686
687/*Register GPIO5 (0x80) register.RegisterDescription */
688#define GPIO5_GPIO_DEB_MASK 0x10
689#define GPIO5_GPIO_DEB_SHIFT 4
690#define GPIO5_GPIO_PUEN_MASK 0x08
691#define GPIO5_GPIO_PUEN_SHIFT 3
692#define GPIO5_GPIO_CFG_MASK 0x04
693#define GPIO5_GPIO_CFG_SHIFT 2
694#define GPIO5_GPIO_STS_MASK 0x02
695#define GPIO5_GPIO_STS_SHIFT 1
696#define GPIO5_GPIO_SET_MASK 0x01
697#define GPIO5_GPIO_SET_SHIFT 0
698
699
700/*Register JTAGVERNUM (0x80) register.RegisterDescription */
701#define JTAGVERNUM_VERNUM_MASK 0x0F
702#define JTAGVERNUM_VERNUM_SHIFT 0
703
704
705/* IRQ Definitions */
706#define TPS65910_IRQ_VBAT_VMBDCH 0
707#define TPS65910_IRQ_VBAT_VMHI 1
708#define TPS65910_IRQ_PWRON 2
709#define TPS65910_IRQ_PWRON_LP 3
710#define TPS65910_IRQ_PWRHOLD 4
711#define TPS65910_IRQ_HOTDIE 5
712#define TPS65910_IRQ_RTC_ALARM 6
713#define TPS65910_IRQ_RTC_PERIOD 7
714#define TPS65910_IRQ_GPIO_R 8
715#define TPS65910_IRQ_GPIO_F 9
716#define TPS65910_NUM_IRQ 10
717
718/* GPIO Register Definitions */
719#define TPS65910_GPIO_DEB BIT(2)
720#define TPS65910_GPIO_PUEN BIT(3)
721#define TPS65910_GPIO_CFG BIT(2)
722#define TPS65910_GPIO_STS BIT(1)
723#define TPS65910_GPIO_SET BIT(0)
724
725/**
726 * struct tps65910_board
727 * Board platform data may be used to initialize regulators.
728 */
729
730struct tps65910_board {
Graeme Gregory2537df72011-05-02 16:19:52 -0500731 int gpio_base;
Graeme Gregorye3471bd2011-05-02 16:20:04 -0500732 int irq;
733 int irq_base;
Graeme Gregory27c67502011-05-02 16:19:46 -0500734 struct regulator_init_data *tps65910_pmic_init_data;
735};
736
737/**
738 * struct tps65910 - tps65910 sub-driver chip access routines
739 */
740
741struct tps65910 {
742 struct device *dev;
743 struct i2c_client *i2c_client;
744 struct mutex io_mutex;
745 int (*read)(struct tps65910 *tps65910, u8 reg, int size, void *dest);
746 int (*write)(struct tps65910 *tps65910, u8 reg, int size, void *src);
747
748 /* Client devices */
749 struct tps65910_pmic *pmic;
750 struct tps65910_rtc *rtc;
751 struct tps65910_power *power;
752
753 /* GPIO Handling */
754 struct gpio_chip gpio;
755
756 /* IRQ Handling */
757 struct mutex irq_lock;
758 int chip_irq;
759 int irq_base;
760 u16 irq_mask;
761};
762
763struct tps65910_platform_data {
Graeme Gregorye3471bd2011-05-02 16:20:04 -0500764 int irq;
Graeme Gregory27c67502011-05-02 16:19:46 -0500765 int irq_base;
766};
767
768int tps65910_set_bits(struct tps65910 *tps65910, u8 reg, u8 mask);
769int tps65910_clear_bits(struct tps65910 *tps65910, u8 reg, u8 mask);
Graeme Gregory2537df72011-05-02 16:19:52 -0500770void tps65910_gpio_init(struct tps65910 *tps65910, int gpio_base);
Graeme Gregorye3471bd2011-05-02 16:20:04 -0500771int tps65910_irq_init(struct tps65910 *tps65910, int irq,
772 struct tps65910_platform_data *pdata);
Graeme Gregory27c67502011-05-02 16:19:46 -0500773
774#endif /* __LINUX_MFD_TPS65910_H */