Abhijeet Dharmapurikar | 7b933c5 | 2012-08-23 15:51:58 -0700 | [diff] [blame] | 1 | /* Copyright (c) 2012, The Linux Foundation. All rights reserved. |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 2 | * |
| 3 | * This program is free software; you can redistribute it and/or modify |
| 4 | * it under the terms of the GNU General Public License version 2 and |
| 5 | * only version 2 as published by the Free Software Foundation. |
| 6 | * |
| 7 | * This program is distributed in the hope that it will be useful, |
| 8 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 9 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 10 | * GNU General Public License for more details. |
| 11 | * |
| 12 | */ |
| 13 | |
| 14 | #include <linux/kernel.h> |
| 15 | #include <linux/init.h> |
| 16 | #include <linux/module.h> |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 17 | #include <linux/kthread.h> |
| 18 | #include <linux/kobject.h> |
| 19 | #include <linux/ktime.h> |
| 20 | #include <linux/hrtimer.h> |
| 21 | #include <linux/slab.h> |
| 22 | #include <linux/spinlock.h> |
| 23 | #include <linux/stringify.h> |
| 24 | #include <linux/debugfs.h> |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 25 | #include <linux/msm_tsens.h> |
Steve Muckle | a9aac29 | 2012-11-02 15:41:00 -0700 | [diff] [blame] | 26 | #include <linux/platform_device.h> |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 27 | #include <asm/atomic.h> |
| 28 | #include <asm/page.h> |
| 29 | #include <mach/msm_dcvs.h> |
Abhijeet Dharmapurikar | 07cf2ff | 2012-09-13 19:05:13 -0700 | [diff] [blame] | 30 | #include <trace/events/mpdcvs_trace.h> |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 31 | |
| 32 | #define CORE_HANDLE_OFFSET (0xA0) |
| 33 | #define __err(f, ...) pr_err("MSM_DCVS: %s: " f, __func__, __VA_ARGS__) |
| 34 | #define __info(f, ...) pr_info("MSM_DCVS: %s: " f, __func__, __VA_ARGS__) |
| 35 | #define MAX_PENDING (5) |
| 36 | |
Steve Muckle | c1785c3 | 2012-11-13 14:27:43 -0800 | [diff] [blame] | 37 | #define CORE_FLAG_TEMP_UPDATE 0x1 |
| 38 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 39 | struct core_attribs { |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 40 | struct kobj_attribute freq_change_us; |
| 41 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 42 | struct kobj_attribute disable_pc_threshold; |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 43 | struct kobj_attribute em_win_size_min_us; |
| 44 | struct kobj_attribute em_win_size_max_us; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 45 | struct kobj_attribute em_max_util_pct; |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 46 | struct kobj_attribute group_id; |
| 47 | struct kobj_attribute max_freq_chg_time_us; |
| 48 | struct kobj_attribute slack_mode_dynamic; |
| 49 | struct kobj_attribute slack_time_min_us; |
| 50 | struct kobj_attribute slack_time_max_us; |
| 51 | struct kobj_attribute slack_weight_thresh_pct; |
Steve Muckle | 8d0782e | 2012-12-06 14:31:00 -0800 | [diff] [blame] | 52 | struct kobj_attribute ss_no_corr_below_freq; |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 53 | struct kobj_attribute ss_win_size_min_us; |
| 54 | struct kobj_attribute ss_win_size_max_us; |
| 55 | struct kobj_attribute ss_util_pct; |
| 56 | |
| 57 | struct kobj_attribute active_coeff_a; |
| 58 | struct kobj_attribute active_coeff_b; |
| 59 | struct kobj_attribute active_coeff_c; |
| 60 | struct kobj_attribute leakage_coeff_a; |
| 61 | struct kobj_attribute leakage_coeff_b; |
| 62 | struct kobj_attribute leakage_coeff_c; |
| 63 | struct kobj_attribute leakage_coeff_d; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 64 | |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 65 | struct kobj_attribute thermal_poll_ms; |
| 66 | |
Steve Muckle | 118f47b | 2012-10-17 16:09:37 -0700 | [diff] [blame] | 67 | struct kobj_attribute freq_tbl; |
Steve Muckle | 74da4a0 | 2012-11-28 16:29:46 -0800 | [diff] [blame] | 68 | struct kobj_attribute offset_tbl; |
Steve Muckle | 118f47b | 2012-10-17 16:09:37 -0700 | [diff] [blame] | 69 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 70 | struct attribute_group attrib_group; |
| 71 | }; |
| 72 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 73 | enum pending_freq_state { |
| 74 | /* |
| 75 | * used by the thread to check if pending_freq was updated while it was |
| 76 | * setting previous frequency - this is written to and used by the |
| 77 | * freq updating thread |
| 78 | */ |
| 79 | NO_OUTSTANDING_FREQ_CHANGE = 0, |
| 80 | |
| 81 | /* |
| 82 | * This request is set to indicate that the governor is stopped and no |
| 83 | * more frequency change requests are accepted untill it starts again. |
| 84 | * This is checked/used by the threads that want to change the freq |
| 85 | */ |
| 86 | STOP_FREQ_CHANGE = -1, |
| 87 | |
| 88 | /* |
| 89 | * Any other +ve value means that a freq change was requested and the |
| 90 | * thread has not gotten around to update it |
| 91 | * |
| 92 | * Any other -ve value means that this is the last freq change i.e. a |
| 93 | * freq change was requested but the thread has not run yet and |
| 94 | * meanwhile the governor was stopped. |
| 95 | */ |
| 96 | }; |
| 97 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 98 | struct dcvs_core { |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 99 | spinlock_t idle_state_change_lock; |
| 100 | /* 0 when not idle (busy) 1 when idle and -1 when governor starts and |
| 101 | * we dont know whether the next call is going to be idle enter or exit |
| 102 | */ |
| 103 | int idle_entered; |
| 104 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 105 | enum msm_dcvs_core_type type; |
| 106 | /* this is the number in each type for example cpu 0,1,2 and gpu 0,1 */ |
| 107 | int type_core_num; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 108 | char core_name[CORE_NAME_MAX]; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 109 | uint32_t actual_freq; |
| 110 | uint32_t freq_change_us; |
| 111 | |
| 112 | uint32_t max_time_us; /* core param */ |
| 113 | |
| 114 | struct msm_dcvs_algo_param algo_param; |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 115 | struct msm_dcvs_energy_curve_coeffs coeffs; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 116 | |
| 117 | /* private */ |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 118 | ktime_t time_start; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 119 | struct task_struct *task; |
| 120 | struct core_attribs attrib; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 121 | uint32_t dcvs_core_id; |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 122 | struct msm_dcvs_core_info *info; |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 123 | int sensor; |
Abhijeet Dharmapurikar | bbb52fe | 2012-08-31 20:31:16 -0700 | [diff] [blame] | 124 | wait_queue_head_t wait_q; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 125 | |
| 126 | int (*set_frequency)(int type_core_num, unsigned int freq); |
| 127 | unsigned int (*get_frequency)(int type_core_num); |
| 128 | int (*idle_enable)(int type_core_num, |
Abhijeet Dharmapurikar | 6e9b34f | 2012-09-10 16:03:39 -0700 | [diff] [blame] | 129 | enum msm_core_control_event event); |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 130 | int (*set_floor_frequency)(int type_core_num, unsigned int freq); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 131 | |
| 132 | spinlock_t pending_freq_lock; |
| 133 | int pending_freq; |
| 134 | |
| 135 | struct hrtimer slack_timer; |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 136 | struct delayed_work temperature_work; |
Steve Muckle | c1785c3 | 2012-11-13 14:27:43 -0800 | [diff] [blame] | 137 | int flags; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 138 | }; |
| 139 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 140 | static int msm_dcvs_enabled = 1; |
| 141 | module_param_named(enable, msm_dcvs_enabled, int, S_IRUGO | S_IWUSR | S_IWGRP); |
| 142 | |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 143 | static struct dentry *debugfs_base; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 144 | |
| 145 | static struct dcvs_core core_list[CORES_MAX]; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 146 | |
| 147 | static struct kobject *cores_kobj; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 148 | |
Steve Muckle | a9aac29 | 2012-11-02 15:41:00 -0700 | [diff] [blame] | 149 | #define DCVS_MAX_NUM_FREQS 15 |
| 150 | static struct msm_dcvs_freq_entry cpu_freq_tbl[DCVS_MAX_NUM_FREQS]; |
| 151 | static unsigned num_cpu_freqs; |
| 152 | static struct msm_dcvs_platform_data *dcvs_pdata; |
| 153 | |
Steve Muckle | 520b3f2 | 2012-12-06 14:34:38 -0800 | [diff] [blame^] | 154 | static DEFINE_MUTEX(param_update_mutex); |
Steve Muckle | 43a980c | 2012-11-19 16:38:55 -0800 | [diff] [blame] | 155 | static DEFINE_MUTEX(gpu_floor_mutex); |
| 156 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 157 | static void force_stop_slack_timer(struct dcvs_core *core) |
| 158 | { |
| 159 | unsigned long flags; |
| 160 | |
| 161 | spin_lock_irqsave(&core->idle_state_change_lock, flags); |
| 162 | hrtimer_cancel(&core->slack_timer); |
| 163 | spin_unlock_irqrestore(&core->idle_state_change_lock, flags); |
| 164 | } |
| 165 | |
Abhijeet Dharmapurikar | 8d843b3 | 2012-09-13 18:33:20 -0700 | [diff] [blame] | 166 | static void force_start_slack_timer(struct dcvs_core *core, int slack_us) |
| 167 | { |
| 168 | unsigned long flags; |
| 169 | int ret; |
| 170 | |
| 171 | spin_lock_irqsave(&core->idle_state_change_lock, flags); |
| 172 | |
| 173 | /* |
| 174 | * only start the timer if governor is not stopped |
| 175 | */ |
| 176 | if (slack_us != 0) { |
| 177 | ret = hrtimer_start(&core->slack_timer, |
| 178 | ktime_set(0, slack_us * 1000), |
| 179 | HRTIMER_MODE_REL_PINNED); |
| 180 | if (ret) { |
| 181 | pr_err("%s Failed to start timer ret = %d\n", |
| 182 | core->core_name, ret); |
| 183 | } |
| 184 | } |
| 185 | |
| 186 | spin_unlock_irqrestore(&core->idle_state_change_lock, flags); |
| 187 | } |
| 188 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 189 | static void stop_slack_timer(struct dcvs_core *core) |
| 190 | { |
| 191 | unsigned long flags; |
| 192 | |
| 193 | spin_lock_irqsave(&core->idle_state_change_lock, flags); |
| 194 | /* err only for cpu type's GPU's can do idle exit consecutively */ |
| 195 | if (core->idle_entered == 1 && !(core->dcvs_core_id >= GPU_OFFSET)) |
| 196 | __err("%s trying to reenter idle", core->core_name); |
| 197 | core->idle_entered = 1; |
| 198 | hrtimer_cancel(&core->slack_timer); |
| 199 | core->idle_entered = 1; |
| 200 | spin_unlock_irqrestore(&core->idle_state_change_lock, flags); |
| 201 | } |
| 202 | |
| 203 | static void start_slack_timer(struct dcvs_core *core, int slack_us) |
| 204 | { |
| 205 | unsigned long flags1, flags2; |
| 206 | int ret; |
| 207 | |
| 208 | spin_lock_irqsave(&core->idle_state_change_lock, flags2); |
| 209 | |
| 210 | spin_lock_irqsave(&core->pending_freq_lock, flags1); |
| 211 | |
| 212 | /* err only for cpu type's GPU's can do idle enter consecutively */ |
| 213 | if (core->idle_entered == 0 && !(core->dcvs_core_id >= GPU_OFFSET)) |
| 214 | __err("%s trying to reexit idle", core->core_name); |
| 215 | core->idle_entered = 0; |
| 216 | /* |
| 217 | * only start the timer if governor is not stopped |
| 218 | */ |
| 219 | if (slack_us != 0 |
| 220 | && !(core->pending_freq < NO_OUTSTANDING_FREQ_CHANGE)) { |
| 221 | ret = hrtimer_start(&core->slack_timer, |
| 222 | ktime_set(0, slack_us * 1000), |
| 223 | HRTIMER_MODE_REL_PINNED); |
| 224 | if (ret) { |
| 225 | pr_err("%s Failed to start timer ret = %d\n", |
| 226 | core->core_name, ret); |
| 227 | } |
| 228 | } |
| 229 | spin_unlock_irqrestore(&core->pending_freq_lock, flags1); |
| 230 | |
| 231 | spin_unlock_irqrestore(&core->idle_state_change_lock, flags2); |
| 232 | } |
| 233 | |
| 234 | static void restart_slack_timer(struct dcvs_core *core, int slack_us) |
| 235 | { |
| 236 | unsigned long flags1, flags2; |
| 237 | int ret; |
| 238 | |
| 239 | spin_lock_irqsave(&core->idle_state_change_lock, flags2); |
| 240 | |
| 241 | hrtimer_cancel(&core->slack_timer); |
| 242 | |
| 243 | spin_lock_irqsave(&core->pending_freq_lock, flags1); |
| 244 | |
| 245 | /* |
| 246 | * only start the timer if idle is not entered |
| 247 | * and governor is not stopped |
| 248 | */ |
| 249 | if (slack_us != 0 && (core->idle_entered != 1) |
| 250 | && !(core->pending_freq < NO_OUTSTANDING_FREQ_CHANGE)) { |
| 251 | ret = hrtimer_start(&core->slack_timer, |
| 252 | ktime_set(0, slack_us * 1000), |
| 253 | HRTIMER_MODE_REL_PINNED); |
| 254 | if (ret) { |
| 255 | pr_err("%s Failed to start timer ret = %d\n", |
| 256 | core->core_name, ret); |
| 257 | } |
| 258 | } |
| 259 | spin_unlock_irqrestore(&core->pending_freq_lock, flags1); |
| 260 | spin_unlock_irqrestore(&core->idle_state_change_lock, flags2); |
| 261 | } |
| 262 | |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 263 | void msm_dcvs_apply_gpu_floor(unsigned long cpu_freq) |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 264 | { |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 265 | static unsigned long curr_cpu0_freq; |
| 266 | unsigned long gpu_floor_freq = 0; |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 267 | struct dcvs_core *gpu; |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 268 | int i; |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 269 | |
| 270 | if (!dcvs_pdata) |
| 271 | return; |
| 272 | |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 273 | mutex_lock(&gpu_floor_mutex); |
| 274 | |
| 275 | if (cpu_freq) |
| 276 | curr_cpu0_freq = cpu_freq; |
| 277 | |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 278 | for (i = 0; i < dcvs_pdata->num_sync_rules; i++) |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 279 | if (curr_cpu0_freq > dcvs_pdata->sync_rules[i].cpu_khz) { |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 280 | gpu_floor_freq = |
| 281 | dcvs_pdata->sync_rules[i].gpu_floor_khz; |
| 282 | break; |
| 283 | } |
| 284 | |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 285 | if (num_online_cpus() > 1) |
| 286 | gpu_floor_freq = max(gpu_floor_freq, |
| 287 | dcvs_pdata->gpu_max_nom_khz); |
| 288 | |
| 289 | if (!gpu_floor_freq) { |
| 290 | mutex_unlock(&gpu_floor_mutex); |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 291 | return; |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 292 | } |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 293 | |
| 294 | for (i = GPU_OFFSET; i < CORES_MAX; i++) { |
| 295 | gpu = &core_list[i]; |
| 296 | if (gpu->dcvs_core_id == -1) |
| 297 | continue; |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 298 | |
Steve Muckle | 43a980c | 2012-11-19 16:38:55 -0800 | [diff] [blame] | 299 | if (gpu->pending_freq != STOP_FREQ_CHANGE && |
Steve Muckle | a46930c | 2012-11-28 17:00:29 -0800 | [diff] [blame] | 300 | gpu->set_floor_frequency) { |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 301 | gpu->set_floor_frequency(gpu->type_core_num, |
| 302 | gpu_floor_freq); |
Steve Muckle | a46930c | 2012-11-28 17:00:29 -0800 | [diff] [blame] | 303 | /* TZ will know about a freq change (if any) |
| 304 | * at next idle exit. */ |
| 305 | gpu->actual_freq = |
| 306 | gpu->get_frequency(gpu->type_core_num); |
| 307 | } |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 308 | } |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 309 | |
| 310 | mutex_unlock(&gpu_floor_mutex); |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 311 | } |
| 312 | |
Steve Muckle | 520b3f2 | 2012-12-06 14:34:38 -0800 | [diff] [blame^] | 313 | static void check_power_collapse_modes(struct dcvs_core *core) |
| 314 | { |
| 315 | struct msm_dcvs_algo_param *params; |
| 316 | |
| 317 | params = &core_list[CPU_OFFSET + num_online_cpus() - 1].algo_param; |
| 318 | |
| 319 | if (core->actual_freq >= params->disable_pc_threshold) |
| 320 | core->idle_enable(core->type_core_num, |
| 321 | MSM_DCVS_DISABLE_HIGH_LATENCY_MODES); |
| 322 | else |
| 323 | core->idle_enable(core->type_core_num, |
| 324 | MSM_DCVS_ENABLE_HIGH_LATENCY_MODES); |
| 325 | } |
| 326 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 327 | static int __msm_dcvs_change_freq(struct dcvs_core *core) |
| 328 | { |
| 329 | int ret = 0; |
| 330 | unsigned long flags = 0; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 331 | int requested_freq = 0; |
| 332 | ktime_t time_start; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 333 | uint32_t slack_us = 0; |
| 334 | uint32_t ret1 = 0; |
| 335 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 336 | spin_lock_irqsave(&core->pending_freq_lock, flags); |
Steve Muckle | 80e0b7b | 2012-11-19 15:46:39 -0800 | [diff] [blame] | 337 | if (core->pending_freq == STOP_FREQ_CHANGE) |
| 338 | goto out; |
Abhijeet Dharmapurikar | 584187d | 2012-08-31 19:36:08 -0700 | [diff] [blame] | 339 | repeat: |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 340 | BUG_ON(!core->pending_freq); |
Abhijeet Dharmapurikar | 584187d | 2012-08-31 19:36:08 -0700 | [diff] [blame] | 341 | |
| 342 | requested_freq = core->pending_freq; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 343 | time_start = core->time_start; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 344 | core->time_start = ns_to_ktime(0); |
| 345 | |
Steve Muckle | 80e0b7b | 2012-11-19 15:46:39 -0800 | [diff] [blame] | 346 | core->pending_freq = NO_OUTSTANDING_FREQ_CHANGE; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 347 | |
Abhijeet Dharmapurikar | 584187d | 2012-08-31 19:36:08 -0700 | [diff] [blame] | 348 | if (requested_freq == core->actual_freq) |
| 349 | goto out; |
| 350 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 351 | spin_unlock_irqrestore(&core->pending_freq_lock, flags); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 352 | |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 353 | if (core->type == MSM_DCVS_CORE_TYPE_CPU && |
| 354 | core->type_core_num == 0) |
Steve Muckle | 28ddcdd | 2012-11-21 10:12:39 -0800 | [diff] [blame] | 355 | msm_dcvs_apply_gpu_floor(requested_freq); |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 356 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 357 | /** |
| 358 | * Call the frequency sink driver to change the frequency |
| 359 | * We will need to get back the actual frequency in KHz and |
| 360 | * the record the time taken to change it. |
| 361 | */ |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 362 | ret = core->set_frequency(core->type_core_num, requested_freq); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 363 | if (ret <= 0) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 364 | __err("Core %s failed to set freq %u\n", |
| 365 | core->core_name, requested_freq); |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 366 | /* continue to call TZ to get updated slack timer */ |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 367 | else |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 368 | core->actual_freq = ret; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 369 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 370 | core->freq_change_us = (uint32_t)ktime_to_us( |
| 371 | ktime_sub(ktime_get(), time_start)); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 372 | |
Steve Muckle | 520b3f2 | 2012-12-06 14:34:38 -0800 | [diff] [blame^] | 373 | mutex_lock(¶m_update_mutex); |
| 374 | check_power_collapse_modes(core); |
| 375 | mutex_unlock(¶m_update_mutex); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 376 | |
| 377 | /** |
| 378 | * Update algorithm with new freq and time taken to change |
| 379 | * to this frequency and that will get us the new slack |
| 380 | * timer |
| 381 | */ |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 382 | ret = msm_dcvs_scm_event(core->dcvs_core_id, |
| 383 | MSM_DCVS_SCM_CLOCK_FREQ_UPDATE, |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 384 | core->actual_freq, core->freq_change_us, |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 385 | &slack_us, &ret1); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 386 | if (ret) { |
| 387 | __err("Error sending core (%s) dcvs_core_id = %d freq change (%u) reqfreq = %d slack_us=%d ret = %d\n", |
| 388 | core->core_name, core->dcvs_core_id, |
| 389 | core->actual_freq, requested_freq, |
| 390 | slack_us, ret); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 391 | } |
| 392 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 393 | /* TODO confirm that we get a valid freq from SM even when the above |
| 394 | * FREQ_UPDATE fails |
| 395 | */ |
| 396 | restart_slack_timer(core, slack_us); |
| 397 | spin_lock_irqsave(&core->pending_freq_lock, flags); |
| 398 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 399 | /** |
| 400 | * By the time we are done with freq changes, we could be asked to |
| 401 | * change again. Check before exiting. |
| 402 | */ |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 403 | if (core->pending_freq != NO_OUTSTANDING_FREQ_CHANGE |
| 404 | && core->pending_freq != STOP_FREQ_CHANGE) { |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 405 | goto repeat; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 406 | } |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 407 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 408 | out: /* should always be jumped to with the spin_lock held */ |
| 409 | spin_unlock_irqrestore(&core->pending_freq_lock, flags); |
Abhijeet Dharmapurikar | 584187d | 2012-08-31 19:36:08 -0700 | [diff] [blame] | 410 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 411 | return ret; |
| 412 | } |
| 413 | |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 414 | static void msm_dcvs_report_temp_work(struct work_struct *work) |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 415 | { |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 416 | struct dcvs_core *core = container_of(work, |
| 417 | struct dcvs_core, |
| 418 | temperature_work.work); |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 419 | struct msm_dcvs_core_info *info = core->info; |
| 420 | struct tsens_device tsens_dev; |
| 421 | int ret; |
| 422 | unsigned long temp = 0; |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 423 | int interval_ms; |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 424 | |
Steve Muckle | c1785c3 | 2012-11-13 14:27:43 -0800 | [diff] [blame] | 425 | if (!(core->flags & CORE_FLAG_TEMP_UPDATE)) |
| 426 | return; |
| 427 | |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 428 | tsens_dev.sensor_num = core->sensor; |
| 429 | ret = tsens_get_temp(&tsens_dev, &temp); |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 430 | if (!temp) { |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 431 | tsens_dev.sensor_num = 0; |
| 432 | ret = tsens_get_temp(&tsens_dev, &temp); |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 433 | if (!temp) |
| 434 | goto out; |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 435 | } |
| 436 | |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 437 | if (temp == info->power_param.current_temp) |
| 438 | goto out; |
| 439 | info->power_param.current_temp = temp; |
| 440 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 441 | ret = msm_dcvs_scm_set_power_params(core->dcvs_core_id, |
| 442 | &info->power_param, |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 443 | &info->freq_tbl[0], &core->coeffs); |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 444 | out: |
| 445 | if (info->thermal_poll_ms == 0) |
| 446 | interval_ms = 60000; |
| 447 | else if (info->thermal_poll_ms < 1000) |
| 448 | interval_ms = 1000; |
| 449 | else |
| 450 | interval_ms = info->thermal_poll_ms; |
| 451 | |
| 452 | schedule_delayed_work(&core->temperature_work, |
| 453 | msecs_to_jiffies(interval_ms)); |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 454 | } |
| 455 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 456 | static int msm_dcvs_do_freq(void *data) |
| 457 | { |
| 458 | struct dcvs_core *core = (struct dcvs_core *)data; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 459 | |
| 460 | while (!kthread_should_stop()) { |
Abhijeet Dharmapurikar | bbb52fe | 2012-08-31 20:31:16 -0700 | [diff] [blame] | 461 | wait_event(core->wait_q, !(core->pending_freq == 0 || |
| 462 | core->pending_freq == -1) || |
| 463 | kthread_should_stop()); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 464 | |
| 465 | if (kthread_should_stop()) |
| 466 | break; |
| 467 | |
Abhijeet Dharmapurikar | bbb52fe | 2012-08-31 20:31:16 -0700 | [diff] [blame] | 468 | __msm_dcvs_change_freq(core); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 469 | } |
| 470 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 471 | return 0; |
| 472 | } |
| 473 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 474 | /* freq_pending_lock should be held */ |
| 475 | static void request_freq_change(struct dcvs_core *core, int new_freq) |
| 476 | { |
| 477 | if (new_freq == NO_OUTSTANDING_FREQ_CHANGE) { |
| 478 | if (core->pending_freq != STOP_FREQ_CHANGE) { |
| 479 | __err("%s gov started with earlier pending freq %d\n", |
| 480 | core->core_name, core->pending_freq); |
| 481 | } |
| 482 | core->pending_freq = NO_OUTSTANDING_FREQ_CHANGE; |
| 483 | return; |
| 484 | } |
| 485 | |
| 486 | if (new_freq == STOP_FREQ_CHANGE) { |
Steve Muckle | 80e0b7b | 2012-11-19 15:46:39 -0800 | [diff] [blame] | 487 | core->pending_freq = STOP_FREQ_CHANGE; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 488 | return; |
| 489 | } |
| 490 | |
| 491 | if (core->pending_freq < 0) { |
| 492 | /* a value less than 0 means that the governor has stopped |
| 493 | * and no more freq changes should be requested |
| 494 | */ |
| 495 | return; |
| 496 | } |
| 497 | |
| 498 | if (core->actual_freq != new_freq && core->pending_freq != new_freq) { |
| 499 | core->pending_freq = new_freq; |
| 500 | core->time_start = ktime_get(); |
| 501 | wake_up(&core->wait_q); |
| 502 | } |
| 503 | } |
| 504 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 505 | static int msm_dcvs_update_freq(struct dcvs_core *core, |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 506 | enum msm_dcvs_scm_event event, uint32_t param0, |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 507 | uint32_t *ret1) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 508 | { |
| 509 | int ret = 0; |
| 510 | unsigned long flags = 0; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 511 | uint32_t new_freq = -EINVAL; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 512 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 513 | spin_lock_irqsave(&core->pending_freq_lock, flags); |
| 514 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 515 | ret = msm_dcvs_scm_event(core->dcvs_core_id, event, param0, |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 516 | core->actual_freq, &new_freq, ret1); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 517 | if (ret) { |
Jeff Ohlstein | 4aa4a2b | 2012-06-28 19:03:49 -0700 | [diff] [blame] | 518 | if (ret == -13) |
| 519 | ret = 0; |
| 520 | else |
| 521 | __err("Error (%d) sending SCM event %d for core %s\n", |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 522 | ret, event, core->core_name); |
Abhijeet Dharmapurikar | 584187d | 2012-08-31 19:36:08 -0700 | [diff] [blame] | 523 | goto out; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 524 | } |
| 525 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 526 | if (new_freq == 0) { |
| 527 | /* |
| 528 | * sometimes TZ gives us a 0 freq back, |
| 529 | * do not queue up a request |
| 530 | */ |
| 531 | goto out; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 532 | } |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 533 | |
| 534 | request_freq_change(core, new_freq); |
| 535 | |
Abhijeet Dharmapurikar | 584187d | 2012-08-31 19:36:08 -0700 | [diff] [blame] | 536 | out: |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 537 | spin_unlock_irqrestore(&core->pending_freq_lock, flags); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 538 | |
| 539 | return ret; |
| 540 | } |
| 541 | |
| 542 | static enum hrtimer_restart msm_dcvs_core_slack_timer(struct hrtimer *timer) |
| 543 | { |
| 544 | int ret = 0; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 545 | struct dcvs_core *core = container_of(timer, |
| 546 | struct dcvs_core, slack_timer); |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 547 | uint32_t ret1; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 548 | |
Abhijeet Dharmapurikar | 07cf2ff | 2012-09-13 19:05:13 -0700 | [diff] [blame] | 549 | trace_printk("dcvs: Slack timer fired for core=%s\n", core->core_name); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 550 | /** |
| 551 | * Timer expired, notify TZ |
| 552 | * Dont care about the third arg. |
| 553 | */ |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 554 | ret = msm_dcvs_update_freq(core, MSM_DCVS_SCM_QOS_TIMER_EXPIRED, 0, |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 555 | &ret1); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 556 | if (ret) |
| 557 | __err("Timer expired for core %s but failed to notify.\n", |
| 558 | core->core_name); |
| 559 | |
| 560 | return HRTIMER_NORESTART; |
| 561 | } |
| 562 | |
Steve Muckle | 388cc2e | 2012-11-21 15:47:15 -0800 | [diff] [blame] | 563 | int msm_dcvs_update_algo_params(void) |
| 564 | { |
| 565 | static struct msm_dcvs_algo_param curr_params; |
Steve Muckle | 388cc2e | 2012-11-21 15:47:15 -0800 | [diff] [blame] | 566 | struct msm_dcvs_algo_param *new_params; |
| 567 | int cpu, ret = 0; |
| 568 | |
| 569 | mutex_lock(¶m_update_mutex); |
| 570 | new_params = &core_list[CPU_OFFSET + num_online_cpus() - 1].algo_param; |
| 571 | |
| 572 | if (memcmp(&curr_params, new_params, |
| 573 | sizeof(struct msm_dcvs_algo_param))) { |
| 574 | for_each_possible_cpu(cpu) { |
Steve Muckle | 520b3f2 | 2012-12-06 14:34:38 -0800 | [diff] [blame^] | 575 | struct dcvs_core *core = &core_list[CPU_OFFSET + cpu]; |
Steve Muckle | 388cc2e | 2012-11-21 15:47:15 -0800 | [diff] [blame] | 576 | ret = msm_dcvs_scm_set_algo_params(CPU_OFFSET + cpu, |
| 577 | new_params); |
| 578 | if (ret) { |
| 579 | pr_err("scm set algo params failed on cpu %d, ret %d\n", |
| 580 | cpu, ret); |
| 581 | mutex_unlock(¶m_update_mutex); |
| 582 | return ret; |
| 583 | } |
Steve Muckle | 520b3f2 | 2012-12-06 14:34:38 -0800 | [diff] [blame^] | 584 | check_power_collapse_modes(core); |
Steve Muckle | 388cc2e | 2012-11-21 15:47:15 -0800 | [diff] [blame] | 585 | } |
| 586 | memcpy(&curr_params, new_params, |
| 587 | sizeof(struct msm_dcvs_algo_param)); |
| 588 | } |
| 589 | |
| 590 | mutex_unlock(¶m_update_mutex); |
| 591 | return ret; |
| 592 | } |
| 593 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 594 | /* Helper functions and macros for sysfs nodes for a core */ |
| 595 | #define CORE_FROM_ATTRIBS(attr, name) \ |
| 596 | container_of(container_of(attr, struct core_attribs, name), \ |
| 597 | struct dcvs_core, attrib); |
| 598 | |
| 599 | #define DCVS_PARAM_SHOW(_name, v) \ |
| 600 | static ssize_t msm_dcvs_attr_##_name##_show(struct kobject *kobj, \ |
| 601 | struct kobj_attribute *attr, char *buf) \ |
| 602 | { \ |
| 603 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, _name); \ |
| 604 | return snprintf(buf, PAGE_SIZE, "%d\n", v); \ |
| 605 | } |
| 606 | |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 607 | #define DCVS_PARAM_STORE(_name) \ |
| 608 | static ssize_t msm_dcvs_attr_##_name##_show(struct kobject *kobj,\ |
| 609 | struct kobj_attribute *attr, char *buf) \ |
| 610 | { \ |
| 611 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, _name); \ |
| 612 | return snprintf(buf, PAGE_SIZE, "%d\n", core->info->_name); \ |
| 613 | } \ |
| 614 | static ssize_t msm_dcvs_attr_##_name##_store(struct kobject *kobj, \ |
| 615 | struct kobj_attribute *attr, const char *buf, size_t count) \ |
| 616 | { \ |
| 617 | int ret = 0; \ |
| 618 | uint32_t val = 0; \ |
| 619 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, _name); \ |
| 620 | ret = kstrtouint(buf, 10, &val); \ |
| 621 | if (ret) { \ |
| 622 | __err("Invalid input %s for %s\n", buf, __stringify(_name));\ |
| 623 | } else { \ |
| 624 | core->info->_name = val; \ |
| 625 | } \ |
| 626 | return count; \ |
| 627 | } |
| 628 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 629 | #define DCVS_ALGO_PARAM(_name) \ |
| 630 | static ssize_t msm_dcvs_attr_##_name##_show(struct kobject *kobj,\ |
| 631 | struct kobj_attribute *attr, char *buf) \ |
| 632 | { \ |
| 633 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, _name); \ |
| 634 | return snprintf(buf, PAGE_SIZE, "%d\n", core->algo_param._name); \ |
| 635 | } \ |
| 636 | static ssize_t msm_dcvs_attr_##_name##_store(struct kobject *kobj, \ |
| 637 | struct kobj_attribute *attr, const char *buf, size_t count) \ |
| 638 | { \ |
| 639 | int ret = 0; \ |
| 640 | uint32_t val = 0; \ |
| 641 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, _name); \ |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 642 | ret = kstrtouint(buf, 10, &val); \ |
| 643 | if (ret) { \ |
| 644 | __err("Invalid input %s for %s\n", buf, __stringify(_name));\ |
| 645 | } else { \ |
| 646 | uint32_t old_val = core->algo_param._name; \ |
| 647 | core->algo_param._name = val; \ |
Steve Muckle | 388cc2e | 2012-11-21 15:47:15 -0800 | [diff] [blame] | 648 | ret = msm_dcvs_update_algo_params(); \ |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 649 | if (ret) { \ |
| 650 | core->algo_param._name = old_val; \ |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 651 | } \ |
| 652 | } \ |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 653 | return count; \ |
| 654 | } |
| 655 | |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 656 | #define DCVS_ENERGY_PARAM(_name) \ |
| 657 | static ssize_t msm_dcvs_attr_##_name##_show(struct kobject *kobj,\ |
| 658 | struct kobj_attribute *attr, char *buf) \ |
| 659 | { \ |
| 660 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, _name); \ |
| 661 | return snprintf(buf, PAGE_SIZE, "%d\n", core->coeffs._name); \ |
| 662 | } \ |
| 663 | static ssize_t msm_dcvs_attr_##_name##_store(struct kobject *kobj, \ |
| 664 | struct kobj_attribute *attr, const char *buf, size_t count) \ |
| 665 | { \ |
| 666 | int ret = 0; \ |
| 667 | int32_t val = 0; \ |
| 668 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, _name); \ |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 669 | ret = kstrtoint(buf, 10, &val); \ |
| 670 | if (ret) { \ |
| 671 | __err("Invalid input %s for %s\n", buf, __stringify(_name));\ |
| 672 | } else { \ |
| 673 | int32_t old_val = core->coeffs._name; \ |
| 674 | core->coeffs._name = val; \ |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 675 | ret = msm_dcvs_scm_set_power_params(core->dcvs_core_id, \ |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 676 | &core->info->power_param, &core->info->freq_tbl[0], \ |
| 677 | &core->coeffs); \ |
| 678 | if (ret) { \ |
| 679 | core->coeffs._name = old_val; \ |
| 680 | __err("Error(%d) in setting %d for coeffs param %s\n",\ |
| 681 | ret, val, __stringify(_name)); \ |
| 682 | } \ |
| 683 | } \ |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 684 | return count; \ |
| 685 | } |
| 686 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 687 | #define DCVS_RO_ATTRIB(i, _name) \ |
| 688 | core->attrib._name.attr.name = __stringify(_name); \ |
| 689 | core->attrib._name.attr.mode = S_IRUGO; \ |
| 690 | core->attrib._name.show = msm_dcvs_attr_##_name##_show; \ |
| 691 | core->attrib._name.store = NULL; \ |
| 692 | core->attrib.attrib_group.attrs[i] = &core->attrib._name.attr; |
| 693 | |
| 694 | #define DCVS_RW_ATTRIB(i, _name) \ |
| 695 | core->attrib._name.attr.name = __stringify(_name); \ |
| 696 | core->attrib._name.attr.mode = S_IRUGO | S_IWUSR; \ |
| 697 | core->attrib._name.show = msm_dcvs_attr_##_name##_show; \ |
| 698 | core->attrib._name.store = msm_dcvs_attr_##_name##_store; \ |
| 699 | core->attrib.attrib_group.attrs[i] = &core->attrib._name.attr; |
| 700 | |
| 701 | /** |
| 702 | * Function declarations for different attributes. |
| 703 | * Gets used when setting the attribute show and store parameters. |
| 704 | */ |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 705 | DCVS_PARAM_SHOW(freq_change_us, (core->freq_change_us)) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 706 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 707 | DCVS_ALGO_PARAM(disable_pc_threshold) |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 708 | DCVS_ALGO_PARAM(em_win_size_min_us) |
| 709 | DCVS_ALGO_PARAM(em_win_size_max_us) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 710 | DCVS_ALGO_PARAM(em_max_util_pct) |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 711 | DCVS_ALGO_PARAM(group_id) |
| 712 | DCVS_ALGO_PARAM(max_freq_chg_time_us) |
| 713 | DCVS_ALGO_PARAM(slack_mode_dynamic) |
| 714 | DCVS_ALGO_PARAM(slack_time_min_us) |
| 715 | DCVS_ALGO_PARAM(slack_time_max_us) |
| 716 | DCVS_ALGO_PARAM(slack_weight_thresh_pct) |
Steve Muckle | 8d0782e | 2012-12-06 14:31:00 -0800 | [diff] [blame] | 717 | DCVS_ALGO_PARAM(ss_no_corr_below_freq) |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 718 | DCVS_ALGO_PARAM(ss_win_size_min_us) |
| 719 | DCVS_ALGO_PARAM(ss_win_size_max_us) |
| 720 | DCVS_ALGO_PARAM(ss_util_pct) |
| 721 | |
| 722 | DCVS_ENERGY_PARAM(active_coeff_a) |
| 723 | DCVS_ENERGY_PARAM(active_coeff_b) |
| 724 | DCVS_ENERGY_PARAM(active_coeff_c) |
| 725 | DCVS_ENERGY_PARAM(leakage_coeff_a) |
| 726 | DCVS_ENERGY_PARAM(leakage_coeff_b) |
| 727 | DCVS_ENERGY_PARAM(leakage_coeff_c) |
| 728 | DCVS_ENERGY_PARAM(leakage_coeff_d) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 729 | |
Abhijeet Dharmapurikar | 19cf474 | 2012-09-13 11:11:54 -0700 | [diff] [blame] | 730 | DCVS_PARAM_STORE(thermal_poll_ms) |
| 731 | |
Steve Muckle | 74da4a0 | 2012-11-28 16:29:46 -0800 | [diff] [blame] | 732 | static ssize_t msm_dcvs_attr_offset_tbl_show(struct kobject *kobj, |
| 733 | struct kobj_attribute *attr, |
| 734 | char *buf) |
| 735 | { |
| 736 | struct msm_dcvs_freq_entry *freq_tbl; |
| 737 | char *buf_idx = buf; |
| 738 | int i, len; |
| 739 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, offset_tbl); |
| 740 | |
| 741 | freq_tbl = core->info->freq_tbl; |
| 742 | *buf_idx = '\0'; |
| 743 | |
| 744 | /* limit the number of frequencies we will print into |
| 745 | * the PAGE_SIZE sysfs show buffer. */ |
| 746 | if (core->info->power_param.num_freq > 64) |
| 747 | return 0; |
| 748 | |
| 749 | for (i = 0; i < core->info->power_param.num_freq; i++) { |
| 750 | len = snprintf(buf_idx, 30, "%7d %7d %7d\n", |
| 751 | freq_tbl[i].freq, |
| 752 | freq_tbl[i].active_energy_offset, |
| 753 | freq_tbl[i].leakage_energy_offset); |
| 754 | /* buf_idx always points at terminating null */ |
| 755 | buf_idx += len; |
| 756 | } |
| 757 | return buf_idx - buf; |
| 758 | } |
| 759 | |
| 760 | static ssize_t msm_dcvs_attr_offset_tbl_store(struct kobject *kobj, |
| 761 | struct kobj_attribute *attr, |
| 762 | const char *buf, |
| 763 | size_t count) |
| 764 | { |
| 765 | struct msm_dcvs_freq_entry *freq_tbl; |
| 766 | uint32_t freq, active_energy_offset, leakage_energy_offset; |
| 767 | int i, ret; |
| 768 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, offset_tbl); |
| 769 | |
| 770 | freq_tbl = core->info->freq_tbl; |
| 771 | |
| 772 | ret = sscanf(buf, "%u %u %u", |
| 773 | &freq, &active_energy_offset, &leakage_energy_offset); |
| 774 | if (ret != 3) { |
| 775 | __err("Invalid input %s for offset_tbl\n", buf); |
| 776 | return count; |
| 777 | } |
| 778 | |
| 779 | for (i = 0; i < core->info->power_param.num_freq; i++) |
| 780 | if (freq_tbl[i].freq == freq) { |
| 781 | freq_tbl[i].active_energy_offset = |
| 782 | active_energy_offset; |
| 783 | freq_tbl[i].leakage_energy_offset = |
| 784 | leakage_energy_offset; |
| 785 | break; |
| 786 | } |
| 787 | |
| 788 | if (i >= core->info->power_param.num_freq) { |
| 789 | __err("Invalid frequency for offset_tbl: %d\n", freq); |
| 790 | return count; |
| 791 | } |
| 792 | |
| 793 | ret = msm_dcvs_scm_set_power_params(core->dcvs_core_id, |
| 794 | &core->info->power_param, |
| 795 | &core->info->freq_tbl[0], |
| 796 | &core->coeffs); |
| 797 | if (ret) |
| 798 | __err("Error %d in updating active/leakage energy\n", ret); |
| 799 | |
| 800 | return count; |
| 801 | } |
| 802 | |
Steve Muckle | 118f47b | 2012-10-17 16:09:37 -0700 | [diff] [blame] | 803 | static ssize_t msm_dcvs_attr_freq_tbl_show(struct kobject *kobj, |
| 804 | struct kobj_attribute *attr, |
| 805 | char *buf) |
| 806 | { |
| 807 | struct msm_dcvs_freq_entry *freq_tbl; |
| 808 | char *buf_idx = buf; |
| 809 | int i, len; |
| 810 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, freq_tbl); |
| 811 | |
| 812 | freq_tbl = core->info->freq_tbl; |
| 813 | *buf_idx = '\0'; |
| 814 | |
| 815 | /* limit the number of frequencies we will print into |
| 816 | * the PAGE_SIZE sysfs show buffer. */ |
| 817 | if (core->info->power_param.num_freq > 64) |
| 818 | return 0; |
| 819 | |
| 820 | for (i = 0; i < core->info->power_param.num_freq; i++) { |
| 821 | if (freq_tbl[i].is_trans_level) { |
| 822 | len = snprintf(buf_idx, 10, "%7d ", freq_tbl[i].freq); |
| 823 | /* buf_idx always points at terminating null */ |
| 824 | buf_idx += len; |
| 825 | } |
| 826 | } |
| 827 | /* overwrite final trailing space with newline */ |
| 828 | if (buf_idx > buf) |
| 829 | *(buf_idx - 1) = '\n'; |
| 830 | |
| 831 | return buf_idx - buf; |
| 832 | } |
| 833 | |
| 834 | static ssize_t msm_dcvs_attr_freq_tbl_store(struct kobject *kobj, |
| 835 | struct kobj_attribute *attr, |
| 836 | const char *buf, |
| 837 | size_t count) |
| 838 | { |
| 839 | struct msm_dcvs_freq_entry *freq_tbl; |
| 840 | uint32_t freq; |
| 841 | int i, ret; |
| 842 | struct dcvs_core *core = CORE_FROM_ATTRIBS(attr, freq_tbl); |
| 843 | |
| 844 | freq_tbl = core->info->freq_tbl; |
| 845 | |
| 846 | ret = kstrtouint(buf, 10, &freq); |
| 847 | if (ret) { |
| 848 | __err("Invalid input %s for freq_tbl\n", buf); |
| 849 | return count; |
| 850 | } |
| 851 | |
| 852 | for (i = 0; i < core->info->power_param.num_freq; i++) |
| 853 | if (freq_tbl[i].freq == freq) { |
| 854 | freq_tbl[i].is_trans_level ^= 1; |
| 855 | break; |
| 856 | } |
| 857 | |
| 858 | if (i >= core->info->power_param.num_freq) { |
| 859 | __err("Invalid frequency for freq_tbl: %d\n", freq); |
| 860 | return count; |
| 861 | } |
| 862 | |
| 863 | ret = msm_dcvs_scm_set_power_params(core->dcvs_core_id, |
| 864 | &core->info->power_param, |
| 865 | &core->info->freq_tbl[0], |
| 866 | &core->coeffs); |
| 867 | if (ret) { |
| 868 | freq_tbl[i].is_trans_level ^= 1; |
| 869 | __err("Error %d in toggling freq %d (orig enable val %d)\n", |
| 870 | ret, freq_tbl[i].freq, freq_tbl[i].is_trans_level); |
| 871 | } |
| 872 | return count; |
| 873 | } |
| 874 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 875 | static int msm_dcvs_setup_core_sysfs(struct dcvs_core *core) |
| 876 | { |
| 877 | int ret = 0; |
| 878 | struct kobject *core_kobj = NULL; |
Steve Muckle | 74da4a0 | 2012-11-28 16:29:46 -0800 | [diff] [blame] | 879 | const int attr_count = 26; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 880 | |
| 881 | BUG_ON(!cores_kobj); |
| 882 | |
| 883 | core->attrib.attrib_group.attrs = |
| 884 | kzalloc(attr_count * sizeof(struct attribute *), GFP_KERNEL); |
| 885 | |
| 886 | if (!core->attrib.attrib_group.attrs) { |
| 887 | ret = -ENOMEM; |
| 888 | goto done; |
| 889 | } |
| 890 | |
Abhijeet Dharmapurikar | 3587638 | 2012-09-13 16:09:51 -0700 | [diff] [blame] | 891 | DCVS_RO_ATTRIB(0, freq_change_us); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 892 | |
Abhijeet Dharmapurikar | 3587638 | 2012-09-13 16:09:51 -0700 | [diff] [blame] | 893 | DCVS_RW_ATTRIB(1, disable_pc_threshold); |
| 894 | DCVS_RW_ATTRIB(2, em_win_size_min_us); |
| 895 | DCVS_RW_ATTRIB(3, em_win_size_max_us); |
| 896 | DCVS_RW_ATTRIB(4, em_max_util_pct); |
| 897 | DCVS_RW_ATTRIB(5, group_id); |
| 898 | DCVS_RW_ATTRIB(6, max_freq_chg_time_us); |
| 899 | DCVS_RW_ATTRIB(7, slack_mode_dynamic); |
| 900 | DCVS_RW_ATTRIB(8, slack_weight_thresh_pct); |
| 901 | DCVS_RW_ATTRIB(9, slack_time_min_us); |
| 902 | DCVS_RW_ATTRIB(10, slack_time_max_us); |
Steve Muckle | 8d0782e | 2012-12-06 14:31:00 -0800 | [diff] [blame] | 903 | DCVS_RW_ATTRIB(11, ss_no_corr_below_freq); |
Abhijeet Dharmapurikar | 3587638 | 2012-09-13 16:09:51 -0700 | [diff] [blame] | 904 | DCVS_RW_ATTRIB(12, ss_win_size_min_us); |
| 905 | DCVS_RW_ATTRIB(13, ss_win_size_max_us); |
| 906 | DCVS_RW_ATTRIB(14, ss_util_pct); |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 907 | |
Abhijeet Dharmapurikar | 3587638 | 2012-09-13 16:09:51 -0700 | [diff] [blame] | 908 | DCVS_RW_ATTRIB(15, active_coeff_a); |
| 909 | DCVS_RW_ATTRIB(16, active_coeff_b); |
| 910 | DCVS_RW_ATTRIB(17, active_coeff_c); |
| 911 | DCVS_RW_ATTRIB(18, leakage_coeff_a); |
| 912 | DCVS_RW_ATTRIB(19, leakage_coeff_b); |
| 913 | DCVS_RW_ATTRIB(20, leakage_coeff_c); |
| 914 | DCVS_RW_ATTRIB(21, leakage_coeff_d); |
| 915 | DCVS_RW_ATTRIB(22, thermal_poll_ms); |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 916 | |
Steve Muckle | 118f47b | 2012-10-17 16:09:37 -0700 | [diff] [blame] | 917 | DCVS_RW_ATTRIB(23, freq_tbl); |
Steve Muckle | 74da4a0 | 2012-11-28 16:29:46 -0800 | [diff] [blame] | 918 | DCVS_RW_ATTRIB(24, offset_tbl); |
Steve Muckle | 118f47b | 2012-10-17 16:09:37 -0700 | [diff] [blame] | 919 | |
Steve Muckle | 74da4a0 | 2012-11-28 16:29:46 -0800 | [diff] [blame] | 920 | core->attrib.attrib_group.attrs[25] = NULL; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 921 | |
| 922 | core_kobj = kobject_create_and_add(core->core_name, cores_kobj); |
| 923 | if (!core_kobj) { |
| 924 | ret = -ENOMEM; |
| 925 | goto done; |
| 926 | } |
| 927 | |
| 928 | ret = sysfs_create_group(core_kobj, &core->attrib.attrib_group); |
| 929 | if (ret) |
| 930 | __err("Cannot create core %s attr group\n", core->core_name); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 931 | |
| 932 | done: |
| 933 | if (ret) { |
| 934 | kfree(core->attrib.attrib_group.attrs); |
| 935 | kobject_del(core_kobj); |
| 936 | } |
| 937 | |
| 938 | return ret; |
| 939 | } |
| 940 | |
Steve Muckle | 5e5a60d | 2012-10-09 13:25:22 -0700 | [diff] [blame] | 941 | static int get_core_offset(enum msm_dcvs_core_type type, int num) |
| 942 | { |
| 943 | int offset = -EINVAL; |
| 944 | |
| 945 | switch (type) { |
| 946 | case MSM_DCVS_CORE_TYPE_CPU: |
| 947 | offset = CPU_OFFSET + num; |
| 948 | BUG_ON(offset >= GPU_OFFSET); |
| 949 | break; |
| 950 | case MSM_DCVS_CORE_TYPE_GPU: |
| 951 | offset = GPU_OFFSET + num; |
| 952 | BUG_ON(offset >= CORES_MAX); |
| 953 | break; |
| 954 | default: |
| 955 | BUG(); |
| 956 | } |
| 957 | |
| 958 | return offset; |
| 959 | } |
| 960 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 961 | /* Return the core and initialize non platform data specific numbers in it */ |
| 962 | static struct dcvs_core *msm_dcvs_add_core(enum msm_dcvs_core_type type, |
| 963 | int num) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 964 | { |
| 965 | struct dcvs_core *core = NULL; |
| 966 | int i; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 967 | char name[CORE_NAME_MAX]; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 968 | |
Steve Muckle | 5e5a60d | 2012-10-09 13:25:22 -0700 | [diff] [blame] | 969 | i = get_core_offset(type, num); |
| 970 | if (i < 0) |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 971 | return NULL; |
Steve Muckle | 5e5a60d | 2012-10-09 13:25:22 -0700 | [diff] [blame] | 972 | |
| 973 | if (type == MSM_DCVS_CORE_TYPE_CPU) |
| 974 | snprintf(name, CORE_NAME_MAX, "cpu%d", num); |
| 975 | else |
| 976 | snprintf(name, CORE_NAME_MAX, "gpu%d", num); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 977 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 978 | core = &core_list[i]; |
| 979 | core->dcvs_core_id = i; |
Abhijeet Dharmapurikar | 2ebc0fe | 2012-09-12 14:05:13 -0700 | [diff] [blame] | 980 | strlcpy(core->core_name, name, CORE_NAME_MAX); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 981 | spin_lock_init(&core->pending_freq_lock); |
| 982 | spin_lock_init(&core->idle_state_change_lock); |
| 983 | hrtimer_init(&core->slack_timer, |
| 984 | CLOCK_MONOTONIC, HRTIMER_MODE_REL_PINNED); |
| 985 | core->slack_timer.function = msm_dcvs_core_slack_timer; |
Abhijeet Dharmapurikar | 2ebc0fe | 2012-09-12 14:05:13 -0700 | [diff] [blame] | 986 | return core; |
| 987 | } |
| 988 | |
| 989 | /* Return the core if found or add to list if @add_to_list is true */ |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 990 | static struct dcvs_core *msm_dcvs_get_core(int offset) |
Abhijeet Dharmapurikar | 2ebc0fe | 2012-09-12 14:05:13 -0700 | [diff] [blame] | 991 | { |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 992 | /* if the handle is still not set bug */ |
| 993 | BUG_ON(core_list[offset].dcvs_core_id == -1); |
| 994 | return &core_list[offset]; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 995 | } |
| 996 | |
Steve Muckle | a9aac29 | 2012-11-02 15:41:00 -0700 | [diff] [blame] | 997 | void msm_dcvs_register_cpu_freq(uint32_t freq, uint32_t voltage) |
| 998 | { |
| 999 | BUG_ON(freq == 0 || voltage == 0 || |
| 1000 | num_cpu_freqs == DCVS_MAX_NUM_FREQS); |
| 1001 | |
| 1002 | cpu_freq_tbl[num_cpu_freqs].freq = freq; |
| 1003 | cpu_freq_tbl[num_cpu_freqs].voltage = voltage; |
| 1004 | |
| 1005 | num_cpu_freqs++; |
| 1006 | } |
| 1007 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1008 | int msm_dcvs_register_core( |
| 1009 | enum msm_dcvs_core_type type, |
| 1010 | int type_core_num, |
Abhijeet Dharmapurikar | 50bcc83 | 2012-08-31 22:10:41 -0700 | [diff] [blame] | 1011 | struct msm_dcvs_core_info *info, |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1012 | int (*set_frequency)(int type_core_num, unsigned int freq), |
| 1013 | unsigned int (*get_frequency)(int type_core_num), |
| 1014 | int (*idle_enable)(int type_core_num, |
Abhijeet Dharmapurikar | 6e9b34f | 2012-09-10 16:03:39 -0700 | [diff] [blame] | 1015 | enum msm_core_control_event event), |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 1016 | int (*set_floor_frequency)(int type_core_num, unsigned int freq), |
Abhijeet Dharmapurikar | 50bcc83 | 2012-08-31 22:10:41 -0700 | [diff] [blame] | 1017 | int sensor) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1018 | { |
| 1019 | int ret = -EINVAL; |
Steve Muckle | 5e5a60d | 2012-10-09 13:25:22 -0700 | [diff] [blame] | 1020 | int offset; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1021 | struct dcvs_core *core = NULL; |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 1022 | uint32_t ret1; |
| 1023 | uint32_t ret2; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1024 | |
Steve Muckle | 5e5a60d | 2012-10-09 13:25:22 -0700 | [diff] [blame] | 1025 | offset = get_core_offset(type, type_core_num); |
| 1026 | if (offset < 0) |
| 1027 | return ret; |
| 1028 | if (core_list[offset].dcvs_core_id != -1) |
| 1029 | return core_list[offset].dcvs_core_id; |
| 1030 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1031 | core = msm_dcvs_add_core(type, type_core_num); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1032 | if (!core) |
| 1033 | return ret; |
| 1034 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1035 | core->type = type; |
| 1036 | core->type_core_num = type_core_num; |
Abhijeet Dharmapurikar | 50bcc83 | 2012-08-31 22:10:41 -0700 | [diff] [blame] | 1037 | core->set_frequency = set_frequency; |
| 1038 | core->get_frequency = get_frequency; |
Abhijeet Dharmapurikar | 6e9b34f | 2012-09-10 16:03:39 -0700 | [diff] [blame] | 1039 | core->idle_enable = idle_enable; |
Steve Muckle | 93bb425 | 2012-11-12 14:20:39 -0800 | [diff] [blame] | 1040 | core->set_floor_frequency = set_floor_frequency; |
Abhijeet Dharmapurikar | 50bcc83 | 2012-08-31 22:10:41 -0700 | [diff] [blame] | 1041 | |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 1042 | core->info = info; |
Steve Muckle | 74da4a0 | 2012-11-28 16:29:46 -0800 | [diff] [blame] | 1043 | if (type == MSM_DCVS_CORE_TYPE_CPU) { |
| 1044 | BUG_ON(num_cpu_freqs == 0); |
| 1045 | info->freq_tbl = cpu_freq_tbl; |
| 1046 | info->power_param.num_freq = num_cpu_freqs; |
| 1047 | } |
Steve Muckle | a9aac29 | 2012-11-02 15:41:00 -0700 | [diff] [blame] | 1048 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1049 | memcpy(&core->algo_param, &info->algo_param, |
| 1050 | sizeof(struct msm_dcvs_algo_param)); |
| 1051 | |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 1052 | memcpy(&core->coeffs, &info->energy_coeffs, |
| 1053 | sizeof(struct msm_dcvs_energy_curve_coeffs)); |
| 1054 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1055 | /* |
| 1056 | * The tz expects cpu0 to represent bit 0 in the mask, however the |
| 1057 | * dcvs_core_id needs to start from 1, dcvs_core_id = 0 is used to |
| 1058 | * indicate that this request is not associated with any core. |
| 1059 | * mpdecision |
| 1060 | */ |
| 1061 | info->core_param.core_bitmask_id |
| 1062 | = 1 << (core->dcvs_core_id - CPU_OFFSET); |
Abhijeet Dharmapurikar | b6c0577 | 2012-08-26 18:27:53 -0700 | [diff] [blame] | 1063 | core->sensor = sensor; |
Abhijeet Dharmapurikar | 50bcc83 | 2012-08-31 22:10:41 -0700 | [diff] [blame] | 1064 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1065 | ret = msm_dcvs_scm_register_core(core->dcvs_core_id, &info->core_param); |
| 1066 | if (ret) { |
| 1067 | __err("%s: scm register core fail handle = %d ret = %d\n", |
| 1068 | __func__, core->dcvs_core_id, ret); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1069 | goto bail; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1070 | } |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1071 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1072 | ret = msm_dcvs_scm_set_algo_params(core->dcvs_core_id, |
| 1073 | &info->algo_param); |
| 1074 | if (ret) { |
| 1075 | __err("%s: scm algo params failed ret = %d\n", __func__, ret); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1076 | goto bail; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1077 | } |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1078 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1079 | ret = msm_dcvs_scm_set_power_params(core->dcvs_core_id, |
| 1080 | &info->power_param, |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 1081 | &info->freq_tbl[0], &core->coeffs); |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1082 | if (ret) { |
| 1083 | __err("%s: scm power params failed ret = %d\n", __func__, ret); |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 1084 | goto bail; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1085 | } |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 1086 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1087 | ret = msm_dcvs_scm_event(core->dcvs_core_id, MSM_DCVS_SCM_CORE_ONLINE, |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 1088 | core->actual_freq, 0, &ret1, &ret2); |
| 1089 | if (ret) |
| 1090 | goto bail; |
| 1091 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1092 | ret = msm_dcvs_setup_core_sysfs(core); |
| 1093 | if (ret) { |
| 1094 | __err("Unable to setup core %s sysfs\n", core->core_name); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1095 | goto bail; |
| 1096 | } |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1097 | core->idle_entered = -1; |
Abhijeet Dharmapurikar | bbb52fe | 2012-08-31 20:31:16 -0700 | [diff] [blame] | 1098 | init_waitqueue_head(&core->wait_q); |
| 1099 | core->task = kthread_run(msm_dcvs_do_freq, (void *)core, |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1100 | "msm_dcvs/%d", core->dcvs_core_id); |
| 1101 | ret = core->dcvs_core_id; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1102 | return ret; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1103 | bail: |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1104 | core->dcvs_core_id = -1; |
| 1105 | return -EINVAL; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1106 | } |
| 1107 | EXPORT_SYMBOL(msm_dcvs_register_core); |
| 1108 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1109 | void msm_dcvs_update_limits(int dcvs_core_id) |
Abhijeet Dharmapurikar | c43f0db | 2012-08-31 20:42:53 -0700 | [diff] [blame] | 1110 | { |
| 1111 | struct dcvs_core *core; |
| 1112 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1113 | if (dcvs_core_id < CPU_OFFSET || dcvs_core_id > CORES_MAX) { |
| 1114 | __err("%s invalid dcvs_core_id = %d returning -EINVAL\n", |
| 1115 | __func__, dcvs_core_id); |
Abhijeet Dharmapurikar | c43f0db | 2012-08-31 20:42:53 -0700 | [diff] [blame] | 1116 | return; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1117 | } |
Abhijeet Dharmapurikar | c43f0db | 2012-08-31 20:42:53 -0700 | [diff] [blame] | 1118 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1119 | core = msm_dcvs_get_core(dcvs_core_id); |
| 1120 | core->actual_freq = core->get_frequency(core->type_core_num); |
Abhijeet Dharmapurikar | c43f0db | 2012-08-31 20:42:53 -0700 | [diff] [blame] | 1121 | } |
| 1122 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1123 | int msm_dcvs_freq_sink_start(int dcvs_core_id) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1124 | { |
| 1125 | int ret = -EINVAL; |
| 1126 | struct dcvs_core *core = NULL; |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 1127 | uint32_t ret1; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1128 | unsigned long flags; |
Abhijeet Dharmapurikar | 8d843b3 | 2012-09-13 18:33:20 -0700 | [diff] [blame] | 1129 | int new_freq; |
| 1130 | int timer_interval_us; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1131 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1132 | if (dcvs_core_id < CPU_OFFSET || dcvs_core_id > CORES_MAX) { |
| 1133 | __err("%s invalid dcvs_core_id = %d returning -EINVAL\n", |
| 1134 | __func__, dcvs_core_id); |
| 1135 | return -EINVAL; |
| 1136 | } |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1137 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1138 | core = msm_dcvs_get_core(dcvs_core_id); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1139 | if (!core) |
| 1140 | return ret; |
| 1141 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1142 | core->actual_freq = core->get_frequency(core->type_core_num); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1143 | |
| 1144 | spin_lock_irqsave(&core->pending_freq_lock, flags); |
| 1145 | /* mark that we are ready to accept new frequencies */ |
| 1146 | request_freq_change(core, NO_OUTSTANDING_FREQ_CHANGE); |
| 1147 | spin_unlock_irqrestore(&core->pending_freq_lock, flags); |
| 1148 | |
| 1149 | spin_lock_irqsave(&core->idle_state_change_lock, flags); |
| 1150 | core->idle_entered = -1; |
| 1151 | spin_unlock_irqrestore(&core->idle_state_change_lock, flags); |
| 1152 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1153 | /* Notify TZ to start receiving idle info for the core */ |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1154 | ret = msm_dcvs_update_freq(core, MSM_DCVS_SCM_DCVS_ENABLE, 1, &ret1); |
| 1155 | |
Abhijeet Dharmapurikar | 8d843b3 | 2012-09-13 18:33:20 -0700 | [diff] [blame] | 1156 | ret = msm_dcvs_scm_event( |
| 1157 | core->dcvs_core_id, MSM_DCVS_SCM_CORE_ONLINE, core->actual_freq, |
| 1158 | 0, &new_freq, &timer_interval_us); |
| 1159 | if (ret) |
| 1160 | __err("Error (%d) DCVS sending online for %s\n", |
| 1161 | ret, core->core_name); |
| 1162 | |
| 1163 | if (new_freq != 0) { |
| 1164 | spin_lock_irqsave(&core->pending_freq_lock, flags); |
| 1165 | request_freq_change(core, new_freq); |
| 1166 | spin_unlock_irqrestore(&core->pending_freq_lock, flags); |
| 1167 | } |
| 1168 | force_start_slack_timer(core, timer_interval_us); |
| 1169 | |
Steve Muckle | c1785c3 | 2012-11-13 14:27:43 -0800 | [diff] [blame] | 1170 | core->flags |= CORE_FLAG_TEMP_UPDATE; |
| 1171 | INIT_DELAYED_WORK(&core->temperature_work, msm_dcvs_report_temp_work); |
| 1172 | schedule_delayed_work(&core->temperature_work, |
| 1173 | msecs_to_jiffies(core->info->thermal_poll_ms)); |
Abhijeet Dharmapurikar | 8d843b3 | 2012-09-13 18:33:20 -0700 | [diff] [blame] | 1174 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1175 | core->idle_enable(core->type_core_num, MSM_DCVS_ENABLE_IDLE_PULSE); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1176 | return 0; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1177 | } |
Abhijeet Dharmapurikar | 50bcc83 | 2012-08-31 22:10:41 -0700 | [diff] [blame] | 1178 | EXPORT_SYMBOL(msm_dcvs_freq_sink_start); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1179 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1180 | int msm_dcvs_freq_sink_stop(int dcvs_core_id) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1181 | { |
| 1182 | int ret = -EINVAL; |
| 1183 | struct dcvs_core *core = NULL; |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 1184 | uint32_t ret1; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1185 | uint32_t freq; |
| 1186 | unsigned long flags; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1187 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1188 | if (dcvs_core_id < 0 || dcvs_core_id > CORES_MAX) { |
| 1189 | pr_err("%s invalid dcvs_core_id = %d returning -EINVAL\n", |
| 1190 | __func__, dcvs_core_id); |
| 1191 | return -EINVAL; |
| 1192 | } |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1193 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1194 | core = msm_dcvs_get_core(dcvs_core_id); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1195 | if (!core) { |
| 1196 | __err("couldn't find core for coreid = %d\n", dcvs_core_id); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1197 | return ret; |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1198 | } |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1199 | |
Steve Muckle | c1785c3 | 2012-11-13 14:27:43 -0800 | [diff] [blame] | 1200 | core->flags &= ~CORE_FLAG_TEMP_UPDATE; |
| 1201 | cancel_delayed_work(&core->temperature_work); |
| 1202 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1203 | core->idle_enable(core->type_core_num, MSM_DCVS_DISABLE_IDLE_PULSE); |
| 1204 | /* Notify TZ to stop receiving idle info for the core */ |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1205 | ret = msm_dcvs_scm_event(core->dcvs_core_id, MSM_DCVS_SCM_DCVS_ENABLE, |
| 1206 | 0, core->actual_freq, &freq, &ret1); |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1207 | core->idle_enable(core->type_core_num, |
| 1208 | MSM_DCVS_ENABLE_HIGH_LATENCY_MODES); |
Steve Muckle | 43a980c | 2012-11-19 16:38:55 -0800 | [diff] [blame] | 1209 | |
| 1210 | if (core->type == MSM_DCVS_CORE_TYPE_GPU) |
| 1211 | mutex_lock(&gpu_floor_mutex); |
| 1212 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1213 | spin_lock_irqsave(&core->pending_freq_lock, flags); |
| 1214 | /* flush out all the pending freq changes */ |
| 1215 | request_freq_change(core, STOP_FREQ_CHANGE); |
| 1216 | spin_unlock_irqrestore(&core->pending_freq_lock, flags); |
Steve Muckle | 43a980c | 2012-11-19 16:38:55 -0800 | [diff] [blame] | 1217 | |
| 1218 | if (core->type == MSM_DCVS_CORE_TYPE_GPU) |
| 1219 | mutex_unlock(&gpu_floor_mutex); |
| 1220 | |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1221 | force_stop_slack_timer(core); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1222 | |
| 1223 | return 0; |
| 1224 | } |
Abhijeet Dharmapurikar | 50bcc83 | 2012-08-31 22:10:41 -0700 | [diff] [blame] | 1225 | EXPORT_SYMBOL(msm_dcvs_freq_sink_stop); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1226 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1227 | int msm_dcvs_idle(int dcvs_core_id, enum msm_core_idle_state state, |
| 1228 | uint32_t iowaited) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1229 | { |
| 1230 | int ret = 0; |
| 1231 | struct dcvs_core *core = NULL; |
Eugene Seah | 76af983 | 2012-03-28 18:43:53 -0600 | [diff] [blame] | 1232 | uint32_t timer_interval_us = 0; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1233 | uint32_t r0, r1; |
| 1234 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1235 | if (dcvs_core_id < CPU_OFFSET || dcvs_core_id > CORES_MAX) { |
| 1236 | pr_err("invalid dcvs_core_id = %d ret -EINVAL\n", dcvs_core_id); |
| 1237 | return -EINVAL; |
| 1238 | } |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1239 | |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1240 | core = msm_dcvs_get_core(dcvs_core_id); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1241 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1242 | switch (state) { |
| 1243 | case MSM_DCVS_IDLE_ENTER: |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1244 | stop_slack_timer(core); |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1245 | ret = msm_dcvs_scm_event(core->dcvs_core_id, |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1246 | MSM_DCVS_SCM_IDLE_ENTER, 0, 0, &r0, &r1); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1247 | if (ret < 0 && ret != -13) |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1248 | __err("Error (%d) sending idle enter for %s\n", |
| 1249 | ret, core->core_name); |
Abhijeet Dharmapurikar | 07cf2ff | 2012-09-13 19:05:13 -0700 | [diff] [blame] | 1250 | trace_msm_dcvs_idle("idle_enter_exit", core->core_name, 1); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1251 | break; |
| 1252 | |
| 1253 | case MSM_DCVS_IDLE_EXIT: |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1254 | ret = msm_dcvs_update_freq(core, MSM_DCVS_SCM_IDLE_EXIT, |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1255 | iowaited, &timer_interval_us); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1256 | if (ret) |
| 1257 | __err("Error (%d) sending idle exit for %s\n", |
| 1258 | ret, core->core_name); |
Abhijeet Dharmapurikar | 080f49d | 2012-09-12 18:14:01 -0700 | [diff] [blame] | 1259 | start_slack_timer(core, timer_interval_us); |
Abhijeet Dharmapurikar | 07cf2ff | 2012-09-13 19:05:13 -0700 | [diff] [blame] | 1260 | trace_msm_dcvs_idle("idle_enter_exit", core->core_name, 0); |
| 1261 | trace_msm_dcvs_iowait("iowait", core->core_name, iowaited); |
| 1262 | trace_msm_dcvs_slack_time("slack_timer_dcvs", core->core_name, |
| 1263 | timer_interval_us); |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1264 | break; |
| 1265 | } |
| 1266 | |
| 1267 | return ret; |
| 1268 | } |
| 1269 | EXPORT_SYMBOL(msm_dcvs_idle); |
| 1270 | |
| 1271 | static int __init msm_dcvs_late_init(void) |
| 1272 | { |
| 1273 | struct kobject *module_kobj = NULL; |
| 1274 | int ret = 0; |
| 1275 | |
| 1276 | module_kobj = kset_find_obj(module_kset, KBUILD_MODNAME); |
| 1277 | if (!module_kobj) { |
| 1278 | pr_err("%s: cannot find kobject for module %s\n", |
| 1279 | __func__, KBUILD_MODNAME); |
| 1280 | ret = -ENOENT; |
| 1281 | goto err; |
| 1282 | } |
| 1283 | |
| 1284 | cores_kobj = kobject_create_and_add("cores", module_kobj); |
| 1285 | if (!cores_kobj) { |
| 1286 | __err("Cannot create %s kobject\n", "cores"); |
| 1287 | ret = -ENOMEM; |
| 1288 | goto err; |
| 1289 | } |
| 1290 | |
| 1291 | debugfs_base = debugfs_create_dir("msm_dcvs", NULL); |
| 1292 | if (!debugfs_base) { |
| 1293 | __err("Cannot create debugfs base %s\n", "msm_dcvs"); |
| 1294 | ret = -ENOENT; |
| 1295 | goto err; |
| 1296 | } |
| 1297 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1298 | err: |
| 1299 | if (ret) { |
| 1300 | kobject_del(cores_kobj); |
| 1301 | cores_kobj = NULL; |
| 1302 | debugfs_remove(debugfs_base); |
| 1303 | } |
| 1304 | |
| 1305 | return ret; |
| 1306 | } |
| 1307 | late_initcall(msm_dcvs_late_init); |
| 1308 | |
Steve Muckle | a9aac29 | 2012-11-02 15:41:00 -0700 | [diff] [blame] | 1309 | static int __devinit dcvs_probe(struct platform_device *pdev) |
| 1310 | { |
| 1311 | if (pdev->dev.platform_data) |
| 1312 | dcvs_pdata = pdev->dev.platform_data; |
| 1313 | |
| 1314 | return 0; |
| 1315 | } |
| 1316 | |
| 1317 | static struct platform_driver dcvs_driver = { |
| 1318 | .probe = dcvs_probe, |
| 1319 | .driver = { |
| 1320 | .name = "dcvs", |
| 1321 | .owner = THIS_MODULE, |
| 1322 | }, |
| 1323 | }; |
| 1324 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1325 | static int __init msm_dcvs_early_init(void) |
| 1326 | { |
| 1327 | int ret = 0; |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1328 | int i; |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1329 | |
Steve Muckle | a9aac29 | 2012-11-02 15:41:00 -0700 | [diff] [blame] | 1330 | platform_driver_register(&dcvs_driver); |
| 1331 | |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1332 | if (!msm_dcvs_enabled) { |
| 1333 | __info("Not enabled (%d)\n", msm_dcvs_enabled); |
| 1334 | return 0; |
| 1335 | } |
| 1336 | |
Abhijeet Dharmapurikar | 3edb5de | 2012-09-13 11:02:03 -0700 | [diff] [blame] | 1337 | |
| 1338 | /* Only need about 32kBytes for normal operation */ |
| 1339 | ret = msm_dcvs_scm_init(SZ_32K); |
| 1340 | if (ret) { |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1341 | __err("Unable to initialize DCVS err=%d\n", ret); |
Abhijeet Dharmapurikar | 3edb5de | 2012-09-13 11:02:03 -0700 | [diff] [blame] | 1342 | goto done; |
| 1343 | } |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1344 | |
Steve Muckle | 43a980c | 2012-11-19 16:38:55 -0800 | [diff] [blame] | 1345 | for (i = 0; i < CORES_MAX; i++) { |
Abhijeet Dharmapurikar | da4e6de | 2012-09-12 16:40:20 -0700 | [diff] [blame] | 1346 | core_list[i].dcvs_core_id = -1; |
Steve Muckle | 43a980c | 2012-11-19 16:38:55 -0800 | [diff] [blame] | 1347 | core_list[i].pending_freq = STOP_FREQ_CHANGE; |
| 1348 | } |
Abhijeet Dharmapurikar | 3edb5de | 2012-09-13 11:02:03 -0700 | [diff] [blame] | 1349 | done: |
Praveen Chidambaram | f53ef1b | 2011-12-06 08:27:49 -0700 | [diff] [blame] | 1350 | return ret; |
| 1351 | } |
| 1352 | postcore_initcall(msm_dcvs_early_init); |