blob: aa649c7db99b70417150510c51ea0cfa88e017f4 [file] [log] [blame]
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright IBM Corp. 2007
16 *
17 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
18 */
19
20#include <linux/types.h>
21#include <linux/string.h>
22#include <linux/kvm_host.h>
23#include <linux/highmem.h>
24#include <asm/mmu-44x.h>
25#include <asm/kvm_ppc.h>
26
27#include "44x_tlb.h"
28
29#define PPC44x_TLB_USER_PERM_MASK (PPC44x_TLB_UX|PPC44x_TLB_UR|PPC44x_TLB_UW)
30#define PPC44x_TLB_SUPER_PERM_MASK (PPC44x_TLB_SX|PPC44x_TLB_SR|PPC44x_TLB_SW)
31
32static unsigned int kvmppc_tlb_44x_pos;
33
34static u32 kvmppc_44x_tlb_shadow_attrib(u32 attrib, int usermode)
35{
36 /* Mask off reserved bits. */
37 attrib &= PPC44x_TLB_PERM_MASK|PPC44x_TLB_ATTR_MASK;
38
39 if (!usermode) {
40 /* Guest is in supervisor mode, so we need to translate guest
41 * supervisor permissions into user permissions. */
42 attrib &= ~PPC44x_TLB_USER_PERM_MASK;
43 attrib |= (attrib & PPC44x_TLB_SUPER_PERM_MASK) << 3;
44 }
45
46 /* Make sure host can always access this memory. */
47 attrib |= PPC44x_TLB_SX|PPC44x_TLB_SR|PPC44x_TLB_SW;
48
49 return attrib;
50}
51
52/* Search the guest TLB for a matching entry. */
53int kvmppc_44x_tlb_index(struct kvm_vcpu *vcpu, gva_t eaddr, unsigned int pid,
54 unsigned int as)
55{
56 int i;
57
58 /* XXX Replace loop with fancy data structures. */
59 for (i = 0; i < PPC44x_TLB_SIZE; i++) {
60 struct tlbe *tlbe = &vcpu->arch.guest_tlb[i];
61 unsigned int tid;
62
63 if (eaddr < get_tlb_eaddr(tlbe))
64 continue;
65
66 if (eaddr > get_tlb_end(tlbe))
67 continue;
68
69 tid = get_tlb_tid(tlbe);
70 if (tid && (tid != pid))
71 continue;
72
73 if (!get_tlb_v(tlbe))
74 continue;
75
76 if (get_tlb_ts(tlbe) != as)
77 continue;
78
79 return i;
80 }
81
82 return -1;
83}
84
85struct tlbe *kvmppc_44x_itlb_search(struct kvm_vcpu *vcpu, gva_t eaddr)
86{
87 unsigned int as = !!(vcpu->arch.msr & MSR_IS);
88 unsigned int index;
89
90 index = kvmppc_44x_tlb_index(vcpu, eaddr, vcpu->arch.pid, as);
91 if (index == -1)
92 return NULL;
93 return &vcpu->arch.guest_tlb[index];
94}
95
96struct tlbe *kvmppc_44x_dtlb_search(struct kvm_vcpu *vcpu, gva_t eaddr)
97{
98 unsigned int as = !!(vcpu->arch.msr & MSR_DS);
99 unsigned int index;
100
101 index = kvmppc_44x_tlb_index(vcpu, eaddr, vcpu->arch.pid, as);
102 if (index == -1)
103 return NULL;
104 return &vcpu->arch.guest_tlb[index];
105}
106
107static int kvmppc_44x_tlbe_is_writable(struct tlbe *tlbe)
108{
109 return tlbe->word2 & (PPC44x_TLB_SW|PPC44x_TLB_UW);
110}
111
112/* Must be called with mmap_sem locked for writing. */
113static void kvmppc_44x_shadow_release(struct kvm_vcpu *vcpu,
114 unsigned int index)
115{
116 struct tlbe *stlbe = &vcpu->arch.shadow_tlb[index];
117 struct page *page = vcpu->arch.shadow_pages[index];
118
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500119 if (get_tlb_v(stlbe)) {
120 if (kvmppc_44x_tlbe_is_writable(stlbe))
121 kvm_release_page_dirty(page);
122 else
123 kvm_release_page_clean(page);
124 }
125}
126
127/* Caller must ensure that the specified guest TLB entry is safe to insert into
128 * the shadow TLB. */
129void kvmppc_mmu_map(struct kvm_vcpu *vcpu, u64 gvaddr, gfn_t gfn, u64 asid,
130 u32 flags)
131{
132 struct page *new_page;
133 struct tlbe *stlbe;
134 hpa_t hpaddr;
135 unsigned int victim;
136
137 /* Future optimization: don't overwrite the TLB entry containing the
138 * current PC (or stack?). */
139 victim = kvmppc_tlb_44x_pos++;
140 if (kvmppc_tlb_44x_pos > tlb_44x_hwater)
141 kvmppc_tlb_44x_pos = 0;
142 stlbe = &vcpu->arch.shadow_tlb[victim];
143
144 /* Get reference to new page. */
145 down_write(&current->mm->mmap_sem);
146 new_page = gfn_to_page(vcpu->kvm, gfn);
147 if (is_error_page(new_page)) {
148 printk(KERN_ERR "Couldn't get guest page!\n");
149 kvm_release_page_clean(new_page);
150 return;
151 }
152 hpaddr = page_to_phys(new_page);
153
154 /* Drop reference to old page. */
155 kvmppc_44x_shadow_release(vcpu, victim);
156 up_write(&current->mm->mmap_sem);
157
158 vcpu->arch.shadow_pages[victim] = new_page;
159
160 /* XXX Make sure (va, size) doesn't overlap any other
161 * entries. 440x6 user manual says the result would be
162 * "undefined." */
163
164 /* XXX what about AS? */
165
166 stlbe->tid = asid & 0xff;
167
168 /* Force TS=1 for all guest mappings. */
169 /* For now we hardcode 4KB mappings, but it will be important to
170 * use host large pages in the future. */
171 stlbe->word0 = (gvaddr & PAGE_MASK) | PPC44x_TLB_VALID | PPC44x_TLB_TS
172 | PPC44x_TLB_4K;
173
174 stlbe->word1 = (hpaddr & 0xfffffc00) | ((hpaddr >> 32) & 0xf);
175 stlbe->word2 = kvmppc_44x_tlb_shadow_attrib(flags,
176 vcpu->arch.msr & MSR_PR);
177}
178
179void kvmppc_mmu_invalidate(struct kvm_vcpu *vcpu, u64 eaddr, u64 asid)
180{
181 unsigned int pid = asid & 0xff;
182 int i;
183
184 /* XXX Replace loop with fancy data structures. */
185 down_write(&current->mm->mmap_sem);
186 for (i = 0; i <= tlb_44x_hwater; i++) {
187 struct tlbe *stlbe = &vcpu->arch.shadow_tlb[i];
188 unsigned int tid;
189
190 if (!get_tlb_v(stlbe))
191 continue;
192
193 if (eaddr < get_tlb_eaddr(stlbe))
194 continue;
195
196 if (eaddr > get_tlb_end(stlbe))
197 continue;
198
199 tid = get_tlb_tid(stlbe);
200 if (tid && (tid != pid))
201 continue;
202
203 kvmppc_44x_shadow_release(vcpu, i);
204 stlbe->word0 = 0;
205 }
206 up_write(&current->mm->mmap_sem);
207}
208
209/* Invalidate all mappings, so that when they fault back in they will get the
210 * proper permission bits. */
211void kvmppc_mmu_priv_switch(struct kvm_vcpu *vcpu, int usermode)
212{
213 int i;
214
215 /* XXX Replace loop with fancy data structures. */
216 down_write(&current->mm->mmap_sem);
217 for (i = 0; i <= tlb_44x_hwater; i++) {
218 kvmppc_44x_shadow_release(vcpu, i);
219 vcpu->arch.shadow_tlb[i].word0 = 0;
220 }
221 up_write(&current->mm->mmap_sem);
222}