blob: f20a4d43d1049adb1d37de62c91f564c4da479d9 [file] [log] [blame]
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +03001#include <linux/kernel.h>
2#include <linux/module.h>
3#include <linux/stddef.h>
4#include <linux/init.h>
5#include <linux/sched.h>
6#include <linux/signal.h>
7#include <linux/irq.h>
8#include <linux/dma-mapping.h>
9#include <asm/prom.h>
10#include <asm/irq.h>
11#include <asm/io.h>
12#include <asm/8xx_immap.h>
13#include <asm/mpc8xx.h>
14
15#include "mpc8xx_pic.h"
16
17
18#define PIC_VEC_SPURRIOUS 15
19
20extern int cpm_get_irq(struct pt_regs *regs);
21
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +030022static struct irq_host *mpc8xx_pic_host;
23#define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
24static unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
25static sysconf8xx_t *siu_reg;
26
27int cpm_get_irq(struct pt_regs *regs);
28
29static void mpc8xx_unmask_irq(unsigned int virq)
30{
31 int bit, word;
32 unsigned int irq_nr = (unsigned int)irq_map[virq].hwirq;
33
34 bit = irq_nr & 0x1f;
35 word = irq_nr >> 5;
36
37 ppc_cached_irq_mask[word] |= (1 << (31-bit));
38 out_be32(&siu_reg->sc_simask, ppc_cached_irq_mask[word]);
39}
40
41static void mpc8xx_mask_irq(unsigned int virq)
42{
43 int bit, word;
44 unsigned int irq_nr = (unsigned int)irq_map[virq].hwirq;
45
46 bit = irq_nr & 0x1f;
47 word = irq_nr >> 5;
48
49 ppc_cached_irq_mask[word] &= ~(1 << (31-bit));
50 out_be32(&siu_reg->sc_simask, ppc_cached_irq_mask[word]);
51}
52
53static void mpc8xx_ack(unsigned int virq)
54{
55 int bit;
56 unsigned int irq_nr = (unsigned int)irq_map[virq].hwirq;
57
58 bit = irq_nr & 0x1f;
59 out_be32(&siu_reg->sc_sipend, 1 << (31-bit));
60}
61
62static void mpc8xx_end_irq(unsigned int virq)
63{
64 int bit, word;
65 unsigned int irq_nr = (unsigned int)irq_map[virq].hwirq;
66
67 bit = irq_nr & 0x1f;
68 word = irq_nr >> 5;
69
70 ppc_cached_irq_mask[word] |= (1 << (31-bit));
71 out_be32(&siu_reg->sc_simask, ppc_cached_irq_mask[word]);
72}
73
74static int mpc8xx_set_irq_type(unsigned int virq, unsigned int flow_type)
75{
76 struct irq_desc *desc = get_irq_desc(virq);
77
78 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
79 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
80 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
81 desc->status |= IRQ_LEVEL;
82
83 if (flow_type & IRQ_TYPE_EDGE_FALLING) {
84 irq_hw_number_t hw = (unsigned int)irq_map[virq].hwirq;
85 unsigned int siel = in_be32(&siu_reg->sc_siel);
86
87 /* only external IRQ senses are programmable */
88 if ((hw & 1) == 0) {
89 siel |= (0x80000000 >> hw);
90 out_be32(&siu_reg->sc_siel, siel);
91 desc->handle_irq = handle_edge_irq;
92 }
93 }
94 return 0;
95}
96
97static struct irq_chip mpc8xx_pic = {
98 .typename = " MPC8XX SIU ",
99 .unmask = mpc8xx_unmask_irq,
100 .mask = mpc8xx_mask_irq,
101 .ack = mpc8xx_ack,
102 .eoi = mpc8xx_end_irq,
103 .set_type = mpc8xx_set_irq_type,
104};
105
106unsigned int mpc8xx_get_irq(void)
107{
108 int irq;
109
110 /* For MPC8xx, read the SIVEC register and shift the bits down
111 * to get the irq number.
112 */
113 irq = in_be32(&siu_reg->sc_sivec) >> 26;
114
115 if (irq == PIC_VEC_SPURRIOUS)
116 irq = NO_IRQ;
117
118 return irq_linear_revmap(mpc8xx_pic_host, irq);
119
120}
121
122static int mpc8xx_pic_host_match(struct irq_host *h, struct device_node *node)
123{
Michael Ellerman52964f82007-08-28 18:47:54 +1000124 return h->of_node == node;
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +0300125}
126
127static int mpc8xx_pic_host_map(struct irq_host *h, unsigned int virq,
128 irq_hw_number_t hw)
129{
130 pr_debug("mpc8xx_pic_host_map(%d, 0x%lx)\n", virq, hw);
131
132 /* Set default irq handle */
133 set_irq_chip_and_handler(virq, &mpc8xx_pic, handle_level_irq);
134 return 0;
135}
136
137
138static int mpc8xx_pic_host_xlate(struct irq_host *h, struct device_node *ct,
139 u32 *intspec, unsigned int intsize,
140 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
141{
142 static unsigned char map_pic_senses[4] = {
143 IRQ_TYPE_EDGE_RISING,
144 IRQ_TYPE_LEVEL_LOW,
145 IRQ_TYPE_LEVEL_HIGH,
146 IRQ_TYPE_EDGE_FALLING,
147 };
148
149 *out_hwirq = intspec[0];
150 if (intsize > 1 && intspec[1] < 4)
151 *out_flags = map_pic_senses[intspec[1]];
152 else
153 *out_flags = IRQ_TYPE_NONE;
154
155 return 0;
156}
157
158
159static struct irq_host_ops mpc8xx_pic_host_ops = {
160 .match = mpc8xx_pic_host_match,
161 .map = mpc8xx_pic_host_map,
162 .xlate = mpc8xx_pic_host_xlate,
163};
164
165int mpc8xx_pic_init(void)
166{
167 struct resource res;
168 struct device_node *np = NULL;
169 int ret;
170
171 np = of_find_node_by_type(np, "mpc8xx-pic");
172
173 if (np == NULL) {
174 printk(KERN_ERR "Could not find open-pic node\n");
175 return -ENOMEM;
176 }
177
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +0300178 ret = of_address_to_resource(np, 0, &res);
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +0300179 if (ret)
Michael Ellerman52964f82007-08-28 18:47:54 +1000180 goto out;
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +0300181
182 siu_reg = (void *)ioremap(res.start, res.end - res.start + 1);
Michael Ellerman52964f82007-08-28 18:47:54 +1000183 if (siu_reg == NULL) {
184 ret = -EINVAL;
185 goto out;
186 }
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +0300187
Michael Ellerman52964f82007-08-28 18:47:54 +1000188 mpc8xx_pic_host = irq_alloc_host(of_node_get(np), IRQ_HOST_MAP_LINEAR,
189 64, &mpc8xx_pic_host_ops, 64);
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +0300190 if (mpc8xx_pic_host == NULL) {
191 printk(KERN_ERR "MPC8xx PIC: failed to allocate irq host!\n");
192 ret = -ENOMEM;
193 }
194
Michael Ellerman52964f82007-08-28 18:47:54 +1000195out:
196 of_node_put(np);
Vitaly Bordugf2a0bd32007-01-24 22:41:24 +0300197 return ret;
198}