| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 1 | /* | 
|  | 2 | * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support | 
|  | 3 | * | 
|  | 4 | * Copyright (C) 2007 ARM Limited | 
|  | 5 | * | 
|  | 6 | * This program is free software; you can redistribute it and/or modify | 
|  | 7 | * it under the terms of the GNU General Public License version 2 as | 
|  | 8 | * published by the Free Software Foundation. | 
|  | 9 | * | 
|  | 10 | * This program is distributed in the hope that it will be useful, | 
|  | 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 13 | * GNU General Public License for more details. | 
|  | 14 | * | 
|  | 15 | * You should have received a copy of the GNU General Public License | 
|  | 16 | * along with this program; if not, write to the Free Software | 
|  | 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | 
|  | 18 | */ | 
|  | 19 | #include <linux/init.h> | 
| Catalin Marinas | 0762097 | 2007-07-20 11:42:40 +0100 | [diff] [blame] | 20 | #include <linux/spinlock.h> | 
| Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 21 | #include <linux/io.h> | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 22 |  | 
|  | 23 | #include <asm/cacheflush.h> | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 24 | #include <asm/hardware/cache-l2x0.h> | 
|  | 25 |  | 
|  | 26 | #define CACHE_LINE_SIZE		32 | 
|  | 27 |  | 
|  | 28 | static void __iomem *l2x0_base; | 
| Catalin Marinas | 0762097 | 2007-07-20 11:42:40 +0100 | [diff] [blame] | 29 | static DEFINE_SPINLOCK(l2x0_lock); | 
| Jason McMullan | 64039be | 2010-05-05 18:59:37 +0100 | [diff] [blame] | 30 | static uint32_t l2x0_way_mask;	/* Bitmask of active ways */ | 
| Santosh Shilimkar | 5ba7037 | 2010-07-11 14:35:37 +0530 | [diff] [blame] | 31 | static uint32_t l2x0_size; | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 32 |  | 
| Catalin Marinas | 9a6655e | 2010-08-31 13:05:22 +0100 | [diff] [blame] | 33 | static inline void cache_wait_way(void __iomem *reg, unsigned long mask) | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 34 | { | 
| Catalin Marinas | 9a6655e | 2010-08-31 13:05:22 +0100 | [diff] [blame] | 35 | /* wait for cache operation by line or way to complete */ | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 36 | while (readl_relaxed(reg) & mask) | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 37 | ; | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 38 | } | 
|  | 39 |  | 
| Catalin Marinas | 9a6655e | 2010-08-31 13:05:22 +0100 | [diff] [blame] | 40 | #ifdef CONFIG_CACHE_PL310 | 
|  | 41 | static inline void cache_wait(void __iomem *reg, unsigned long mask) | 
|  | 42 | { | 
|  | 43 | /* cache operations by line are atomic on PL310 */ | 
|  | 44 | } | 
|  | 45 | #else | 
|  | 46 | #define cache_wait	cache_wait_way | 
|  | 47 | #endif | 
|  | 48 |  | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 49 | static inline void cache_sync(void) | 
|  | 50 | { | 
| Russell King | 3d10743 | 2009-11-19 11:41:09 +0000 | [diff] [blame] | 51 | void __iomem *base = l2x0_base; | 
| Srinidhi Kasagar | 885028e | 2011-02-17 07:03:51 +0100 | [diff] [blame] | 52 |  | 
|  | 53 | #ifdef CONFIG_ARM_ERRATA_753970 | 
|  | 54 | /* write to an unmmapped register */ | 
|  | 55 | writel_relaxed(0, base + L2X0_DUMMY_REG); | 
|  | 56 | #else | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 57 | writel_relaxed(0, base + L2X0_CACHE_SYNC); | 
| Srinidhi Kasagar | 885028e | 2011-02-17 07:03:51 +0100 | [diff] [blame] | 58 | #endif | 
| Russell King | 3d10743 | 2009-11-19 11:41:09 +0000 | [diff] [blame] | 59 | cache_wait(base + L2X0_CACHE_SYNC, 1); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 60 | } | 
|  | 61 |  | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 62 | static inline void l2x0_clean_line(unsigned long addr) | 
|  | 63 | { | 
|  | 64 | void __iomem *base = l2x0_base; | 
|  | 65 | cache_wait(base + L2X0_CLEAN_LINE_PA, 1); | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 66 | writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA); | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 67 | } | 
|  | 68 |  | 
|  | 69 | static inline void l2x0_inv_line(unsigned long addr) | 
|  | 70 | { | 
|  | 71 | void __iomem *base = l2x0_base; | 
|  | 72 | cache_wait(base + L2X0_INV_LINE_PA, 1); | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 73 | writel_relaxed(addr, base + L2X0_INV_LINE_PA); | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 74 | } | 
|  | 75 |  | 
| Santosh Shilimkar | 2839e06 | 2011-03-08 06:59:54 +0100 | [diff] [blame] | 76 | #if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915) | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 77 |  | 
| Santosh Shilimkar | 2839e06 | 2011-03-08 06:59:54 +0100 | [diff] [blame] | 78 | #define debug_writel(val)	outer_cache.set_debug(val) | 
|  | 79 |  | 
|  | 80 | static void l2x0_set_debug(unsigned long val) | 
|  | 81 | { | 
|  | 82 | writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL); | 
|  | 83 | } | 
|  | 84 | #else | 
|  | 85 | /* Optimised out for non-errata case */ | 
|  | 86 | static inline void debug_writel(unsigned long val) | 
|  | 87 | { | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 88 | } | 
|  | 89 |  | 
| Santosh Shilimkar | 2839e06 | 2011-03-08 06:59:54 +0100 | [diff] [blame] | 90 | #define l2x0_set_debug	NULL | 
|  | 91 | #endif | 
|  | 92 |  | 
|  | 93 | #ifdef CONFIG_PL310_ERRATA_588369 | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 94 | static inline void l2x0_flush_line(unsigned long addr) | 
|  | 95 | { | 
|  | 96 | void __iomem *base = l2x0_base; | 
|  | 97 |  | 
|  | 98 | /* Clean by PA followed by Invalidate by PA */ | 
|  | 99 | cache_wait(base + L2X0_CLEAN_LINE_PA, 1); | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 100 | writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA); | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 101 | cache_wait(base + L2X0_INV_LINE_PA, 1); | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 102 | writel_relaxed(addr, base + L2X0_INV_LINE_PA); | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 103 | } | 
|  | 104 | #else | 
|  | 105 |  | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 106 | static inline void l2x0_flush_line(unsigned long addr) | 
|  | 107 | { | 
|  | 108 | void __iomem *base = l2x0_base; | 
|  | 109 | cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1); | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 110 | writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA); | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 111 | } | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 112 | #endif | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 113 |  | 
| Catalin Marinas | 23107c5 | 2010-03-24 16:48:53 +0100 | [diff] [blame] | 114 | static void l2x0_cache_sync(void) | 
|  | 115 | { | 
|  | 116 | unsigned long flags; | 
|  | 117 |  | 
|  | 118 | spin_lock_irqsave(&l2x0_lock, flags); | 
|  | 119 | cache_sync(); | 
|  | 120 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
|  | 121 | } | 
|  | 122 |  | 
| Thomas Gleixner | 2fd8658 | 2010-07-31 21:05:24 +0530 | [diff] [blame] | 123 | static void l2x0_flush_all(void) | 
|  | 124 | { | 
|  | 125 | unsigned long flags; | 
|  | 126 |  | 
|  | 127 | /* clean all ways */ | 
|  | 128 | spin_lock_irqsave(&l2x0_lock, flags); | 
| Santosh Shilimkar | 2839e06 | 2011-03-08 06:59:54 +0100 | [diff] [blame] | 129 | debug_writel(0x03); | 
| Thomas Gleixner | 2fd8658 | 2010-07-31 21:05:24 +0530 | [diff] [blame] | 130 | writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY); | 
|  | 131 | cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask); | 
|  | 132 | cache_sync(); | 
| Santosh Shilimkar | 2839e06 | 2011-03-08 06:59:54 +0100 | [diff] [blame] | 133 | debug_writel(0x00); | 
| Thomas Gleixner | 2fd8658 | 2010-07-31 21:05:24 +0530 | [diff] [blame] | 134 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
|  | 135 | } | 
|  | 136 |  | 
| Santosh Shilimkar | 444457c | 2010-07-11 14:58:41 +0530 | [diff] [blame] | 137 | static void l2x0_clean_all(void) | 
|  | 138 | { | 
|  | 139 | unsigned long flags; | 
|  | 140 |  | 
|  | 141 | /* clean all ways */ | 
|  | 142 | spin_lock_irqsave(&l2x0_lock, flags); | 
|  | 143 | writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY); | 
|  | 144 | cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask); | 
|  | 145 | cache_sync(); | 
|  | 146 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
|  | 147 | } | 
|  | 148 |  | 
| Thomas Gleixner | 2fd8658 | 2010-07-31 21:05:24 +0530 | [diff] [blame] | 149 | static void l2x0_inv_all(void) | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 150 | { | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 151 | unsigned long flags; | 
|  | 152 |  | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 153 | /* invalidate all ways */ | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 154 | spin_lock_irqsave(&l2x0_lock, flags); | 
| Thomas Gleixner | 2fd8658 | 2010-07-31 21:05:24 +0530 | [diff] [blame] | 155 | /* Invalidating when L2 is enabled is a nono */ | 
|  | 156 | BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1); | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 157 | writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY); | 
| Catalin Marinas | 9a6655e | 2010-08-31 13:05:22 +0100 | [diff] [blame] | 158 | cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 159 | cache_sync(); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 160 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 161 | } | 
|  | 162 |  | 
|  | 163 | static void l2x0_inv_range(unsigned long start, unsigned long end) | 
|  | 164 | { | 
| Russell King | 3d10743 | 2009-11-19 11:41:09 +0000 | [diff] [blame] | 165 | void __iomem *base = l2x0_base; | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 166 | unsigned long flags; | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 167 |  | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 168 | spin_lock_irqsave(&l2x0_lock, flags); | 
| Rui Sousa | 4f6627a | 2007-09-15 00:56:19 +0100 | [diff] [blame] | 169 | if (start & (CACHE_LINE_SIZE - 1)) { | 
|  | 170 | start &= ~(CACHE_LINE_SIZE - 1); | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 171 | debug_writel(0x03); | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 172 | l2x0_flush_line(start); | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 173 | debug_writel(0x00); | 
| Rui Sousa | 4f6627a | 2007-09-15 00:56:19 +0100 | [diff] [blame] | 174 | start += CACHE_LINE_SIZE; | 
|  | 175 | } | 
|  | 176 |  | 
|  | 177 | if (end & (CACHE_LINE_SIZE - 1)) { | 
|  | 178 | end &= ~(CACHE_LINE_SIZE - 1); | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 179 | debug_writel(0x03); | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 180 | l2x0_flush_line(end); | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 181 | debug_writel(0x00); | 
| Rui Sousa | 4f6627a | 2007-09-15 00:56:19 +0100 | [diff] [blame] | 182 | } | 
|  | 183 |  | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 184 | while (start < end) { | 
|  | 185 | unsigned long blk_end = start + min(end - start, 4096UL); | 
|  | 186 |  | 
|  | 187 | while (start < blk_end) { | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 188 | l2x0_inv_line(start); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 189 | start += CACHE_LINE_SIZE; | 
|  | 190 | } | 
|  | 191 |  | 
|  | 192 | if (blk_end < end) { | 
|  | 193 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
|  | 194 | spin_lock_irqsave(&l2x0_lock, flags); | 
|  | 195 | } | 
|  | 196 | } | 
| Russell King | 3d10743 | 2009-11-19 11:41:09 +0000 | [diff] [blame] | 197 | cache_wait(base + L2X0_INV_LINE_PA, 1); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 198 | cache_sync(); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 199 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 200 | } | 
|  | 201 |  | 
|  | 202 | static void l2x0_clean_range(unsigned long start, unsigned long end) | 
|  | 203 | { | 
| Russell King | 3d10743 | 2009-11-19 11:41:09 +0000 | [diff] [blame] | 204 | void __iomem *base = l2x0_base; | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 205 | unsigned long flags; | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 206 |  | 
| Santosh Shilimkar | 444457c | 2010-07-11 14:58:41 +0530 | [diff] [blame] | 207 | if ((end - start) >= l2x0_size) { | 
|  | 208 | l2x0_clean_all(); | 
|  | 209 | return; | 
|  | 210 | } | 
|  | 211 |  | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 212 | spin_lock_irqsave(&l2x0_lock, flags); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 213 | start &= ~(CACHE_LINE_SIZE - 1); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 214 | while (start < end) { | 
|  | 215 | unsigned long blk_end = start + min(end - start, 4096UL); | 
|  | 216 |  | 
|  | 217 | while (start < blk_end) { | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 218 | l2x0_clean_line(start); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 219 | start += CACHE_LINE_SIZE; | 
|  | 220 | } | 
|  | 221 |  | 
|  | 222 | if (blk_end < end) { | 
|  | 223 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
|  | 224 | spin_lock_irqsave(&l2x0_lock, flags); | 
|  | 225 | } | 
|  | 226 | } | 
| Russell King | 3d10743 | 2009-11-19 11:41:09 +0000 | [diff] [blame] | 227 | cache_wait(base + L2X0_CLEAN_LINE_PA, 1); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 228 | cache_sync(); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 229 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 230 | } | 
|  | 231 |  | 
|  | 232 | static void l2x0_flush_range(unsigned long start, unsigned long end) | 
|  | 233 | { | 
| Russell King | 3d10743 | 2009-11-19 11:41:09 +0000 | [diff] [blame] | 234 | void __iomem *base = l2x0_base; | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 235 | unsigned long flags; | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 236 |  | 
| Santosh Shilimkar | 444457c | 2010-07-11 14:58:41 +0530 | [diff] [blame] | 237 | if ((end - start) >= l2x0_size) { | 
|  | 238 | l2x0_flush_all(); | 
|  | 239 | return; | 
|  | 240 | } | 
|  | 241 |  | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 242 | spin_lock_irqsave(&l2x0_lock, flags); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 243 | start &= ~(CACHE_LINE_SIZE - 1); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 244 | while (start < end) { | 
|  | 245 | unsigned long blk_end = start + min(end - start, 4096UL); | 
|  | 246 |  | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 247 | debug_writel(0x03); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 248 | while (start < blk_end) { | 
| Santosh Shilimkar | 424d6b1 | 2010-02-04 19:35:06 +0100 | [diff] [blame] | 249 | l2x0_flush_line(start); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 250 | start += CACHE_LINE_SIZE; | 
|  | 251 | } | 
| Santosh Shilimkar | 9e65582 | 2010-02-04 19:42:42 +0100 | [diff] [blame] | 252 | debug_writel(0x00); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 253 |  | 
|  | 254 | if (blk_end < end) { | 
|  | 255 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
|  | 256 | spin_lock_irqsave(&l2x0_lock, flags); | 
|  | 257 | } | 
|  | 258 | } | 
| Russell King | 3d10743 | 2009-11-19 11:41:09 +0000 | [diff] [blame] | 259 | cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 260 | cache_sync(); | 
| Russell King | 0eb948d | 2009-11-19 11:12:15 +0000 | [diff] [blame] | 261 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 262 | } | 
|  | 263 |  | 
| Thomas Gleixner | 2fd8658 | 2010-07-31 21:05:24 +0530 | [diff] [blame] | 264 | static void l2x0_disable(void) | 
|  | 265 | { | 
|  | 266 | unsigned long flags; | 
|  | 267 |  | 
|  | 268 | spin_lock_irqsave(&l2x0_lock, flags); | 
|  | 269 | writel(0, l2x0_base + L2X0_CTRL); | 
|  | 270 | spin_unlock_irqrestore(&l2x0_lock, flags); | 
|  | 271 | } | 
|  | 272 |  | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 273 | void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask) | 
|  | 274 | { | 
|  | 275 | __u32 aux; | 
| Jason McMullan | 64039be | 2010-05-05 18:59:37 +0100 | [diff] [blame] | 276 | __u32 cache_id; | 
| Santosh Shilimkar | 5ba7037 | 2010-07-11 14:35:37 +0530 | [diff] [blame] | 277 | __u32 way_size = 0; | 
| Jason McMullan | 64039be | 2010-05-05 18:59:37 +0100 | [diff] [blame] | 278 | int ways; | 
|  | 279 | const char *type; | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 280 |  | 
|  | 281 | l2x0_base = base; | 
|  | 282 |  | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 283 | cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID); | 
|  | 284 | aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL); | 
| Jason McMullan | 64039be | 2010-05-05 18:59:37 +0100 | [diff] [blame] | 285 |  | 
| Sascha Hauer | 4082cfa | 2010-07-08 08:36:21 +0100 | [diff] [blame] | 286 | aux &= aux_mask; | 
|  | 287 | aux |= aux_val; | 
|  | 288 |  | 
| Jason McMullan | 64039be | 2010-05-05 18:59:37 +0100 | [diff] [blame] | 289 | /* Determine the number of ways */ | 
|  | 290 | switch (cache_id & L2X0_CACHE_ID_PART_MASK) { | 
|  | 291 | case L2X0_CACHE_ID_PART_L310: | 
|  | 292 | if (aux & (1 << 16)) | 
|  | 293 | ways = 16; | 
|  | 294 | else | 
|  | 295 | ways = 8; | 
|  | 296 | type = "L310"; | 
|  | 297 | break; | 
|  | 298 | case L2X0_CACHE_ID_PART_L210: | 
|  | 299 | ways = (aux >> 13) & 0xf; | 
|  | 300 | type = "L210"; | 
|  | 301 | break; | 
|  | 302 | default: | 
|  | 303 | /* Assume unknown chips have 8 ways */ | 
|  | 304 | ways = 8; | 
|  | 305 | type = "L2x0 series"; | 
|  | 306 | break; | 
|  | 307 | } | 
|  | 308 |  | 
|  | 309 | l2x0_way_mask = (1 << ways) - 1; | 
|  | 310 |  | 
| Srinidhi Kasagar | 48371cd | 2009-12-02 06:18:03 +0100 | [diff] [blame] | 311 | /* | 
| Santosh Shilimkar | 5ba7037 | 2010-07-11 14:35:37 +0530 | [diff] [blame] | 312 | * L2 cache Size =  Way size * Number of ways | 
|  | 313 | */ | 
|  | 314 | way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17; | 
|  | 315 | way_size = 1 << (way_size + 3); | 
|  | 316 | l2x0_size = ways * way_size * SZ_1K; | 
|  | 317 |  | 
|  | 318 | /* | 
| Srinidhi Kasagar | 48371cd | 2009-12-02 06:18:03 +0100 | [diff] [blame] | 319 | * Check if l2x0 controller is already enabled. | 
|  | 320 | * If you are booting from non-secure mode | 
|  | 321 | * accessing the below registers will fault. | 
|  | 322 | */ | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 323 | if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) { | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 324 |  | 
| Srinidhi Kasagar | 48371cd | 2009-12-02 06:18:03 +0100 | [diff] [blame] | 325 | /* l2x0 controller is disabled */ | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 326 | writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 327 |  | 
| Srinidhi Kasagar | 48371cd | 2009-12-02 06:18:03 +0100 | [diff] [blame] | 328 | l2x0_inv_all(); | 
|  | 329 |  | 
|  | 330 | /* enable L2X0 */ | 
| Catalin Marinas | 6775a55 | 2010-07-28 22:01:25 +0100 | [diff] [blame] | 331 | writel_relaxed(1, l2x0_base + L2X0_CTRL); | 
| Srinidhi Kasagar | 48371cd | 2009-12-02 06:18:03 +0100 | [diff] [blame] | 332 | } | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 333 |  | 
|  | 334 | outer_cache.inv_range = l2x0_inv_range; | 
|  | 335 | outer_cache.clean_range = l2x0_clean_range; | 
|  | 336 | outer_cache.flush_range = l2x0_flush_range; | 
| Catalin Marinas | 23107c5 | 2010-03-24 16:48:53 +0100 | [diff] [blame] | 337 | outer_cache.sync = l2x0_cache_sync; | 
| Thomas Gleixner | 2fd8658 | 2010-07-31 21:05:24 +0530 | [diff] [blame] | 338 | outer_cache.flush_all = l2x0_flush_all; | 
|  | 339 | outer_cache.inv_all = l2x0_inv_all; | 
|  | 340 | outer_cache.disable = l2x0_disable; | 
| Santosh Shilimkar | 2839e06 | 2011-03-08 06:59:54 +0100 | [diff] [blame] | 341 | outer_cache.set_debug = l2x0_set_debug; | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 342 |  | 
| Jason McMullan | 64039be | 2010-05-05 18:59:37 +0100 | [diff] [blame] | 343 | printk(KERN_INFO "%s cache controller enabled\n", type); | 
| Santosh Shilimkar | 5ba7037 | 2010-07-11 14:35:37 +0530 | [diff] [blame] | 344 | printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n", | 
|  | 345 | ways, cache_id, aux, l2x0_size); | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 346 | } |