blob: 7d6f521d02ea128adf2fa0472f9afcd093186476 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Standard Hot Plug Controller Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29#ifndef _SHPCHP_H
30#define _SHPCHP_H
31
32#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/delay.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080035#include <linux/sched.h> /* signal_pending(), struct timer_list */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include "pci_hotplug.h"
38
39#if !defined(MODULE)
40 #define MY_NAME "shpchp"
41#else
42 #define MY_NAME THIS_MODULE->name
43#endif
44
45extern int shpchp_poll_mode;
46extern int shpchp_poll_time;
47extern int shpchp_debug;
48
49/*#define dbg(format, arg...) do { if (shpchp_debug) printk(KERN_DEBUG "%s: " format, MY_NAME , ## arg); } while (0)*/
50#define dbg(format, arg...) do { if (shpchp_debug) printk("%s: " format, MY_NAME , ## arg); } while (0)
51#define err(format, arg...) printk(KERN_ERR "%s: " format, MY_NAME , ## arg)
52#define info(format, arg...) printk(KERN_INFO "%s: " format, MY_NAME , ## arg)
53#define warn(format, arg...) printk(KERN_WARNING "%s: " format, MY_NAME , ## arg)
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define SLOT_MAGIC 0x67267321
56struct slot {
57 u32 magic;
58 struct slot *next;
59 u8 bus;
60 u8 device;
rajesh.shah@intel.com2178bfa2005-10-13 12:05:41 -070061 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 u32 number;
63 u8 is_a_board;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 u8 state;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 u8 presence_save;
rajesh.shah@intel.com2178bfa2005-10-13 12:05:41 -070066 u8 pwr_save;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 struct timer_list task_event;
68 u8 hp_slot;
69 struct controller *ctrl;
70 struct hpc_ops *hpc_ops;
71 struct hotplug_slot *hotplug_slot;
72 struct list_head slot_list;
73};
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075struct event_info {
76 u32 event_type;
77 u8 hp_slot;
78};
79
80struct controller {
81 struct controller *next;
82 struct semaphore crit_sect; /* critical section semaphore */
rajesh.shah@intel.comee138332005-10-13 12:05:42 -070083 struct php_ctlr_state_s *hpc_ctlr_handle; /* HPC controller handle */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 int num_slots; /* Number of slots on ctlr */
85 int slot_num_inc; /* 1 or -1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 struct pci_dev *pci_dev;
87 struct pci_bus *pci_bus;
88 struct event_info event_queue[10];
89 struct slot *slot;
90 struct hpc_ops *hpc_ops;
91 wait_queue_head_t queue; /* sleep & wake process */
92 u8 next_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 u8 bus;
94 u8 device;
95 u8 function;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 u8 slot_device_offset;
97 u8 add_support;
Keck, David53044f32006-01-16 15:22:36 -060098 u32 pcix_misc2_reg; /* for amd pogo errata */
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 enum pci_bus_speed speed;
100 u32 first_slot; /* First physical slot number */
101 u8 slot_bus; /* Bus where the slots handled by this controller sit */
Kenji Kaneshige04559862005-11-24 11:36:59 +0900102 u32 cap_offset;
103 unsigned long mmio_base;
104 unsigned long mmio_size;
Kenji Kaneshigebd62e272005-11-25 12:28:53 +0900105 volatile int cmd_busy;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106};
107
rajesh.shah@intel.com424600f2005-10-13 12:05:38 -0700108struct hotplug_params {
109 u8 cache_line_size;
110 u8 latency_timer;
111 u8 enable_serr;
112 u8 enable_perr;
113};
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115/* Define AMD SHPC ID */
116#define PCI_DEVICE_ID_AMD_GOLAM_7450 0x7450
Keck, David53044f32006-01-16 15:22:36 -0600117#define PCI_DEVICE_ID_AMD_POGO_7458 0x7458
118
119/* AMD PCIX bridge registers */
120
121#define PCIX_MEM_BASE_LIMIT_OFFSET 0x1C
122#define PCIX_MISCII_OFFSET 0x48
123#define PCIX_MISC_BRIDGE_ERRORS_OFFSET 0x80
124
125/* AMD PCIX_MISCII masks and offsets */
126#define PERRNONFATALENABLE_MASK 0x00040000
127#define PERRFATALENABLE_MASK 0x00080000
128#define PERRFLOODENABLE_MASK 0x00100000
129#define SERRNONFATALENABLE_MASK 0x00200000
130#define SERRFATALENABLE_MASK 0x00400000
131
132/* AMD PCIX_MISC_BRIDGE_ERRORS masks and offsets */
133#define PERR_OBSERVED_MASK 0x00000001
134
135/* AMD PCIX_MEM_BASE_LIMIT masks */
136#define RSE_MASK 0x40000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138#define INT_BUTTON_IGNORE 0
139#define INT_PRESENCE_ON 1
140#define INT_PRESENCE_OFF 2
141#define INT_SWITCH_CLOSE 3
142#define INT_SWITCH_OPEN 4
143#define INT_POWER_FAULT 5
144#define INT_POWER_FAULT_CLEAR 6
145#define INT_BUTTON_PRESS 7
146#define INT_BUTTON_RELEASE 8
147#define INT_BUTTON_CANCEL 9
148
149#define STATIC_STATE 0
150#define BLINKINGON_STATE 1
151#define BLINKINGOFF_STATE 2
152#define POWERON_STATE 3
153#define POWEROFF_STATE 4
154
155#define PCI_TO_PCI_BRIDGE_CLASS 0x00060400
156
157/* Error messages */
158#define INTERLOCK_OPEN 0x00000002
159#define ADD_NOT_SUPPORTED 0x00000003
160#define CARD_FUNCTIONING 0x00000005
161#define ADAPTER_NOT_SAME 0x00000006
162#define NO_ADAPTER_PRESENT 0x00000009
163#define NOT_ENOUGH_RESOURCES 0x0000000B
164#define DEVICE_TYPE_NOT_SUPPORTED 0x0000000C
165#define WRONG_BUS_FREQUENCY 0x0000000D
166#define POWER_FAILURE 0x0000000E
167
168#define REMOVE_NOT_SUPPORTED 0x00000003
169
170#define DISABLE_CARD 1
171
172/*
173 * error Messages
174 */
175#define msg_initialization_err "Initialization failure, error=%d\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#define msg_button_on "PCI slot #%d - powering on due to button press.\n"
177#define msg_button_off "PCI slot #%d - powering off due to button press.\n"
178#define msg_button_cancel "PCI slot #%d - action canceled due to button press.\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180/* sysfs functions for the hotplug controller info */
181extern void shpchp_create_ctrl_files (struct controller *ctrl);
182
183/* controller functions */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184extern int shpchp_event_start_thread(void);
185extern void shpchp_event_stop_thread(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186extern int shpchp_enable_slot(struct slot *slot);
187extern int shpchp_disable_slot(struct slot *slot);
188
189extern u8 shpchp_handle_attention_button(u8 hp_slot, void *inst_id);
190extern u8 shpchp_handle_switch_change(u8 hp_slot, void *inst_id);
191extern u8 shpchp_handle_presence_change(u8 hp_slot, void *inst_id);
192extern u8 shpchp_handle_power_fault(u8 hp_slot, void *inst_id);
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194/* pci functions */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195extern int shpchp_save_config(struct controller *ctrl, int busnumber, int num_ctlr_slots, int first_device_num);
rajesh.shah@intel.comdbd7a782005-10-13 12:05:36 -0700196extern int shpchp_configure_device(struct slot *p_slot);
rajesh.shah@intel.com2178bfa2005-10-13 12:05:41 -0700197extern int shpchp_unconfigure_device(struct slot *p_slot);
rajesh.shah@intel.com424600f2005-10-13 12:05:38 -0700198extern void get_hp_hw_control_from_firmware(struct pci_dev *dev);
199extern void get_hp_params_from_firmware(struct pci_dev *dev,
200 struct hotplug_params *hpp);
201extern int shpchprm_get_physical_slot_number(struct controller *ctrl,
202 u32 *sun, u8 busnum, u8 devnum);
rajesh.shah@intel.comc2608a12005-10-13 12:05:44 -0700203extern void shpchp_remove_ctrl_files(struct controller *ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205
206/* Global variables */
207extern struct controller *shpchp_ctrl_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209struct ctrl_reg {
210 volatile u32 base_offset;
211 volatile u32 slot_avail1;
212 volatile u32 slot_avail2;
213 volatile u32 slot_config;
214 volatile u16 sec_bus_config;
215 volatile u8 msi_ctrl;
216 volatile u8 prog_interface;
217 volatile u16 cmd;
218 volatile u16 cmd_status;
219 volatile u32 intr_loc;
220 volatile u32 serr_loc;
221 volatile u32 serr_intr_enable;
222 volatile u32 slot1;
223 volatile u32 slot2;
224 volatile u32 slot3;
225 volatile u32 slot4;
226 volatile u32 slot5;
227 volatile u32 slot6;
228 volatile u32 slot7;
229 volatile u32 slot8;
230 volatile u32 slot9;
231 volatile u32 slot10;
232 volatile u32 slot11;
233 volatile u32 slot12;
234} __attribute__ ((packed));
235
236/* offsets to the controller registers based on the above structure layout */
237enum ctrl_offsets {
238 BASE_OFFSET = offsetof(struct ctrl_reg, base_offset),
239 SLOT_AVAIL1 = offsetof(struct ctrl_reg, slot_avail1),
240 SLOT_AVAIL2 = offsetof(struct ctrl_reg, slot_avail2),
241 SLOT_CONFIG = offsetof(struct ctrl_reg, slot_config),
242 SEC_BUS_CONFIG = offsetof(struct ctrl_reg, sec_bus_config),
243 MSI_CTRL = offsetof(struct ctrl_reg, msi_ctrl),
244 PROG_INTERFACE = offsetof(struct ctrl_reg, prog_interface),
245 CMD = offsetof(struct ctrl_reg, cmd),
246 CMD_STATUS = offsetof(struct ctrl_reg, cmd_status),
247 INTR_LOC = offsetof(struct ctrl_reg, intr_loc),
248 SERR_LOC = offsetof(struct ctrl_reg, serr_loc),
249 SERR_INTR_ENABLE = offsetof(struct ctrl_reg, serr_intr_enable),
250 SLOT1 = offsetof(struct ctrl_reg, slot1),
251 SLOT2 = offsetof(struct ctrl_reg, slot2),
252 SLOT3 = offsetof(struct ctrl_reg, slot3),
253 SLOT4 = offsetof(struct ctrl_reg, slot4),
254 SLOT5 = offsetof(struct ctrl_reg, slot5),
255 SLOT6 = offsetof(struct ctrl_reg, slot6),
256 SLOT7 = offsetof(struct ctrl_reg, slot7),
257 SLOT8 = offsetof(struct ctrl_reg, slot8),
258 SLOT9 = offsetof(struct ctrl_reg, slot9),
259 SLOT10 = offsetof(struct ctrl_reg, slot10),
260 SLOT11 = offsetof(struct ctrl_reg, slot11),
261 SLOT12 = offsetof(struct ctrl_reg, slot12),
262};
rajesh.shah@intel.comee138332005-10-13 12:05:42 -0700263typedef u8(*php_intr_callback_t) (u8 hp_slot, void *instance_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264struct php_ctlr_state_s {
265 struct php_ctlr_state_s *pnext;
266 struct pci_dev *pci_dev;
267 unsigned int irq;
268 unsigned long flags; /* spinlock's */
269 u32 slot_device_offset;
270 u32 num_slots;
271 struct timer_list int_poll_timer; /* Added for poll event */
272 php_intr_callback_t attention_button_callback;
273 php_intr_callback_t switch_change_callback;
274 php_intr_callback_t presence_change_callback;
275 php_intr_callback_t power_fault_callback;
276 void *callback_instance_id;
277 void __iomem *creg; /* Ptr to controller register space */
278};
279/* Inline functions */
280
281
282/* Inline functions to check the sanity of a pointer that is passed to us */
283static inline int slot_paranoia_check (struct slot *slot, const char *function)
284{
285 if (!slot) {
286 dbg("%s - slot == NULL", function);
287 return -1;
288 }
289 if (slot->magic != SLOT_MAGIC) {
290 dbg("%s - bad magic number for slot", function);
291 return -1;
292 }
293 if (!slot->hotplug_slot) {
294 dbg("%s - slot->hotplug_slot == NULL!", function);
295 return -1;
296 }
297 return 0;
298}
299
300static inline struct slot *get_slot (struct hotplug_slot *hotplug_slot, const char *function)
301{
302 struct slot *slot;
303
304 if (!hotplug_slot) {
305 dbg("%s - hotplug_slot == NULL\n", function);
306 return NULL;
307 }
308
309 slot = (struct slot *)hotplug_slot->private;
310 if (slot_paranoia_check (slot, function))
311 return NULL;
312 return slot;
313}
314
315static inline struct slot *shpchp_find_slot (struct controller *ctrl, u8 device)
316{
317 struct slot *p_slot, *tmp_slot = NULL;
318
319 if (!ctrl)
320 return NULL;
321
322 p_slot = ctrl->slot;
323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 while (p_slot && (p_slot->device != device)) {
325 tmp_slot = p_slot;
326 p_slot = p_slot->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 }
328 if (p_slot == NULL) {
329 err("ERROR: shpchp_find_slot device=0x%x\n", device);
330 p_slot = tmp_slot;
331 }
332
333 return (p_slot);
334}
335
336static inline int wait_for_ctrl_irq (struct controller *ctrl)
337{
338 DECLARE_WAITQUEUE(wait, current);
339 int retval = 0;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 add_wait_queue(&ctrl->queue, &wait);
342
343 if (!shpchp_poll_mode) {
344 /* Sleep for up to 1 second */
345 msleep_interruptible(1000);
346 } else {
347 /* Sleep for up to 2 seconds */
348 msleep_interruptible(2000);
349 }
350 remove_wait_queue(&ctrl->queue, &wait);
351 if (signal_pending(current))
352 retval = -EINTR;
353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 return retval;
355}
356
Keck, David53044f32006-01-16 15:22:36 -0600357static inline void amd_pogo_errata_save_misc_reg(struct slot *p_slot)
358{
359 u32 pcix_misc2_temp;
360
361 /* save MiscII register */
362 pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp);
363
364 p_slot->ctrl->pcix_misc2_reg = pcix_misc2_temp;
365
366 /* clear SERR/PERR enable bits */
367 pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
368 pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
369 pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
370 pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
371 pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
372 pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
373}
374
375static inline void amd_pogo_errata_restore_misc_reg(struct slot *p_slot)
376{
377 u32 pcix_misc2_temp;
378 u32 pcix_bridge_errors_reg;
379 u32 pcix_mem_base_reg;
380 u8 perr_set;
381 u8 rse_set;
382
383 /* write-one-to-clear Bridge_Errors[ PERR_OBSERVED ] */
384 pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, &pcix_bridge_errors_reg);
385 perr_set = pcix_bridge_errors_reg & PERR_OBSERVED_MASK;
386 if (perr_set) {
387 dbg ("%s W1C: Bridge_Errors[ PERR_OBSERVED = %08X]\n",__FUNCTION__ , perr_set);
388
389 pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, perr_set);
390 }
391
392 /* write-one-to-clear Memory_Base_Limit[ RSE ] */
393 pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, &pcix_mem_base_reg);
394 rse_set = pcix_mem_base_reg & RSE_MASK;
395 if (rse_set) {
396 dbg ("%s W1C: Memory_Base_Limit[ RSE ]\n",__FUNCTION__ );
397
398 pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, rse_set);
399 }
400 /* restore MiscII register */
401 pci_read_config_dword( p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp );
402
403 if (p_slot->ctrl->pcix_misc2_reg & SERRFATALENABLE_MASK)
404 pcix_misc2_temp |= SERRFATALENABLE_MASK;
405 else
406 pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
407
408 if (p_slot->ctrl->pcix_misc2_reg & SERRNONFATALENABLE_MASK)
409 pcix_misc2_temp |= SERRNONFATALENABLE_MASK;
410 else
411 pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
412
413 if (p_slot->ctrl->pcix_misc2_reg & PERRFLOODENABLE_MASK)
414 pcix_misc2_temp |= PERRFLOODENABLE_MASK;
415 else
416 pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
417
418 if (p_slot->ctrl->pcix_misc2_reg & PERRFATALENABLE_MASK)
419 pcix_misc2_temp |= PERRFATALENABLE_MASK;
420 else
421 pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
422
423 if (p_slot->ctrl->pcix_misc2_reg & PERRNONFATALENABLE_MASK)
424 pcix_misc2_temp |= PERRNONFATALENABLE_MASK;
425 else
426 pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
427 pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
428}
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430#define SLOT_NAME_SIZE 10
431
432static inline void make_slot_name(char *buffer, int buffer_size, struct slot *slot)
433{
Kristen Accardi1248d632005-08-05 12:16:06 -0700434 snprintf(buffer, buffer_size, "%04d_%04d", slot->bus, slot->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435}
436
437enum php_ctlr_type {
438 PCI,
439 ISA,
440 ACPI
441};
442
rajesh.shah@intel.comee138332005-10-13 12:05:42 -0700443int shpc_init( struct controller *ctrl, struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
445int shpc_get_ctlr_slot_config( struct controller *ctrl,
446 int *num_ctlr_slots,
447 int *first_device_num,
448 int *physical_slot_num,
449 int *updown,
450 int *flags);
451
452struct hpc_ops {
453 int (*power_on_slot ) (struct slot *slot);
454 int (*slot_enable ) (struct slot *slot);
455 int (*slot_disable ) (struct slot *slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 int (*set_bus_speed_mode) (struct slot *slot, enum pci_bus_speed speed);
457 int (*get_power_status) (struct slot *slot, u8 *status);
458 int (*get_attention_status) (struct slot *slot, u8 *status);
459 int (*set_attention_status) (struct slot *slot, u8 status);
460 int (*get_latch_status) (struct slot *slot, u8 *status);
461 int (*get_adapter_status) (struct slot *slot, u8 *status);
462
463 int (*get_max_bus_speed) (struct slot *slot, enum pci_bus_speed *speed);
464 int (*get_cur_bus_speed) (struct slot *slot, enum pci_bus_speed *speed);
465 int (*get_adapter_speed) (struct slot *slot, enum pci_bus_speed *speed);
466 int (*get_mode1_ECC_cap) (struct slot *slot, u8 *mode);
467 int (*get_prog_int) (struct slot *slot, u8 *prog_int);
468
469 int (*query_power_fault) (struct slot *slot);
470 void (*green_led_on) (struct slot *slot);
471 void (*green_led_off) (struct slot *slot);
472 void (*green_led_blink) (struct slot *slot);
473 void (*release_ctlr) (struct controller *ctrl);
474 int (*check_cmd_status) (struct controller *ctrl);
475};
476
477#endif /* _SHPCHP_H */