blob: 582537689ebc35a47ca5f2b7b1b02bad34d80bf9 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
96static inline bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
97 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
103 return trb->link.control & LINK_TOGGLE;
104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
110static inline int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
116 return (trb->link.control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK);
117}
118
John Youn6c12db92010-05-10 15:33:00 -0700119static inline int enqueue_is_link_trb(struct xhci_ring *ring)
120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
122 return ((link->control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK));
123}
124
Sarah Sharpae636742009-04-29 19:02:31 -0700125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
John Youna1669b22010-08-09 13:56:11 -0700138 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700139 }
140}
141
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
147{
148 union xhci_trb *next = ++(ring->dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
152 /* Update the dequeue pointer further if that was a link TRB or we're at
153 * the end of an event ring segment (which doesn't have link TRBS)
154 */
155 while (last_trb(xhci, ring, ring->deq_seg, next)) {
156 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
157 ring->cycle_state = (ring->cycle_state ? 0 : 1);
158 if (!in_interrupt())
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700159 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
160 ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700161 (unsigned int) ring->cycle_state);
162 }
163 ring->deq_seg = ring->deq_seg->next;
164 ring->dequeue = ring->deq_seg->trbs;
165 next = ring->dequeue;
166 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700167 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
168 if (ring == xhci->event_ring)
169 xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
170 else if (ring == xhci->cmd_ring)
171 xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
172 else
173 xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700174}
175
176/*
177 * See Cycle bit rules. SW is the consumer for the event ring only.
178 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
179 *
180 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
181 * chain bit is set), then set the chain bit in all the following link TRBs.
182 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
183 * have their chain bit cleared (so that each Link TRB is a separate TD).
184 *
185 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700186 * set, but other sections talk about dealing with the chain bit set. This was
187 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
188 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700189 *
190 * @more_trbs_coming: Will you enqueue more TRBs before calling
191 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700192 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700193static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
194 bool consumer, bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700195{
196 u32 chain;
197 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700198 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700199
200 chain = ring->enqueue->generic.field[3] & TRB_CHAIN;
201 next = ++(ring->enqueue);
202
203 ring->enq_updates++;
204 /* Update the dequeue pointer further if that was a link TRB or we're at
205 * the end of an event ring segment (which doesn't have link TRBS)
206 */
207 while (last_trb(xhci, ring, ring->enq_seg, next)) {
208 if (!consumer) {
209 if (ring != xhci->event_ring) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700210 /*
211 * If the caller doesn't plan on enqueueing more
212 * TDs before ringing the doorbell, then we
213 * don't want to give the link TRB to the
214 * hardware just yet. We'll give the link TRB
215 * back in prepare_ring() just before we enqueue
216 * the TD at the top of the ring.
217 */
218 if (!chain && !more_trbs_coming)
John Youn6c12db92010-05-10 15:33:00 -0700219 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700220
221 /* If we're not dealing with 0.95 hardware,
222 * carry over the chain bit of the previous TRB
223 * (which may mean the chain bit is cleared).
224 */
225 if (!xhci_link_trb_quirk(xhci)) {
226 next->link.control &= ~TRB_CHAIN;
227 next->link.control |= chain;
Sarah Sharpb0567b32009-08-07 14:04:36 -0700228 }
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700229 /* Give this link TRB to the hardware */
230 wmb();
231 next->link.control ^= TRB_CYCLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700232 }
233 /* Toggle the cycle bit after the last ring segment. */
234 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
235 ring->cycle_state = (ring->cycle_state ? 0 : 1);
236 if (!in_interrupt())
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700237 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
238 ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700239 (unsigned int) ring->cycle_state);
240 }
241 }
242 ring->enq_seg = ring->enq_seg->next;
243 ring->enqueue = ring->enq_seg->trbs;
244 next = ring->enqueue;
245 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700246 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
247 if (ring == xhci->event_ring)
248 xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
249 else if (ring == xhci->cmd_ring)
250 xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
251 else
252 xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253}
254
255/*
256 * Check to see if there's room to enqueue num_trbs on the ring. See rules
257 * above.
258 * FIXME: this would be simpler and faster if we just kept track of the number
259 * of free TRBs in a ring.
260 */
261static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
262 unsigned int num_trbs)
263{
264 int i;
265 union xhci_trb *enq = ring->enqueue;
266 struct xhci_segment *enq_seg = ring->enq_seg;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700267 struct xhci_segment *cur_seg;
268 unsigned int left_on_ring;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269
John Youn6c12db92010-05-10 15:33:00 -0700270 /* If we are currently pointing to a link TRB, advance the
271 * enqueue pointer before checking for space */
272 while (last_trb(xhci, ring, enq_seg, enq)) {
273 enq_seg = enq_seg->next;
274 enq = enq_seg->trbs;
275 }
276
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277 /* Check if ring is empty */
Sarah Sharp44ebd032010-05-18 16:05:26 -0700278 if (enq == ring->dequeue) {
279 /* Can't use link trbs */
280 left_on_ring = TRBS_PER_SEGMENT - 1;
281 for (cur_seg = enq_seg->next; cur_seg != enq_seg;
282 cur_seg = cur_seg->next)
283 left_on_ring += TRBS_PER_SEGMENT - 1;
284
285 /* Always need one TRB free in the ring. */
286 left_on_ring -= 1;
287 if (num_trbs > left_on_ring) {
288 xhci_warn(xhci, "Not enough room on ring; "
289 "need %u TRBs, %u TRBs left\n",
290 num_trbs, left_on_ring);
291 return 0;
292 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700293 return 1;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700294 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700295 /* Make sure there's an extra empty TRB available */
296 for (i = 0; i <= num_trbs; ++i) {
297 if (enq == ring->dequeue)
298 return 0;
299 enq++;
300 while (last_trb(xhci, ring, enq_seg, enq)) {
301 enq_seg = enq_seg->next;
302 enq = enq_seg->trbs;
303 }
304 }
305 return 1;
306}
307
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700308/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700309void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700310{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700311 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500312 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700313 /* Flush PCI posted writes */
314 xhci_readl(xhci, &xhci->dba->doorbell[0]);
315}
316
Andiry Xube88fe42010-10-14 07:22:57 -0700317void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700318 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700319 unsigned int ep_index,
320 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700321{
Sarah Sharpae636742009-04-29 19:02:31 -0700322 __u32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500323 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
324 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700325
Sarah Sharpae636742009-04-29 19:02:31 -0700326 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500327 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700328 * We don't want to restart any stream rings if there's a set dequeue
329 * pointer command pending because the device can choose to start any
330 * stream once the endpoint is on the HW schedule.
331 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700332 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500333 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
334 (ep_state & EP_HALTED))
335 return;
336 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
337 /* The CPU has better things to do at this point than wait for a
338 * write-posting flush. It'll get there soon enough.
339 */
Sarah Sharpae636742009-04-29 19:02:31 -0700340}
341
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700342/* Ring the doorbell for any rings with pending URBs */
343static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
344 unsigned int slot_id,
345 unsigned int ep_index)
346{
347 unsigned int stream_id;
348 struct xhci_virt_ep *ep;
349
350 ep = &xhci->devs[slot_id]->eps[ep_index];
351
352 /* A ring has pending URBs if its TD list is not empty */
353 if (!(ep->ep_state & EP_HAS_STREAMS)) {
354 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700355 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700356 return;
357 }
358
359 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
360 stream_id++) {
361 struct xhci_stream_info *stream_info = ep->stream_info;
362 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700363 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
364 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700365 }
366}
367
Sarah Sharpae636742009-04-29 19:02:31 -0700368/*
369 * Find the segment that trb is in. Start searching in start_seg.
370 * If we must move past a segment that has a link TRB with a toggle cycle state
371 * bit set, then we will toggle the value pointed at by cycle_state.
372 */
373static struct xhci_segment *find_trb_seg(
374 struct xhci_segment *start_seg,
375 union xhci_trb *trb, int *cycle_state)
376{
377 struct xhci_segment *cur_seg = start_seg;
378 struct xhci_generic_trb *generic_trb;
379
380 while (cur_seg->trbs > trb ||
381 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
382 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Andiry Xu54b5acf2010-05-10 19:57:17 -0700383 if ((generic_trb->field[3] & TRB_TYPE_BITMASK) ==
384 TRB_TYPE(TRB_LINK) &&
Sarah Sharpae636742009-04-29 19:02:31 -0700385 (generic_trb->field[3] & LINK_TOGGLE))
386 *cycle_state = ~(*cycle_state) & 0x1;
387 cur_seg = cur_seg->next;
388 if (cur_seg == start_seg)
389 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700390 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700391 }
392 return cur_seg;
393}
394
Sarah Sharp021bff92010-07-29 22:12:20 -0700395
396static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
397 unsigned int slot_id, unsigned int ep_index,
398 unsigned int stream_id)
399{
400 struct xhci_virt_ep *ep;
401
402 ep = &xhci->devs[slot_id]->eps[ep_index];
403 /* Common case: no streams */
404 if (!(ep->ep_state & EP_HAS_STREAMS))
405 return ep->ring;
406
407 if (stream_id == 0) {
408 xhci_warn(xhci,
409 "WARN: Slot ID %u, ep index %u has streams, "
410 "but URB has no stream ID.\n",
411 slot_id, ep_index);
412 return NULL;
413 }
414
415 if (stream_id < ep->stream_info->num_streams)
416 return ep->stream_info->stream_rings[stream_id];
417
418 xhci_warn(xhci,
419 "WARN: Slot ID %u, ep index %u has "
420 "stream IDs 1 to %u allocated, "
421 "but stream ID %u is requested.\n",
422 slot_id, ep_index,
423 ep->stream_info->num_streams - 1,
424 stream_id);
425 return NULL;
426}
427
428/* Get the right ring for the given URB.
429 * If the endpoint supports streams, boundary check the URB's stream ID.
430 * If the endpoint doesn't support streams, return the singular endpoint ring.
431 */
432static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
433 struct urb *urb)
434{
435 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
436 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
437}
438
Sarah Sharpae636742009-04-29 19:02:31 -0700439/*
440 * Move the xHC's endpoint ring dequeue pointer past cur_td.
441 * Record the new state of the xHC's endpoint ring dequeue segment,
442 * dequeue pointer, and new consumer cycle state in state.
443 * Update our internal representation of the ring's dequeue pointer.
444 *
445 * We do this in three jumps:
446 * - First we update our new ring state to be the same as when the xHC stopped.
447 * - Then we traverse the ring to find the segment that contains
448 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
449 * any link TRBs with the toggle cycle bit set.
450 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
451 * if we've moved it past a link TRB with the toggle cycle bit set.
452 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700453void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700454 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700455 unsigned int stream_id, struct xhci_td *cur_td,
456 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700457{
458 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700459 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700460 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700461 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700462 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700463
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700464 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
465 ep_index, stream_id);
466 if (!ep_ring) {
467 xhci_warn(xhci, "WARN can't find new dequeue state "
468 "for invalid stream ID %u.\n",
469 stream_id);
470 return;
471 }
Sarah Sharpae636742009-04-29 19:02:31 -0700472 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700473 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700474 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700475 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700476 &state->new_cycle_state);
477 if (!state->new_deq_seg)
478 BUG();
479 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700480 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700481 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
482 state->new_cycle_state = 0x1 & ep_ctx->deq;
Sarah Sharpae636742009-04-29 19:02:31 -0700483
484 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700485 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700486 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
487 state->new_deq_ptr,
488 &state->new_cycle_state);
489 if (!state->new_deq_seg)
490 BUG();
491
492 trb = &state->new_deq_ptr->generic;
Andiry Xu54b5acf2010-05-10 19:57:17 -0700493 if ((trb->field[3] & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK) &&
Sarah Sharpae636742009-04-29 19:02:31 -0700494 (trb->field[3] & LINK_TOGGLE))
495 state->new_cycle_state = ~(state->new_cycle_state) & 0x1;
496 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
497
498 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700499 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
500 state->new_deq_seg);
501 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
502 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
503 (unsigned long long) addr);
504 xhci_dbg(xhci, "Setting dequeue pointer in internal ring state.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700505 ep_ring->dequeue = state->new_deq_ptr;
506 ep_ring->deq_seg = state->new_deq_seg;
507}
508
Sarah Sharp23e3be12009-04-29 19:05:20 -0700509static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharpae636742009-04-29 19:02:31 -0700510 struct xhci_td *cur_td)
511{
512 struct xhci_segment *cur_seg;
513 union xhci_trb *cur_trb;
514
515 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
516 true;
517 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
518 if ((cur_trb->generic.field[3] & TRB_TYPE_BITMASK) ==
519 TRB_TYPE(TRB_LINK)) {
520 /* Unchain any chained Link TRBs, but
521 * leave the pointers intact.
522 */
523 cur_trb->generic.field[3] &= ~TRB_CHAIN;
524 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700525 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
526 "in seg %p (0x%llx dma)\n",
527 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700528 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700529 cur_seg,
530 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700531 } else {
532 cur_trb->generic.field[0] = 0;
533 cur_trb->generic.field[1] = 0;
534 cur_trb->generic.field[2] = 0;
535 /* Preserve only the cycle bit of this TRB */
536 cur_trb->generic.field[3] &= TRB_CYCLE;
537 cur_trb->generic.field[3] |= TRB_TYPE(TRB_TR_NOOP);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700538 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
539 "in seg %p (0x%llx dma)\n",
540 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700541 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700542 cur_seg,
543 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700544 }
545 if (cur_trb == cur_td->last_trb)
546 break;
547 }
548}
549
550static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700551 unsigned int ep_index, unsigned int stream_id,
552 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700553 union xhci_trb *deq_ptr, u32 cycle_state);
554
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700555void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700556 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700557 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700558 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700559{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700560 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
561
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700562 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
563 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
564 deq_state->new_deq_seg,
565 (unsigned long long)deq_state->new_deq_seg->dma,
566 deq_state->new_deq_ptr,
567 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
568 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700569 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700570 deq_state->new_deq_seg,
571 deq_state->new_deq_ptr,
572 (u32) deq_state->new_cycle_state);
573 /* Stop the TD queueing code from ringing the doorbell until
574 * this command completes. The HC won't set the dequeue pointer
575 * if the ring is running, and ringing the doorbell starts the
576 * ring running.
577 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700578 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700579}
580
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700581static inline void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
582 struct xhci_virt_ep *ep)
583{
584 ep->ep_state &= ~EP_HALT_PENDING;
585 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
586 * timer is running on another CPU, we don't decrement stop_cmds_pending
587 * (since we didn't successfully stop the watchdog timer).
588 */
589 if (del_timer(&ep->stop_cmd_timer))
590 ep->stop_cmds_pending--;
591}
592
593/* Must be called with xhci->lock held in interrupt context */
594static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
595 struct xhci_td *cur_td, int status, char *adjective)
596{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700597 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700598 struct urb *urb;
599 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700600
Andiry Xu8e51adc2010-07-22 15:23:31 -0700601 urb = cur_td->urb;
602 urb_priv = urb->hcpriv;
603 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700604 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700605
Andiry Xu8e51adc2010-07-22 15:23:31 -0700606 /* Only giveback urb when this is the last td in urb */
607 if (urb_priv->td_cnt == urb_priv->length) {
608 usb_hcd_unlink_urb_from_ep(hcd, urb);
609 xhci_dbg(xhci, "Giveback %s URB %p\n", adjective, urb);
610
611 spin_unlock(&xhci->lock);
612 usb_hcd_giveback_urb(hcd, urb, status);
613 xhci_urb_free_priv(xhci, urb_priv);
614 spin_lock(&xhci->lock);
615 xhci_dbg(xhci, "%s URB given back\n", adjective);
616 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700617}
618
Sarah Sharpae636742009-04-29 19:02:31 -0700619/*
620 * When we get a command completion for a Stop Endpoint Command, we need to
621 * unlink any cancelled TDs from the ring. There are two ways to do that:
622 *
623 * 1. If the HW was in the middle of processing the TD that needs to be
624 * cancelled, then we must move the ring's dequeue pointer past the last TRB
625 * in the TD with a Set Dequeue Pointer Command.
626 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
627 * bit cleared) so that the HW will skip over them.
628 */
629static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700630 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700631{
632 unsigned int slot_id;
633 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700634 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700635 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700636 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700637 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700638 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700639 struct xhci_td *last_unlinked_td;
640
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700641 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700642
Andiry Xube88fe42010-10-14 07:22:57 -0700643 if (unlikely(TRB_TO_SUSPEND_PORT(
644 xhci->cmd_ring->dequeue->generic.field[3]))) {
645 slot_id = TRB_TO_SLOT_ID(
646 xhci->cmd_ring->dequeue->generic.field[3]);
647 virt_dev = xhci->devs[slot_id];
648 if (virt_dev)
649 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
650 event);
651 else
652 xhci_warn(xhci, "Stop endpoint command "
653 "completion for disabled slot %u\n",
654 slot_id);
655 return;
656 }
657
Sarah Sharpae636742009-04-29 19:02:31 -0700658 memset(&deq_state, 0, sizeof(deq_state));
659 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
660 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700661 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700662
Sarah Sharp678539c2009-10-27 10:55:52 -0700663 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700664 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700665 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700666 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700667 }
Sarah Sharpae636742009-04-29 19:02:31 -0700668
669 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
670 * We have the xHCI lock, so nothing can modify this list until we drop
671 * it. We're also in the event handler, so we can't get re-interrupted
672 * if another Stop Endpoint command completes
673 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700674 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700675 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700676 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
677 cur_td->first_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700678 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700679 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
680 if (!ep_ring) {
681 /* This shouldn't happen unless a driver is mucking
682 * with the stream ID after submission. This will
683 * leave the TD on the hardware ring, and the hardware
684 * will try to execute it, and may access a buffer
685 * that has already been freed. In the best case, the
686 * hardware will execute it, and the event handler will
687 * ignore the completion event for that TD, since it was
688 * removed from the td_list for that endpoint. In
689 * short, don't muck with the stream ID after
690 * submission.
691 */
692 xhci_warn(xhci, "WARN Cancelled URB %p "
693 "has invalid stream ID %u.\n",
694 cur_td->urb,
695 cur_td->urb->stream_id);
696 goto remove_finished_td;
697 }
Sarah Sharpae636742009-04-29 19:02:31 -0700698 /*
699 * If we stopped on the TD we need to cancel, then we have to
700 * move the xHC endpoint ring dequeue pointer past this TD.
701 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700702 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700703 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
704 cur_td->urb->stream_id,
705 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700706 else
707 td_to_noop(xhci, ep_ring, cur_td);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700708remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700709 /*
710 * The event handler won't see a completion for this TD anymore,
711 * so remove it from the endpoint ring's TD list. Keep it in
712 * the cancelled TD list for URB completion later.
713 */
714 list_del(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700715 }
716 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700717 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700718
719 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
720 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700721 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700722 slot_id, ep_index,
723 ep->stopped_td->urb->stream_id,
724 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700725 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700726 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700727 /* Otherwise ring the doorbell(s) to restart queued transfers */
728 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700729 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700730 ep->stopped_td = NULL;
731 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700732
733 /*
734 * Drop the lock and complete the URBs in the cancelled TD list.
735 * New TDs to be cancelled might be added to the end of the list before
736 * we can complete all the URBs for the TDs we already unlinked.
737 * So stop when we've completed the URB for the last TD we unlinked.
738 */
739 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700740 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700741 struct xhci_td, cancelled_td_list);
742 list_del(&cur_td->cancelled_td_list);
743
744 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700745 /* Doesn't matter what we pass for status, since the core will
746 * just overwrite it (because the URB has been unlinked).
747 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700748 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700749
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700750 /* Stop processing the cancelled list if the watchdog timer is
751 * running.
752 */
753 if (xhci->xhc_state & XHCI_STATE_DYING)
754 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700755 } while (cur_td != last_unlinked_td);
756
757 /* Return to the event handler with xhci->lock re-acquired */
758}
759
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700760/* Watchdog timer function for when a stop endpoint command fails to complete.
761 * In this case, we assume the host controller is broken or dying or dead. The
762 * host may still be completing some other events, so we have to be careful to
763 * let the event ring handler and the URB dequeueing/enqueueing functions know
764 * through xhci->state.
765 *
766 * The timer may also fire if the host takes a very long time to respond to the
767 * command, and the stop endpoint command completion handler cannot delete the
768 * timer before the timer function is called. Another endpoint cancellation may
769 * sneak in before the timer function can grab the lock, and that may queue
770 * another stop endpoint command and add the timer back. So we cannot use a
771 * simple flag to say whether there is a pending stop endpoint command for a
772 * particular endpoint.
773 *
774 * Instead we use a combination of that flag and a counter for the number of
775 * pending stop endpoint commands. If the timer is the tail end of the last
776 * stop endpoint command, and the endpoint's command is still pending, we assume
777 * the host is dying.
778 */
779void xhci_stop_endpoint_command_watchdog(unsigned long arg)
780{
781 struct xhci_hcd *xhci;
782 struct xhci_virt_ep *ep;
783 struct xhci_virt_ep *temp_ep;
784 struct xhci_ring *ring;
785 struct xhci_td *cur_td;
786 int ret, i, j;
787
788 ep = (struct xhci_virt_ep *) arg;
789 xhci = ep->xhci;
790
791 spin_lock(&xhci->lock);
792
793 ep->stop_cmds_pending--;
794 if (xhci->xhc_state & XHCI_STATE_DYING) {
795 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
796 "xHCI as DYING, exiting.\n");
797 spin_unlock(&xhci->lock);
798 return;
799 }
800 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
801 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
802 "exiting.\n");
803 spin_unlock(&xhci->lock);
804 return;
805 }
806
807 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
808 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
809 /* Oops, HC is dead or dying or at least not responding to the stop
810 * endpoint command.
811 */
812 xhci->xhc_state |= XHCI_STATE_DYING;
813 /* Disable interrupts from the host controller and start halting it */
814 xhci_quiesce(xhci);
815 spin_unlock(&xhci->lock);
816
817 ret = xhci_halt(xhci);
818
819 spin_lock(&xhci->lock);
820 if (ret < 0) {
821 /* This is bad; the host is not responding to commands and it's
822 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800823 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700824 * disconnect all device drivers under this host. Those
825 * disconnect() methods will wait for all URBs to be unlinked,
826 * so we must complete them.
827 */
828 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
829 xhci_warn(xhci, "Completing active URBs anyway.\n");
830 /* We could turn all TDs on the rings to no-ops. This won't
831 * help if the host has cached part of the ring, and is slow if
832 * we want to preserve the cycle bit. Skip it and hope the host
833 * doesn't touch the memory.
834 */
835 }
836 for (i = 0; i < MAX_HC_SLOTS; i++) {
837 if (!xhci->devs[i])
838 continue;
839 for (j = 0; j < 31; j++) {
840 temp_ep = &xhci->devs[i]->eps[j];
841 ring = temp_ep->ring;
842 if (!ring)
843 continue;
844 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
845 "ep index %u\n", i, j);
846 while (!list_empty(&ring->td_list)) {
847 cur_td = list_first_entry(&ring->td_list,
848 struct xhci_td,
849 td_list);
850 list_del(&cur_td->td_list);
851 if (!list_empty(&cur_td->cancelled_td_list))
852 list_del(&cur_td->cancelled_td_list);
853 xhci_giveback_urb_in_irq(xhci, cur_td,
854 -ESHUTDOWN, "killed");
855 }
856 while (!list_empty(&temp_ep->cancelled_td_list)) {
857 cur_td = list_first_entry(
858 &temp_ep->cancelled_td_list,
859 struct xhci_td,
860 cancelled_td_list);
861 list_del(&cur_td->cancelled_td_list);
862 xhci_giveback_urb_in_irq(xhci, cur_td,
863 -ESHUTDOWN, "killed");
864 }
865 }
866 }
867 spin_unlock(&xhci->lock);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700868 xhci_dbg(xhci, "Calling usb_hc_died()\n");
869 usb_hc_died(xhci_to_hcd(xhci));
870 xhci_dbg(xhci, "xHCI host controller is dead.\n");
871}
872
Sarah Sharpae636742009-04-29 19:02:31 -0700873/*
874 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
875 * we need to clear the set deq pending flag in the endpoint ring state, so that
876 * the TD queueing code can ring the doorbell again. We also need to ring the
877 * endpoint doorbell to restart the ring, but only if there aren't more
878 * cancellations pending.
879 */
880static void handle_set_deq_completion(struct xhci_hcd *xhci,
881 struct xhci_event_cmd *event,
882 union xhci_trb *trb)
883{
884 unsigned int slot_id;
885 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700886 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700887 struct xhci_ring *ep_ring;
888 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -0700889 struct xhci_ep_ctx *ep_ctx;
890 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700891
892 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
893 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700894 stream_id = TRB_TO_STREAM_ID(trb->generic.field[2]);
Sarah Sharpae636742009-04-29 19:02:31 -0700895 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700896
897 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
898 if (!ep_ring) {
899 xhci_warn(xhci, "WARN Set TR deq ptr command for "
900 "freed stream ID %u\n",
901 stream_id);
902 /* XXX: Harmless??? */
903 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
904 return;
905 }
906
John Yound115b042009-07-27 12:05:15 -0700907 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
908 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700909
910 if (GET_COMP_CODE(event->status) != COMP_SUCCESS) {
911 unsigned int ep_state;
912 unsigned int slot_state;
913
914 switch (GET_COMP_CODE(event->status)) {
915 case COMP_TRB_ERR:
916 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
917 "of stream ID configuration\n");
918 break;
919 case COMP_CTX_STATE:
920 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
921 "to incorrect slot or ep state.\n");
John Yound115b042009-07-27 12:05:15 -0700922 ep_state = ep_ctx->ep_info;
Sarah Sharpae636742009-04-29 19:02:31 -0700923 ep_state &= EP_STATE_MASK;
John Yound115b042009-07-27 12:05:15 -0700924 slot_state = slot_ctx->dev_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700925 slot_state = GET_SLOT_STATE(slot_state);
926 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
927 slot_state, ep_state);
928 break;
929 case COMP_EBADSLT:
930 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
931 "slot %u was not enabled.\n", slot_id);
932 break;
933 default:
934 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
935 "completion code of %u.\n",
936 GET_COMP_CODE(event->status));
937 break;
938 }
939 /* OK what do we do now? The endpoint state is hosed, and we
940 * should never get to this point if the synchronization between
941 * queueing, and endpoint state are correct. This might happen
942 * if the device gets disconnected after we've finished
943 * cancelling URBs, which might not be an error...
944 */
945 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -0700946 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
John Yound115b042009-07-27 12:05:15 -0700947 ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700948 }
949
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700950 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700951 /* Restart any rings with pending URBs */
952 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700953}
954
Sarah Sharpa1587d92009-07-27 12:03:15 -0700955static void handle_reset_ep_completion(struct xhci_hcd *xhci,
956 struct xhci_event_cmd *event,
957 union xhci_trb *trb)
958{
959 int slot_id;
960 unsigned int ep_index;
961
962 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
963 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
964 /* This command will only fail if the endpoint wasn't halted,
965 * but we don't care.
966 */
967 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
968 (unsigned int) GET_COMP_CODE(event->status));
969
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700970 /* HW with the reset endpoint quirk needs to have a configure endpoint
971 * command complete before the endpoint can be used. Queue that here
972 * because the HW can't handle two commands being queued in a row.
973 */
974 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
975 xhci_dbg(xhci, "Queueing configure endpoint command\n");
976 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -0700977 xhci->devs[slot_id]->in_ctx->dma, slot_id,
978 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700979 xhci_ring_cmd_db(xhci);
980 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700981 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700982 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700983 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700984 }
Sarah Sharpa1587d92009-07-27 12:03:15 -0700985}
Sarah Sharpae636742009-04-29 19:02:31 -0700986
Sarah Sharpa50c8aa2009-09-04 10:53:15 -0700987/* Check to see if a command in the device's command queue matches this one.
988 * Signal the completion or free the command, and return 1. Return 0 if the
989 * completed command isn't at the head of the command list.
990 */
991static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
992 struct xhci_virt_device *virt_dev,
993 struct xhci_event_cmd *event)
994{
995 struct xhci_command *command;
996
997 if (list_empty(&virt_dev->cmd_list))
998 return 0;
999
1000 command = list_entry(virt_dev->cmd_list.next,
1001 struct xhci_command, cmd_list);
1002 if (xhci->cmd_ring->dequeue != command->command_trb)
1003 return 0;
1004
1005 command->status =
1006 GET_COMP_CODE(event->status);
1007 list_del(&command->cmd_list);
1008 if (command->completion)
1009 complete(command->completion);
1010 else
1011 xhci_free_command(xhci, command);
1012 return 1;
1013}
1014
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001015static void handle_cmd_completion(struct xhci_hcd *xhci,
1016 struct xhci_event_cmd *event)
1017{
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001018 int slot_id = TRB_TO_SLOT_ID(event->flags);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001019 u64 cmd_dma;
1020 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001021 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001022 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001023 unsigned int ep_index;
1024 struct xhci_ring *ep_ring;
1025 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001026
Sarah Sharp8e595a52009-07-27 12:03:31 -07001027 cmd_dma = event->cmd_trb;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001028 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001029 xhci->cmd_ring->dequeue);
1030 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1031 if (cmd_dequeue_dma == 0) {
1032 xhci->error_bitmask |= 1 << 4;
1033 return;
1034 }
1035 /* Does the DMA address match our internal dequeue pointer address? */
1036 if (cmd_dma != (u64) cmd_dequeue_dma) {
1037 xhci->error_bitmask |= 1 << 5;
1038 return;
1039 }
1040 switch (xhci->cmd_ring->dequeue->generic.field[3] & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001041 case TRB_TYPE(TRB_ENABLE_SLOT):
1042 if (GET_COMP_CODE(event->status) == COMP_SUCCESS)
1043 xhci->slot_id = slot_id;
1044 else
1045 xhci->slot_id = 0;
1046 complete(&xhci->addr_dev);
1047 break;
1048 case TRB_TYPE(TRB_DISABLE_SLOT):
1049 if (xhci->devs[slot_id])
1050 xhci_free_virt_device(xhci, slot_id);
1051 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001052 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001053 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001054 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001055 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001056 /*
1057 * Configure endpoint commands can come from the USB core
1058 * configuration or alt setting changes, or because the HW
1059 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001060 * endpoint command or streams were being configured.
1061 * If the command was for a halted endpoint, the xHCI driver
1062 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001063 */
1064 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001065 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001066 /* Input ctx add_flags are the endpoint index plus one */
1067 ep_index = xhci_last_valid_endpoint(ctrl_ctx->add_flags) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001068 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001069 * condition may race on this quirky hardware. Not worth
1070 * worrying about, since this is prototype hardware. Not sure
1071 * if this will work for streams, but streams support was
1072 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001073 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001074 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001075 ep_index != (unsigned int) -1 &&
1076 ctrl_ctx->add_flags - SLOT_FLAG ==
1077 ctrl_ctx->drop_flags) {
1078 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1079 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1080 if (!(ep_state & EP_HALTED))
1081 goto bandwidth_change;
1082 xhci_dbg(xhci, "Completed config ep cmd - "
1083 "last ep index = %d, state = %d\n",
1084 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001085 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001086 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001087 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001088 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001089 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001090 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001091bandwidth_change:
1092 xhci_dbg(xhci, "Completed config ep cmd\n");
1093 xhci->devs[slot_id]->cmd_status =
1094 GET_COMP_CODE(event->status);
1095 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001096 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001097 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001098 virt_dev = xhci->devs[slot_id];
1099 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1100 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001101 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
1102 complete(&xhci->devs[slot_id]->cmd_completion);
1103 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001104 case TRB_TYPE(TRB_ADDR_DEV):
1105 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
1106 complete(&xhci->addr_dev);
1107 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001108 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001109 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001110 break;
1111 case TRB_TYPE(TRB_SET_DEQ):
1112 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1113 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001114 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001115 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001116 case TRB_TYPE(TRB_RESET_EP):
1117 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1118 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001119 case TRB_TYPE(TRB_RESET_DEV):
1120 xhci_dbg(xhci, "Completed reset device command.\n");
1121 slot_id = TRB_TO_SLOT_ID(
1122 xhci->cmd_ring->dequeue->generic.field[3]);
1123 virt_dev = xhci->devs[slot_id];
1124 if (virt_dev)
1125 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1126 else
1127 xhci_warn(xhci, "Reset device command completion "
1128 "for disabled slot %u\n", slot_id);
1129 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001130 case TRB_TYPE(TRB_NEC_GET_FW):
1131 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1132 xhci->error_bitmask |= 1 << 6;
1133 break;
1134 }
1135 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
1136 NEC_FW_MAJOR(event->status),
1137 NEC_FW_MINOR(event->status));
1138 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001139 default:
1140 /* Skip over unknown commands on the event ring */
1141 xhci->error_bitmask |= 1 << 6;
1142 break;
1143 }
1144 inc_deq(xhci, xhci->cmd_ring, false);
1145}
1146
Sarah Sharp02386342010-05-24 13:25:28 -07001147static void handle_vendor_event(struct xhci_hcd *xhci,
1148 union xhci_trb *event)
1149{
1150 u32 trb_type;
1151
1152 trb_type = TRB_FIELD_TO_TYPE(event->generic.field[3]);
1153 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1154 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1155 handle_cmd_completion(xhci, &event->event_cmd);
1156}
1157
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001158static void handle_port_status(struct xhci_hcd *xhci,
1159 union xhci_trb *event)
1160{
Andiry Xu56192532010-10-14 07:23:00 -07001161 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001162 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001163 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001164 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001165 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001166 unsigned int faked_port_index;
1167 u32 __iomem *port_array[15 + USB_MAXCHILDREN];
1168 int i;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001169
1170 /* Port status change events always have a successful completion code */
1171 if (GET_COMP_CODE(event->generic.field[2]) != COMP_SUCCESS) {
1172 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1173 xhci->error_bitmask |= 1 << 8;
1174 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001175 port_id = GET_PORT_ID(event->generic.field[0]);
1176 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1177
Sarah Sharp518e8482010-12-15 11:56:29 -08001178 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1179 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001180 xhci_warn(xhci, "Invalid port id %d\n", port_id);
1181 goto cleanup;
1182 }
1183
Sarah Sharp5308a912010-12-01 11:34:59 -08001184 for (i = 0; i < max_ports; i++) {
1185 if (i < xhci->num_usb3_ports)
1186 port_array[i] = xhci->usb3_ports[i];
1187 else
1188 port_array[i] =
1189 xhci->usb2_ports[i - xhci->num_usb3_ports];
1190 }
1191
1192 faked_port_index = port_id;
1193 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001194 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001195 xhci_dbg(xhci, "resume root hub\n");
1196 usb_hcd_resume_root_hub(hcd);
1197 }
1198
1199 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1200 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1201
1202 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1203 if (!(temp1 & CMD_RUN)) {
1204 xhci_warn(xhci, "xHC is not running.\n");
1205 goto cleanup;
1206 }
1207
1208 if (DEV_SUPERSPEED(temp)) {
1209 xhci_dbg(xhci, "resume SS port %d\n", port_id);
1210 temp = xhci_port_state_to_neutral(temp);
1211 temp &= ~PORT_PLS_MASK;
1212 temp |= PORT_LINK_STROBE | XDEV_U0;
Sarah Sharp5308a912010-12-01 11:34:59 -08001213 xhci_writel(xhci, temp, port_array[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001214 slot_id = xhci_find_slot_id_by_port(xhci, port_id);
1215 if (!slot_id) {
1216 xhci_dbg(xhci, "slot_id is zero\n");
1217 goto cleanup;
1218 }
1219 xhci_ring_device(xhci, slot_id);
1220 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1221 /* Clear PORT_PLC */
Sarah Sharp5308a912010-12-01 11:34:59 -08001222 temp = xhci_readl(xhci, port_array[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001223 temp = xhci_port_state_to_neutral(temp);
1224 temp |= PORT_PLC;
Sarah Sharp5308a912010-12-01 11:34:59 -08001225 xhci_writel(xhci, temp, port_array[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001226 } else {
1227 xhci_dbg(xhci, "resume HS port %d\n", port_id);
1228 xhci->resume_done[port_id - 1] = jiffies +
1229 msecs_to_jiffies(20);
1230 mod_timer(&hcd->rh_timer,
1231 xhci->resume_done[port_id - 1]);
1232 /* Do the rest in GetPortStatus */
1233 }
1234 }
1235
1236cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001237 /* Update event ring dequeue pointer before dropping the lock */
1238 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001239
1240 spin_unlock(&xhci->lock);
1241 /* Pass this up to the core */
1242 usb_hcd_poll_rh_status(xhci_to_hcd(xhci));
1243 spin_lock(&xhci->lock);
1244}
1245
1246/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001247 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1248 * at end_trb, which may be in another segment. If the suspect DMA address is a
1249 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1250 * returns 0.
1251 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001252struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001253 union xhci_trb *start_trb,
1254 union xhci_trb *end_trb,
1255 dma_addr_t suspect_dma)
1256{
1257 dma_addr_t start_dma;
1258 dma_addr_t end_seg_dma;
1259 dma_addr_t end_trb_dma;
1260 struct xhci_segment *cur_seg;
1261
Sarah Sharp23e3be12009-04-29 19:05:20 -07001262 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001263 cur_seg = start_seg;
1264
1265 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001266 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001267 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001268 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001269 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001270 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001271 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001272 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001273
1274 if (end_trb_dma > 0) {
1275 /* The end TRB is in this segment, so suspect should be here */
1276 if (start_dma <= end_trb_dma) {
1277 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1278 return cur_seg;
1279 } else {
1280 /* Case for one segment with
1281 * a TD wrapped around to the top
1282 */
1283 if ((suspect_dma >= start_dma &&
1284 suspect_dma <= end_seg_dma) ||
1285 (suspect_dma >= cur_seg->dma &&
1286 suspect_dma <= end_trb_dma))
1287 return cur_seg;
1288 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001289 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001290 } else {
1291 /* Might still be somewhere in this segment */
1292 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1293 return cur_seg;
1294 }
1295 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001296 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001297 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001298
Randy Dunlap326b4812010-04-19 08:53:50 -07001299 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001300}
1301
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001302static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1303 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001304 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001305 struct xhci_td *td, union xhci_trb *event_trb)
1306{
1307 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1308 ep->ep_state |= EP_HALTED;
1309 ep->stopped_td = td;
1310 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001311 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001312
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001313 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1314 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001315
1316 ep->stopped_td = NULL;
1317 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001318 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001319
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001320 xhci_ring_cmd_db(xhci);
1321}
1322
1323/* Check if an error has halted the endpoint ring. The class driver will
1324 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1325 * However, a babble and other errors also halt the endpoint ring, and the class
1326 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1327 * Ring Dequeue Pointer command manually.
1328 */
1329static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1330 struct xhci_ep_ctx *ep_ctx,
1331 unsigned int trb_comp_code)
1332{
1333 /* TRB completion codes that may require a manual halt cleanup */
1334 if (trb_comp_code == COMP_TX_ERR ||
1335 trb_comp_code == COMP_BABBLE ||
1336 trb_comp_code == COMP_SPLIT_ERR)
1337 /* The 0.96 spec says a babbling control endpoint
1338 * is not halted. The 0.96 spec says it is. Some HW
1339 * claims to be 0.95 compliant, but it halts the control
1340 * endpoint anyway. Check if a babble halted the
1341 * endpoint.
1342 */
1343 if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_HALTED)
1344 return 1;
1345
1346 return 0;
1347}
1348
Sarah Sharpb45b5062009-12-09 15:59:06 -08001349int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1350{
1351 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1352 /* Vendor defined "informational" completion code,
1353 * treat as not-an-error.
1354 */
1355 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1356 trb_comp_code);
1357 xhci_dbg(xhci, "Treating code as success.\n");
1358 return 1;
1359 }
1360 return 0;
1361}
1362
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001363/*
Andiry Xu4422da62010-07-22 15:22:55 -07001364 * Finish the td processing, remove the td from td list;
1365 * Return 1 if the urb can be given back.
1366 */
1367static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1368 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1369 struct xhci_virt_ep *ep, int *status, bool skip)
1370{
1371 struct xhci_virt_device *xdev;
1372 struct xhci_ring *ep_ring;
1373 unsigned int slot_id;
1374 int ep_index;
1375 struct urb *urb = NULL;
1376 struct xhci_ep_ctx *ep_ctx;
1377 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001378 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001379 u32 trb_comp_code;
1380
1381 slot_id = TRB_TO_SLOT_ID(event->flags);
1382 xdev = xhci->devs[slot_id];
1383 ep_index = TRB_TO_EP_ID(event->flags) - 1;
1384 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1385 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1386 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1387
1388 if (skip)
1389 goto td_cleanup;
1390
1391 if (trb_comp_code == COMP_STOP_INVAL ||
1392 trb_comp_code == COMP_STOP) {
1393 /* The Endpoint Stop Command completion will take care of any
1394 * stopped TDs. A stopped TD may be restarted, so don't update
1395 * the ring dequeue pointer or take this TD off any lists yet.
1396 */
1397 ep->stopped_td = td;
1398 ep->stopped_trb = event_trb;
1399 return 0;
1400 } else {
1401 if (trb_comp_code == COMP_STALL) {
1402 /* The transfer is completed from the driver's
1403 * perspective, but we need to issue a set dequeue
1404 * command for this stalled endpoint to move the dequeue
1405 * pointer past the TD. We can't do that here because
1406 * the halt condition must be cleared first. Let the
1407 * USB class driver clear the stall later.
1408 */
1409 ep->stopped_td = td;
1410 ep->stopped_trb = event_trb;
1411 ep->stopped_stream = ep_ring->stream_id;
1412 } else if (xhci_requires_manual_halt_cleanup(xhci,
1413 ep_ctx, trb_comp_code)) {
1414 /* Other types of errors halt the endpoint, but the
1415 * class driver doesn't call usb_reset_endpoint() unless
1416 * the error is -EPIPE. Clear the halted status in the
1417 * xHCI hardware manually.
1418 */
1419 xhci_cleanup_halted_endpoint(xhci,
1420 slot_id, ep_index, ep_ring->stream_id,
1421 td, event_trb);
1422 } else {
1423 /* Update ring dequeue pointer */
1424 while (ep_ring->dequeue != td->last_trb)
1425 inc_deq(xhci, ep_ring, false);
1426 inc_deq(xhci, ep_ring, false);
1427 }
1428
1429td_cleanup:
1430 /* Clean up the endpoint's TD list */
1431 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001432 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001433
1434 /* Do one last check of the actual transfer length.
1435 * If the host controller said we transferred more data than
1436 * the buffer length, urb->actual_length will be a very big
1437 * number (since it's unsigned). Play it safe and say we didn't
1438 * transfer anything.
1439 */
1440 if (urb->actual_length > urb->transfer_buffer_length) {
1441 xhci_warn(xhci, "URB transfer length is wrong, "
1442 "xHC issue? req. len = %u, "
1443 "act. len = %u\n",
1444 urb->transfer_buffer_length,
1445 urb->actual_length);
1446 urb->actual_length = 0;
1447 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1448 *status = -EREMOTEIO;
1449 else
1450 *status = 0;
1451 }
1452 list_del(&td->td_list);
1453 /* Was this TD slated to be cancelled but completed anyway? */
1454 if (!list_empty(&td->cancelled_td_list))
1455 list_del(&td->cancelled_td_list);
1456
Andiry Xu8e51adc2010-07-22 15:23:31 -07001457 urb_priv->td_cnt++;
1458 /* Giveback the urb when all the tds are completed */
1459 if (urb_priv->td_cnt == urb_priv->length)
1460 ret = 1;
Andiry Xu4422da62010-07-22 15:22:55 -07001461 }
1462
1463 return ret;
1464}
1465
1466/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001467 * Process control tds, update urb status and actual_length.
1468 */
1469static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1470 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1471 struct xhci_virt_ep *ep, int *status)
1472{
1473 struct xhci_virt_device *xdev;
1474 struct xhci_ring *ep_ring;
1475 unsigned int slot_id;
1476 int ep_index;
1477 struct xhci_ep_ctx *ep_ctx;
1478 u32 trb_comp_code;
1479
1480 slot_id = TRB_TO_SLOT_ID(event->flags);
1481 xdev = xhci->devs[slot_id];
1482 ep_index = TRB_TO_EP_ID(event->flags) - 1;
1483 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1484 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1485 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1486
1487 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
1488 switch (trb_comp_code) {
1489 case COMP_SUCCESS:
1490 if (event_trb == ep_ring->dequeue) {
1491 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1492 "without IOC set??\n");
1493 *status = -ESHUTDOWN;
1494 } else if (event_trb != td->last_trb) {
1495 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1496 "without IOC set??\n");
1497 *status = -ESHUTDOWN;
1498 } else {
1499 xhci_dbg(xhci, "Successful control transfer!\n");
1500 *status = 0;
1501 }
1502 break;
1503 case COMP_SHORT_TX:
1504 xhci_warn(xhci, "WARN: short transfer on control ep\n");
1505 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1506 *status = -EREMOTEIO;
1507 else
1508 *status = 0;
1509 break;
1510 default:
1511 if (!xhci_requires_manual_halt_cleanup(xhci,
1512 ep_ctx, trb_comp_code))
1513 break;
1514 xhci_dbg(xhci, "TRB error code %u, "
1515 "halted endpoint index = %u\n",
1516 trb_comp_code, ep_index);
1517 /* else fall through */
1518 case COMP_STALL:
1519 /* Did we transfer part of the data (middle) phase? */
1520 if (event_trb != ep_ring->dequeue &&
1521 event_trb != td->last_trb)
1522 td->urb->actual_length =
1523 td->urb->transfer_buffer_length
1524 - TRB_LEN(event->transfer_len);
1525 else
1526 td->urb->actual_length = 0;
1527
1528 xhci_cleanup_halted_endpoint(xhci,
1529 slot_id, ep_index, 0, td, event_trb);
1530 return finish_td(xhci, td, event_trb, event, ep, status, true);
1531 }
1532 /*
1533 * Did we transfer any data, despite the errors that might have
1534 * happened? I.e. did we get past the setup stage?
1535 */
1536 if (event_trb != ep_ring->dequeue) {
1537 /* The event was for the status stage */
1538 if (event_trb == td->last_trb) {
1539 if (td->urb->actual_length != 0) {
1540 /* Don't overwrite a previously set error code
1541 */
1542 if ((*status == -EINPROGRESS || *status == 0) &&
1543 (td->urb->transfer_flags
1544 & URB_SHORT_NOT_OK))
1545 /* Did we already see a short data
1546 * stage? */
1547 *status = -EREMOTEIO;
1548 } else {
1549 td->urb->actual_length =
1550 td->urb->transfer_buffer_length;
1551 }
1552 } else {
1553 /* Maybe the event was for the data stage? */
1554 if (trb_comp_code != COMP_STOP_INVAL) {
1555 /* We didn't stop on a link TRB in the middle */
1556 td->urb->actual_length =
1557 td->urb->transfer_buffer_length -
1558 TRB_LEN(event->transfer_len);
1559 xhci_dbg(xhci, "Waiting for status "
1560 "stage event\n");
1561 return 0;
1562 }
1563 }
1564 }
1565
1566 return finish_td(xhci, td, event_trb, event, ep, status, false);
1567}
1568
1569/*
Andiry Xu04e51902010-07-22 15:23:39 -07001570 * Process isochronous tds, update urb packet status and actual_length.
1571 */
1572static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1573 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1574 struct xhci_virt_ep *ep, int *status)
1575{
1576 struct xhci_ring *ep_ring;
1577 struct urb_priv *urb_priv;
1578 int idx;
1579 int len = 0;
1580 int skip_td = 0;
1581 union xhci_trb *cur_trb;
1582 struct xhci_segment *cur_seg;
1583 u32 trb_comp_code;
1584
1585 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1586 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1587 urb_priv = td->urb->hcpriv;
1588 idx = urb_priv->td_cnt;
1589
1590 if (ep->skip) {
1591 /* The transfer is partly done */
1592 *status = -EXDEV;
1593 td->urb->iso_frame_desc[idx].status = -EXDEV;
1594 } else {
1595 /* handle completion code */
1596 switch (trb_comp_code) {
1597 case COMP_SUCCESS:
1598 td->urb->iso_frame_desc[idx].status = 0;
1599 xhci_dbg(xhci, "Successful isoc transfer!\n");
1600 break;
1601 case COMP_SHORT_TX:
1602 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1603 td->urb->iso_frame_desc[idx].status =
1604 -EREMOTEIO;
1605 else
1606 td->urb->iso_frame_desc[idx].status = 0;
1607 break;
1608 case COMP_BW_OVER:
1609 td->urb->iso_frame_desc[idx].status = -ECOMM;
1610 skip_td = 1;
1611 break;
1612 case COMP_BUFF_OVER:
1613 case COMP_BABBLE:
1614 td->urb->iso_frame_desc[idx].status = -EOVERFLOW;
1615 skip_td = 1;
1616 break;
1617 case COMP_STALL:
1618 td->urb->iso_frame_desc[idx].status = -EPROTO;
1619 skip_td = 1;
1620 break;
1621 case COMP_STOP:
1622 case COMP_STOP_INVAL:
1623 break;
1624 default:
1625 td->urb->iso_frame_desc[idx].status = -1;
1626 break;
1627 }
1628 }
1629
1630 /* calc actual length */
1631 if (ep->skip) {
1632 td->urb->iso_frame_desc[idx].actual_length = 0;
Andiry Xu14184f92010-08-09 13:56:15 -07001633 /* Update ring dequeue pointer */
1634 while (ep_ring->dequeue != td->last_trb)
1635 inc_deq(xhci, ep_ring, false);
1636 inc_deq(xhci, ep_ring, false);
Andiry Xu04e51902010-07-22 15:23:39 -07001637 return finish_td(xhci, td, event_trb, event, ep, status, true);
1638 }
1639
1640 if (trb_comp_code == COMP_SUCCESS || skip_td == 1) {
1641 td->urb->iso_frame_desc[idx].actual_length =
1642 td->urb->iso_frame_desc[idx].length;
1643 td->urb->actual_length +=
1644 td->urb->iso_frame_desc[idx].length;
1645 } else {
1646 for (cur_trb = ep_ring->dequeue,
1647 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1648 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1649 if ((cur_trb->generic.field[3] &
1650 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
1651 (cur_trb->generic.field[3] &
1652 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
1653 len +=
1654 TRB_LEN(cur_trb->generic.field[2]);
1655 }
1656 len += TRB_LEN(cur_trb->generic.field[2]) -
1657 TRB_LEN(event->transfer_len);
1658
1659 if (trb_comp_code != COMP_STOP_INVAL) {
1660 td->urb->iso_frame_desc[idx].actual_length = len;
1661 td->urb->actual_length += len;
1662 }
1663 }
1664
1665 if ((idx == urb_priv->length - 1) && *status == -EINPROGRESS)
1666 *status = 0;
1667
1668 return finish_td(xhci, td, event_trb, event, ep, status, false);
1669}
1670
1671/*
Andiry Xu22405ed2010-07-22 15:23:08 -07001672 * Process bulk and interrupt tds, update urb status and actual_length.
1673 */
1674static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1675 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1676 struct xhci_virt_ep *ep, int *status)
1677{
1678 struct xhci_ring *ep_ring;
1679 union xhci_trb *cur_trb;
1680 struct xhci_segment *cur_seg;
1681 u32 trb_comp_code;
1682
1683 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1684 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1685
1686 switch (trb_comp_code) {
1687 case COMP_SUCCESS:
1688 /* Double check that the HW transferred everything. */
1689 if (event_trb != td->last_trb) {
1690 xhci_warn(xhci, "WARN Successful completion "
1691 "on short TX\n");
1692 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1693 *status = -EREMOTEIO;
1694 else
1695 *status = 0;
1696 } else {
1697 if (usb_endpoint_xfer_bulk(&td->urb->ep->desc))
1698 xhci_dbg(xhci, "Successful bulk "
1699 "transfer!\n");
1700 else
1701 xhci_dbg(xhci, "Successful interrupt "
1702 "transfer!\n");
1703 *status = 0;
1704 }
1705 break;
1706 case COMP_SHORT_TX:
1707 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1708 *status = -EREMOTEIO;
1709 else
1710 *status = 0;
1711 break;
1712 default:
1713 /* Others already handled above */
1714 break;
1715 }
Andiry Xuf2c565e2010-12-20 17:12:24 +08001716 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
Andiry Xu22405ed2010-07-22 15:23:08 -07001717 "%d bytes untransferred\n",
1718 td->urb->ep->desc.bEndpointAddress,
1719 td->urb->transfer_buffer_length,
1720 TRB_LEN(event->transfer_len));
1721 /* Fast path - was this the last TRB in the TD for this URB? */
1722 if (event_trb == td->last_trb) {
1723 if (TRB_LEN(event->transfer_len) != 0) {
1724 td->urb->actual_length =
1725 td->urb->transfer_buffer_length -
1726 TRB_LEN(event->transfer_len);
1727 if (td->urb->transfer_buffer_length <
1728 td->urb->actual_length) {
1729 xhci_warn(xhci, "HC gave bad length "
1730 "of %d bytes left\n",
1731 TRB_LEN(event->transfer_len));
1732 td->urb->actual_length = 0;
1733 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1734 *status = -EREMOTEIO;
1735 else
1736 *status = 0;
1737 }
1738 /* Don't overwrite a previously set error code */
1739 if (*status == -EINPROGRESS) {
1740 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1741 *status = -EREMOTEIO;
1742 else
1743 *status = 0;
1744 }
1745 } else {
1746 td->urb->actual_length =
1747 td->urb->transfer_buffer_length;
1748 /* Ignore a short packet completion if the
1749 * untransferred length was zero.
1750 */
1751 if (*status == -EREMOTEIO)
1752 *status = 0;
1753 }
1754 } else {
1755 /* Slow path - walk the list, starting from the dequeue
1756 * pointer, to get the actual length transferred.
1757 */
1758 td->urb->actual_length = 0;
1759 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1760 cur_trb != event_trb;
1761 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1762 if ((cur_trb->generic.field[3] &
1763 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
1764 (cur_trb->generic.field[3] &
1765 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
1766 td->urb->actual_length +=
1767 TRB_LEN(cur_trb->generic.field[2]);
1768 }
1769 /* If the ring didn't stop on a Link or No-op TRB, add
1770 * in the actual bytes transferred from the Normal TRB
1771 */
1772 if (trb_comp_code != COMP_STOP_INVAL)
1773 td->urb->actual_length +=
1774 TRB_LEN(cur_trb->generic.field[2]) -
1775 TRB_LEN(event->transfer_len);
1776 }
1777
1778 return finish_td(xhci, td, event_trb, event, ep, status, false);
1779}
1780
1781/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001782 * If this function returns an error condition, it means it got a Transfer
1783 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1784 * At this point, the host controller is probably hosed and should be reset.
1785 */
1786static int handle_tx_event(struct xhci_hcd *xhci,
1787 struct xhci_transfer_event *event)
1788{
1789 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001790 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001791 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07001792 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001793 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07001794 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001795 dma_addr_t event_dma;
1796 struct xhci_segment *event_seg;
1797 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07001798 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001799 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001800 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07001801 struct xhci_ep_ctx *ep_ctx;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001802 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07001803 int ret = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001804
Sarah Sharp82d10092009-08-07 14:04:52 -07001805 slot_id = TRB_TO_SLOT_ID(event->flags);
1806 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001807 if (!xdev) {
1808 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
1809 return -ENODEV;
1810 }
1811
1812 /* Endpoint ID is 1 based, our index is zero based */
1813 ep_index = TRB_TO_EP_ID(event->flags) - 1;
Sarah Sharp66e49d82009-07-27 12:03:46 -07001814 xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001815 ep = &xdev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001816 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
John Yound115b042009-07-27 12:05:15 -07001817 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07001818 if (!ep_ring ||
1819 (ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001820 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
1821 "or incorrect stream ring\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001822 return -ENODEV;
1823 }
1824
Sarah Sharp8e595a52009-07-27 12:03:31 -07001825 event_dma = event->buffer;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001826 trb_comp_code = GET_COMP_CODE(event->transfer_len);
Andiry Xu986a92d2010-07-22 15:23:20 -07001827 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001828 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07001829 /* Skip codes that require special handling depending on
1830 * transfer type
1831 */
1832 case COMP_SUCCESS:
1833 case COMP_SHORT_TX:
1834 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001835 case COMP_STOP:
1836 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1837 break;
1838 case COMP_STOP_INVAL:
1839 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1840 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07001841 case COMP_STALL:
1842 xhci_warn(xhci, "WARN: Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001843 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07001844 status = -EPIPE;
1845 break;
1846 case COMP_TRB_ERR:
1847 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1848 status = -EILSEQ;
1849 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08001850 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07001851 case COMP_TX_ERR:
1852 xhci_warn(xhci, "WARN: transfer error on endpoint\n");
1853 status = -EPROTO;
1854 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07001855 case COMP_BABBLE:
1856 xhci_warn(xhci, "WARN: babble error on endpoint\n");
1857 status = -EOVERFLOW;
1858 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07001859 case COMP_DB_ERR:
1860 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
1861 status = -ENOSR;
1862 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07001863 case COMP_BW_OVER:
1864 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
1865 break;
1866 case COMP_BUFF_OVER:
1867 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
1868 break;
1869 case COMP_UNDERRUN:
1870 /*
1871 * When the Isoch ring is empty, the xHC will generate
1872 * a Ring Overrun Event for IN Isoch endpoint or Ring
1873 * Underrun Event for OUT Isoch endpoint.
1874 */
1875 xhci_dbg(xhci, "underrun event on endpoint\n");
1876 if (!list_empty(&ep_ring->td_list))
1877 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
1878 "still with TDs queued?\n",
1879 TRB_TO_SLOT_ID(event->flags), ep_index);
1880 goto cleanup;
1881 case COMP_OVERRUN:
1882 xhci_dbg(xhci, "overrun event on endpoint\n");
1883 if (!list_empty(&ep_ring->td_list))
1884 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
1885 "still with TDs queued?\n",
1886 TRB_TO_SLOT_ID(event->flags), ep_index);
1887 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07001888 case COMP_MISSED_INT:
1889 /*
1890 * When encounter missed service error, one or more isoc tds
1891 * may be missed by xHC.
1892 * Set skip flag of the ep_ring; Complete the missed tds as
1893 * short transfer when process the ep_ring next time.
1894 */
1895 ep->skip = true;
1896 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
1897 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07001898 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08001899 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08001900 status = 0;
1901 break;
1902 }
Andiry Xu986a92d2010-07-22 15:23:20 -07001903 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
1904 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07001905 goto cleanup;
1906 }
Andiry Xu986a92d2010-07-22 15:23:20 -07001907
Andiry Xud18240d2010-07-22 15:23:25 -07001908 do {
1909 /* This TRB should be in the TD at the head of this ring's
1910 * TD list.
1911 */
1912 if (list_empty(&ep_ring->td_list)) {
1913 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
1914 "with no TDs queued?\n",
1915 TRB_TO_SLOT_ID(event->flags), ep_index);
1916 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
1917 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
1918 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
1919 if (ep->skip) {
1920 ep->skip = false;
1921 xhci_dbg(xhci, "td_list is empty while skip "
1922 "flag set. Clear skip flag.\n");
1923 }
1924 ret = 0;
1925 goto cleanup;
1926 }
Andiry Xu986a92d2010-07-22 15:23:20 -07001927
Andiry Xud18240d2010-07-22 15:23:25 -07001928 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
1929 /* Is this a TRB in the currently executing TD? */
1930 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
1931 td->last_trb, event_dma);
1932 if (event_seg && ep->skip) {
1933 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
1934 ep->skip = false;
1935 }
1936 if (!event_seg &&
1937 (!ep->skip || !usb_endpoint_xfer_isoc(&td->urb->ep->desc))) {
1938 /* HC is busted, give up! */
1939 xhci_err(xhci, "ERROR Transfer event TRB DMA ptr not "
1940 "part of current TD\n");
1941 return -ESHUTDOWN;
1942 }
Andiry Xu986a92d2010-07-22 15:23:20 -07001943
Andiry Xud18240d2010-07-22 15:23:25 -07001944 if (event_seg) {
1945 event_trb = &event_seg->trbs[(event_dma -
1946 event_seg->dma) / sizeof(*event_trb)];
1947 /*
1948 * No-op TRB should not trigger interrupts.
1949 * If event_trb is a no-op TRB, it means the
1950 * corresponding TD has been cancelled. Just ignore
1951 * the TD.
1952 */
1953 if ((event_trb->generic.field[3] & TRB_TYPE_BITMASK)
1954 == TRB_TYPE(TRB_TR_NOOP)) {
1955 xhci_dbg(xhci, "event_trb is a no-op TRB. "
1956 "Skip it\n");
1957 goto cleanup;
1958 }
1959 }
1960
1961 /* Now update the urb's actual_length and give back to
1962 * the core
1963 */
1964 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
1965 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
1966 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07001967 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
1968 ret = process_isoc_td(xhci, td, event_trb, event, ep,
1969 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07001970 else
1971 ret = process_bulk_intr_td(xhci, td, event_trb, event,
1972 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07001973
1974cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07001975 /*
1976 * Do not update event ring dequeue pointer if ep->skip is set.
1977 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07001978 */
Andiry Xud18240d2010-07-22 15:23:25 -07001979 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
1980 inc_deq(xhci, xhci->event_ring, true);
Andiry Xud18240d2010-07-22 15:23:25 -07001981 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001982
Andiry Xud18240d2010-07-22 15:23:25 -07001983 if (ret) {
1984 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001985 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07001986 /* Leave the TD around for the reset endpoint function
1987 * to use(but only if it's not a control endpoint,
1988 * since we already queued the Set TR dequeue pointer
1989 * command for stalled control endpoints).
1990 */
1991 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
1992 (trb_comp_code != COMP_STALL &&
1993 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07001994 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07001995
Sarah Sharp214f76f2010-10-26 11:22:02 -07001996 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Andiry Xud18240d2010-07-22 15:23:25 -07001997 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1998 "status = %d\n",
1999 urb, urb->actual_length, status);
2000 spin_unlock(&xhci->lock);
Sarah Sharp214f76f2010-10-26 11:22:02 -07002001 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002002 spin_lock(&xhci->lock);
2003 }
2004
2005 /*
2006 * If ep->skip is set, it means there are missed tds on the
2007 * endpoint ring need to take care of.
2008 * Process them as short transfer until reach the td pointed by
2009 * the event.
2010 */
2011 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2012
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002013 return 0;
2014}
2015
2016/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002017 * This function handles all OS-owned events on the event ring. It may drop
2018 * xhci->lock between event processing (e.g. to pass up port status changes).
2019 */
Sarah Sharpd6d98a42010-07-29 22:12:46 -07002020static void xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002021{
2022 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002023 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002024 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002025
Sarah Sharp66e49d82009-07-27 12:03:46 -07002026 xhci_dbg(xhci, "In %s\n", __func__);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002027 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2028 xhci->error_bitmask |= 1 << 1;
2029 return;
2030 }
2031
2032 event = xhci->event_ring->dequeue;
2033 /* Does the HC or OS own the TRB? */
2034 if ((event->event_cmd.flags & TRB_CYCLE) !=
2035 xhci->event_ring->cycle_state) {
2036 xhci->error_bitmask |= 1 << 2;
2037 return;
2038 }
Sarah Sharp66e49d82009-07-27 12:03:46 -07002039 xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002040
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002041 /* FIXME: Handle more event types. */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002042 switch ((event->event_cmd.flags & TRB_TYPE_BITMASK)) {
2043 case TRB_TYPE(TRB_COMPLETION):
Sarah Sharp66e49d82009-07-27 12:03:46 -07002044 xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002045 handle_cmd_completion(xhci, &event->event_cmd);
Sarah Sharp66e49d82009-07-27 12:03:46 -07002046 xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002047 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002048 case TRB_TYPE(TRB_PORT_STATUS):
Sarah Sharp66e49d82009-07-27 12:03:46 -07002049 xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002050 handle_port_status(xhci, event);
Sarah Sharp66e49d82009-07-27 12:03:46 -07002051 xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002052 update_ptrs = 0;
2053 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002054 case TRB_TYPE(TRB_TRANSFER):
Sarah Sharp66e49d82009-07-27 12:03:46 -07002055 xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002056 ret = handle_tx_event(xhci, &event->trans_event);
Sarah Sharp66e49d82009-07-27 12:03:46 -07002057 xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002058 if (ret < 0)
2059 xhci->error_bitmask |= 1 << 9;
2060 else
2061 update_ptrs = 0;
2062 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002063 default:
Sarah Sharp02386342010-05-24 13:25:28 -07002064 if ((event->event_cmd.flags & TRB_TYPE_BITMASK) >= TRB_TYPE(48))
2065 handle_vendor_event(xhci, event);
2066 else
2067 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002068 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002069 /* Any of the above functions may drop and re-acquire the lock, so check
2070 * to make sure a watchdog timer didn't mark the host as non-responsive.
2071 */
2072 if (xhci->xhc_state & XHCI_STATE_DYING) {
2073 xhci_dbg(xhci, "xHCI host dying, returning from "
2074 "event handler.\n");
2075 return;
2076 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002077
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002078 if (update_ptrs)
2079 /* Update SW event ring dequeue pointer */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002080 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002081
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002082 /* Are there more items on the event ring? */
Stephen Rothwellb7258a42009-04-29 19:02:47 -07002083 xhci_handle_event(xhci);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002084}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002085
2086/*
2087 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2088 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2089 * indicators of an event TRB error, but we check the status *first* to be safe.
2090 */
2091irqreturn_t xhci_irq(struct usb_hcd *hcd)
2092{
2093 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002094 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002095 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002096 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002097 union xhci_trb *event_ring_deq;
2098 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002099
2100 spin_lock(&xhci->lock);
2101 trb = xhci->event_ring->dequeue;
2102 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002103 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002104 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002105 goto hw_died;
2106
Sarah Sharpc21599a2010-07-29 22:13:00 -07002107 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002108 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002109 return IRQ_NONE;
2110 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002111 xhci_dbg(xhci, "op reg status = %08x\n", status);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002112 xhci_dbg(xhci, "Event ring dequeue ptr:\n");
2113 xhci_dbg(xhci, "@%llx %08x %08x %08x %08x\n",
2114 (unsigned long long)
2115 xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, trb),
2116 lower_32_bits(trb->link.segment_ptr),
2117 upper_32_bits(trb->link.segment_ptr),
2118 (unsigned int) trb->link.intr_target,
2119 (unsigned int) trb->link.control);
2120
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002121 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002122 xhci_warn(xhci, "WARNING: Host System Error\n");
2123 xhci_halt(xhci);
2124hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002125 spin_unlock(&xhci->lock);
2126 return -ESHUTDOWN;
2127 }
2128
Sarah Sharpbda53142010-07-29 22:12:38 -07002129 /*
2130 * Clear the op reg interrupt status first,
2131 * so we can receive interrupts from other MSI-X interrupters.
2132 * Write 1 to clear the interrupt status.
2133 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002134 status |= STS_EINT;
2135 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002136 /* FIXME when MSI-X is supported and there are multiple vectors */
2137 /* Clear the MSI-X event interrupt status */
2138
Sarah Sharpc21599a2010-07-29 22:13:00 -07002139 if (hcd->irq != -1) {
2140 u32 irq_pending;
2141 /* Acknowledge the PCI interrupt */
2142 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2143 irq_pending |= 0x3;
2144 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2145 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002146
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002147 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002148 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2149 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002150 /* Clear the event handler busy flag (RW1C);
2151 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002152 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002153 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2154 xhci_write_64(xhci, temp_64 | ERST_EHB,
2155 &xhci->ir_set->erst_dequeue);
2156 spin_unlock(&xhci->lock);
2157
2158 return IRQ_HANDLED;
2159 }
2160
2161 event_ring_deq = xhci->event_ring->dequeue;
2162 /* FIXME this should be a delayed service routine
2163 * that clears the EHB.
2164 */
2165 xhci_handle_event(xhci);
2166
2167 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2168 /* If necessary, update the HW's version of the event ring deq ptr. */
2169 if (event_ring_deq != xhci->event_ring->dequeue) {
2170 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2171 xhci->event_ring->dequeue);
2172 if (deq == 0)
2173 xhci_warn(xhci, "WARN something wrong with SW event "
2174 "ring dequeue ptr.\n");
2175 /* Update HC event ring dequeue pointer */
2176 temp_64 &= ERST_PTR_MASK;
2177 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2178 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002179
2180 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002181 temp_64 |= ERST_EHB;
2182 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2183
Sarah Sharp9032cd52010-07-29 22:12:29 -07002184 spin_unlock(&xhci->lock);
2185
2186 return IRQ_HANDLED;
2187}
2188
2189irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2190{
2191 irqreturn_t ret;
2192
2193 set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
Sarah Sharpff9d78b2010-12-02 19:10:02 -08002194 if (hcd->shared_hcd)
2195 set_bit(HCD_FLAG_SAW_IRQ, &hcd->shared_hcd->flags);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002196
2197 ret = xhci_irq(hcd);
2198
2199 return ret;
2200}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002201
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002202/**** Endpoint Ring Operations ****/
2203
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002204/*
2205 * Generic function for queueing a TRB on a ring.
2206 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002207 *
2208 * @more_trbs_coming: Will you enqueue more TRBs before calling
2209 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002210 */
2211static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002212 bool consumer, bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002213 u32 field1, u32 field2, u32 field3, u32 field4)
2214{
2215 struct xhci_generic_trb *trb;
2216
2217 trb = &ring->enqueue->generic;
2218 trb->field[0] = field1;
2219 trb->field[1] = field2;
2220 trb->field[2] = field3;
2221 trb->field[3] = field4;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002222 inc_enq(xhci, ring, consumer, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002223}
2224
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002225/*
2226 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2227 * FIXME allocate segments if the ring is full.
2228 */
2229static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2230 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2231{
2232 /* Make sure the endpoint has been added to xHC schedule */
2233 xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
2234 switch (ep_state) {
2235 case EP_STATE_DISABLED:
2236 /*
2237 * USB core changed config/interfaces without notifying us,
2238 * or hardware is reporting the wrong state.
2239 */
2240 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2241 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002242 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002243 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002244 /* FIXME event handling code for error needs to clear it */
2245 /* XXX not sure if this should be -ENOENT or not */
2246 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002247 case EP_STATE_HALTED:
2248 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002249 case EP_STATE_STOPPED:
2250 case EP_STATE_RUNNING:
2251 break;
2252 default:
2253 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2254 /*
2255 * FIXME issue Configure Endpoint command to try to get the HC
2256 * back into a known state.
2257 */
2258 return -EINVAL;
2259 }
2260 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
2261 /* FIXME allocate more room */
2262 xhci_err(xhci, "ERROR no room on ep ring\n");
2263 return -ENOMEM;
2264 }
John Youn6c12db92010-05-10 15:33:00 -07002265
2266 if (enqueue_is_link_trb(ep_ring)) {
2267 struct xhci_ring *ring = ep_ring;
2268 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002269
2270 xhci_dbg(xhci, "prepare_ring: pointing to link trb\n");
2271 next = ring->enqueue;
2272
2273 while (last_trb(xhci, ring, ring->enq_seg, next)) {
2274
2275 /* If we're not dealing with 0.95 hardware,
2276 * clear the chain bit.
2277 */
2278 if (!xhci_link_trb_quirk(xhci))
2279 next->link.control &= ~TRB_CHAIN;
2280 else
2281 next->link.control |= TRB_CHAIN;
2282
2283 wmb();
2284 next->link.control ^= (u32) TRB_CYCLE;
2285
2286 /* Toggle the cycle bit after the last ring segment. */
2287 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2288 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2289 if (!in_interrupt()) {
2290 xhci_dbg(xhci, "queue_trb: Toggle cycle "
2291 "state for ring %p = %i\n",
2292 ring, (unsigned int)ring->cycle_state);
2293 }
2294 }
2295 ring->enq_seg = ring->enq_seg->next;
2296 ring->enqueue = ring->enq_seg->trbs;
2297 next = ring->enqueue;
2298 }
2299 }
2300
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002301 return 0;
2302}
2303
Sarah Sharp23e3be12009-04-29 19:05:20 -07002304static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002305 struct xhci_virt_device *xdev,
2306 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002307 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002308 unsigned int num_trbs,
2309 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002310 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002311 gfp_t mem_flags)
2312{
2313 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002314 struct urb_priv *urb_priv;
2315 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002316 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002317 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002318
2319 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2320 if (!ep_ring) {
2321 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2322 stream_id);
2323 return -EINVAL;
2324 }
2325
2326 ret = prepare_ring(xhci, ep_ring,
John Yound115b042009-07-27 12:05:15 -07002327 ep_ctx->ep_info & EP_STATE_MASK,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002328 num_trbs, mem_flags);
2329 if (ret)
2330 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002331
Andiry Xu8e51adc2010-07-22 15:23:31 -07002332 urb_priv = urb->hcpriv;
2333 td = urb_priv->td[td_index];
2334
2335 INIT_LIST_HEAD(&td->td_list);
2336 INIT_LIST_HEAD(&td->cancelled_td_list);
2337
2338 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002339 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -07002340 if (unlikely(ret)) {
2341 xhci_urb_free_priv(xhci, urb_priv);
2342 urb->hcpriv = NULL;
2343 return ret;
2344 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002345 }
2346
Andiry Xu8e51adc2010-07-22 15:23:31 -07002347 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002348 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002349 list_add_tail(&td->td_list, &ep_ring->td_list);
2350 td->start_seg = ep_ring->enq_seg;
2351 td->first_trb = ep_ring->enqueue;
2352
2353 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002354
2355 return 0;
2356}
2357
Sarah Sharp23e3be12009-04-29 19:05:20 -07002358static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002359{
2360 int num_sgs, num_trbs, running_total, temp, i;
2361 struct scatterlist *sg;
2362
2363 sg = NULL;
2364 num_sgs = urb->num_sgs;
2365 temp = urb->transfer_buffer_length;
2366
2367 xhci_dbg(xhci, "count sg list trbs: \n");
2368 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002369 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002370 unsigned int previous_total_trbs = num_trbs;
2371 unsigned int len = sg_dma_len(sg);
2372
2373 /* Scatter gather list entries may cross 64KB boundaries */
2374 running_total = TRB_MAX_BUFF_SIZE -
2375 (sg_dma_address(sg) & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2376 if (running_total != 0)
2377 num_trbs++;
2378
2379 /* How many more 64KB chunks to transfer, how many more TRBs? */
2380 while (running_total < sg_dma_len(sg)) {
2381 num_trbs++;
2382 running_total += TRB_MAX_BUFF_SIZE;
2383 }
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002384 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
2385 i, (unsigned long long)sg_dma_address(sg),
2386 len, len, num_trbs - previous_total_trbs);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002387
2388 len = min_t(int, len, temp);
2389 temp -= len;
2390 if (temp == 0)
2391 break;
2392 }
2393 xhci_dbg(xhci, "\n");
2394 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002395 xhci_dbg(xhci, "ep %#x - urb len = %d, sglist used, "
2396 "num_trbs = %d\n",
Sarah Sharp8a96c052009-04-27 19:59:19 -07002397 urb->ep->desc.bEndpointAddress,
2398 urb->transfer_buffer_length,
2399 num_trbs);
2400 return num_trbs;
2401}
2402
Sarah Sharp23e3be12009-04-29 19:05:20 -07002403static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002404{
2405 if (num_trbs != 0)
2406 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2407 "TRBs, %d left\n", __func__,
2408 urb->ep->desc.bEndpointAddress, num_trbs);
2409 if (running_total != urb->transfer_buffer_length)
2410 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2411 "queued %#x (%d), asked for %#x (%d)\n",
2412 __func__,
2413 urb->ep->desc.bEndpointAddress,
2414 running_total, running_total,
2415 urb->transfer_buffer_length,
2416 urb->transfer_buffer_length);
2417}
2418
Sarah Sharp23e3be12009-04-29 19:05:20 -07002419static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002420 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002421 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002422{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002423 /*
2424 * Pass all the TRBs to the hardware at once and make sure this write
2425 * isn't reordered.
2426 */
2427 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002428 if (start_cycle)
2429 start_trb->field[3] |= start_cycle;
2430 else
2431 start_trb->field[3] &= ~0x1;
Andiry Xube88fe42010-10-14 07:22:57 -07002432 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002433}
2434
Sarah Sharp624defa2009-09-02 12:14:28 -07002435/*
2436 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2437 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2438 * (comprised of sg list entries) can take several service intervals to
2439 * transmit.
2440 */
2441int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2442 struct urb *urb, int slot_id, unsigned int ep_index)
2443{
2444 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2445 xhci->devs[slot_id]->out_ctx, ep_index);
2446 int xhci_interval;
2447 int ep_interval;
2448
2449 xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
2450 ep_interval = urb->interval;
2451 /* Convert to microframes */
2452 if (urb->dev->speed == USB_SPEED_LOW ||
2453 urb->dev->speed == USB_SPEED_FULL)
2454 ep_interval *= 8;
2455 /* FIXME change this to a warning and a suggestion to use the new API
2456 * to set the polling interval (once the API is added).
2457 */
2458 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002459 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002460 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2461 " (%d microframe%s) than xHCI "
2462 "(%d microframe%s)\n",
2463 ep_interval,
2464 ep_interval == 1 ? "" : "s",
2465 xhci_interval,
2466 xhci_interval == 1 ? "" : "s");
2467 urb->interval = xhci_interval;
2468 /* Convert back to frames for LS/FS devices */
2469 if (urb->dev->speed == USB_SPEED_LOW ||
2470 urb->dev->speed == USB_SPEED_FULL)
2471 urb->interval /= 8;
2472 }
2473 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
2474}
2475
Sarah Sharp04dd9502009-11-11 10:28:30 -08002476/*
2477 * The TD size is the number of bytes remaining in the TD (including this TRB),
2478 * right shifted by 10.
2479 * It must fit in bits 21:17, so it can't be bigger than 31.
2480 */
2481static u32 xhci_td_remainder(unsigned int remainder)
2482{
2483 u32 max = (1 << (21 - 17 + 1)) - 1;
2484
2485 if ((remainder >> 10) >= max)
2486 return max << 17;
2487 else
2488 return (remainder >> 10) << 17;
2489}
2490
Sarah Sharp23e3be12009-04-29 19:05:20 -07002491static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002492 struct urb *urb, int slot_id, unsigned int ep_index)
2493{
2494 struct xhci_ring *ep_ring;
2495 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002496 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002497 struct xhci_td *td;
2498 struct scatterlist *sg;
2499 int num_sgs;
2500 int trb_buff_len, this_sg_len, running_total;
2501 bool first_trb;
2502 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002503 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002504
2505 struct xhci_generic_trb *start_trb;
2506 int start_cycle;
2507
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002508 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2509 if (!ep_ring)
2510 return -EINVAL;
2511
Sarah Sharp8a96c052009-04-27 19:59:19 -07002512 num_trbs = count_sg_trbs_needed(xhci, urb);
2513 num_sgs = urb->num_sgs;
2514
Sarah Sharp23e3be12009-04-29 19:05:20 -07002515 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002516 ep_index, urb->stream_id,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002517 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002518 if (trb_buff_len < 0)
2519 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002520
2521 urb_priv = urb->hcpriv;
2522 td = urb_priv->td[0];
2523
Sarah Sharp8a96c052009-04-27 19:59:19 -07002524 /*
2525 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2526 * until we've finished creating all the other TRBs. The ring's cycle
2527 * state may change as we enqueue the other TRBs, so save it too.
2528 */
2529 start_trb = &ep_ring->enqueue->generic;
2530 start_cycle = ep_ring->cycle_state;
2531
2532 running_total = 0;
2533 /*
2534 * How much data is in the first TRB?
2535 *
2536 * There are three forces at work for TRB buffer pointers and lengths:
2537 * 1. We don't want to walk off the end of this sg-list entry buffer.
2538 * 2. The transfer length that the driver requested may be smaller than
2539 * the amount of memory allocated for this scatter-gather list.
2540 * 3. TRBs buffers can't cross 64KB boundaries.
2541 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002542 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002543 addr = (u64) sg_dma_address(sg);
2544 this_sg_len = sg_dma_len(sg);
2545 trb_buff_len = TRB_MAX_BUFF_SIZE -
2546 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2547 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2548 if (trb_buff_len > urb->transfer_buffer_length)
2549 trb_buff_len = urb->transfer_buffer_length;
2550 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
2551 trb_buff_len);
2552
2553 first_trb = true;
2554 /* Queue the first TRB, even if it's zero-length */
2555 do {
2556 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002557 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08002558 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002559
2560 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002561 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002562 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002563 if (start_cycle == 0)
2564 field |= 0x1;
2565 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07002566 field |= ep_ring->cycle_state;
2567
2568 /* Chain all the TRBs together; clear the chain bit in the last
2569 * TRB to indicate it's the last TRB in the chain.
2570 */
2571 if (num_trbs > 1) {
2572 field |= TRB_CHAIN;
2573 } else {
2574 /* FIXME - add check for ZERO_PACKET flag before this */
2575 td->last_trb = ep_ring->enqueue;
2576 field |= TRB_IOC;
2577 }
2578 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
2579 "64KB boundary at %#x, end dma = %#x\n",
2580 (unsigned int) addr, trb_buff_len, trb_buff_len,
2581 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2582 (unsigned int) addr + trb_buff_len);
2583 if (TRB_MAX_BUFF_SIZE -
2584 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)) < trb_buff_len) {
2585 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2586 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2587 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2588 (unsigned int) addr + trb_buff_len);
2589 }
Sarah Sharp04dd9502009-11-11 10:28:30 -08002590 remainder = xhci_td_remainder(urb->transfer_buffer_length -
2591 running_total) ;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002592 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002593 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002594 TRB_INTR_TARGET(0);
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002595 if (num_trbs > 1)
2596 more_trbs_coming = true;
2597 else
2598 more_trbs_coming = false;
2599 queue_trb(xhci, ep_ring, false, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002600 lower_32_bits(addr),
2601 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002602 length_field,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002603 /* We always want to know if the TRB was short,
2604 * or we won't get an event when it completes.
2605 * (Unless we use event data TRBs, which are a
2606 * waste of space and HC resources.)
2607 */
2608 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
2609 --num_trbs;
2610 running_total += trb_buff_len;
2611
2612 /* Calculate length for next transfer --
2613 * Are we done queueing all the TRBs for this sg entry?
2614 */
2615 this_sg_len -= trb_buff_len;
2616 if (this_sg_len == 0) {
2617 --num_sgs;
2618 if (num_sgs == 0)
2619 break;
2620 sg = sg_next(sg);
2621 addr = (u64) sg_dma_address(sg);
2622 this_sg_len = sg_dma_len(sg);
2623 } else {
2624 addr += trb_buff_len;
2625 }
2626
2627 trb_buff_len = TRB_MAX_BUFF_SIZE -
2628 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2629 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2630 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2631 trb_buff_len =
2632 urb->transfer_buffer_length - running_total;
2633 } while (running_total < urb->transfer_buffer_length);
2634
2635 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002636 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002637 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002638 return 0;
2639}
2640
Sarah Sharpb10de142009-04-27 19:58:50 -07002641/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002642int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07002643 struct urb *urb, int slot_id, unsigned int ep_index)
2644{
2645 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002646 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07002647 struct xhci_td *td;
2648 int num_trbs;
2649 struct xhci_generic_trb *start_trb;
2650 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002651 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07002652 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002653 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07002654
2655 int running_total, trb_buff_len, ret;
2656 u64 addr;
2657
Alan Sternff9c8952010-04-02 13:27:28 -04002658 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002659 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2660
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002661 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2662 if (!ep_ring)
2663 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07002664
2665 num_trbs = 0;
2666 /* How much data is (potentially) left before the 64KB boundary? */
2667 running_total = TRB_MAX_BUFF_SIZE -
2668 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2669
2670 /* If there's some data on this 64KB chunk, or we have to send a
2671 * zero-length transfer, we need at least one TRB
2672 */
2673 if (running_total != 0 || urb->transfer_buffer_length == 0)
2674 num_trbs++;
2675 /* How many more 64KB chunks to transfer, how many more TRBs? */
2676 while (running_total < urb->transfer_buffer_length) {
2677 num_trbs++;
2678 running_total += TRB_MAX_BUFF_SIZE;
2679 }
2680 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2681
2682 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002683 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d), "
2684 "addr = %#llx, num_trbs = %d\n",
Sarah Sharpb10de142009-04-27 19:58:50 -07002685 urb->ep->desc.bEndpointAddress,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002686 urb->transfer_buffer_length,
2687 urb->transfer_buffer_length,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002688 (unsigned long long)urb->transfer_dma,
Sarah Sharpb10de142009-04-27 19:58:50 -07002689 num_trbs);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002690
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002691 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2692 ep_index, urb->stream_id,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002693 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07002694 if (ret < 0)
2695 return ret;
2696
Andiry Xu8e51adc2010-07-22 15:23:31 -07002697 urb_priv = urb->hcpriv;
2698 td = urb_priv->td[0];
2699
Sarah Sharpb10de142009-04-27 19:58:50 -07002700 /*
2701 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2702 * until we've finished creating all the other TRBs. The ring's cycle
2703 * state may change as we enqueue the other TRBs, so save it too.
2704 */
2705 start_trb = &ep_ring->enqueue->generic;
2706 start_cycle = ep_ring->cycle_state;
2707
2708 running_total = 0;
2709 /* How much data is in the first TRB? */
2710 addr = (u64) urb->transfer_dma;
2711 trb_buff_len = TRB_MAX_BUFF_SIZE -
2712 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2713 if (urb->transfer_buffer_length < trb_buff_len)
2714 trb_buff_len = urb->transfer_buffer_length;
2715
2716 first_trb = true;
2717
2718 /* Queue the first TRB, even if it's zero-length */
2719 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08002720 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07002721 field = 0;
2722
2723 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002724 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002725 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002726 if (start_cycle == 0)
2727 field |= 0x1;
2728 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07002729 field |= ep_ring->cycle_state;
2730
2731 /* Chain all the TRBs together; clear the chain bit in the last
2732 * TRB to indicate it's the last TRB in the chain.
2733 */
2734 if (num_trbs > 1) {
2735 field |= TRB_CHAIN;
2736 } else {
2737 /* FIXME - add check for ZERO_PACKET flag before this */
2738 td->last_trb = ep_ring->enqueue;
2739 field |= TRB_IOC;
2740 }
Sarah Sharp04dd9502009-11-11 10:28:30 -08002741 remainder = xhci_td_remainder(urb->transfer_buffer_length -
2742 running_total);
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002743 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002744 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002745 TRB_INTR_TARGET(0);
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002746 if (num_trbs > 1)
2747 more_trbs_coming = true;
2748 else
2749 more_trbs_coming = false;
2750 queue_trb(xhci, ep_ring, false, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002751 lower_32_bits(addr),
2752 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002753 length_field,
Sarah Sharpb10de142009-04-27 19:58:50 -07002754 /* We always want to know if the TRB was short,
2755 * or we won't get an event when it completes.
2756 * (Unless we use event data TRBs, which are a
2757 * waste of space and HC resources.)
2758 */
2759 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
2760 --num_trbs;
2761 running_total += trb_buff_len;
2762
2763 /* Calculate length for next transfer */
2764 addr += trb_buff_len;
2765 trb_buff_len = urb->transfer_buffer_length - running_total;
2766 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
2767 trb_buff_len = TRB_MAX_BUFF_SIZE;
2768 } while (running_total < urb->transfer_buffer_length);
2769
Sarah Sharp8a96c052009-04-27 19:59:19 -07002770 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002771 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002772 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07002773 return 0;
2774}
2775
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002776/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002777int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002778 struct urb *urb, int slot_id, unsigned int ep_index)
2779{
2780 struct xhci_ring *ep_ring;
2781 int num_trbs;
2782 int ret;
2783 struct usb_ctrlrequest *setup;
2784 struct xhci_generic_trb *start_trb;
2785 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002786 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002787 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002788 struct xhci_td *td;
2789
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002790 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2791 if (!ep_ring)
2792 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002793
2794 /*
2795 * Need to copy setup packet into setup TRB, so we can't use the setup
2796 * DMA address.
2797 */
2798 if (!urb->setup_packet)
2799 return -EINVAL;
2800
2801 if (!in_interrupt())
2802 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
2803 slot_id, ep_index);
2804 /* 1 TRB for setup, 1 for status */
2805 num_trbs = 2;
2806 /*
2807 * Don't need to check if we need additional event data and normal TRBs,
2808 * since data in control transfers will never get bigger than 16MB
2809 * XXX: can we get a buffer that crosses 64KB boundaries?
2810 */
2811 if (urb->transfer_buffer_length > 0)
2812 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002813 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2814 ep_index, urb->stream_id,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002815 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002816 if (ret < 0)
2817 return ret;
2818
Andiry Xu8e51adc2010-07-22 15:23:31 -07002819 urb_priv = urb->hcpriv;
2820 td = urb_priv->td[0];
2821
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002822 /*
2823 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2824 * until we've finished creating all the other TRBs. The ring's cycle
2825 * state may change as we enqueue the other TRBs, so save it too.
2826 */
2827 start_trb = &ep_ring->enqueue->generic;
2828 start_cycle = ep_ring->cycle_state;
2829
2830 /* Queue setup TRB - see section 6.4.1.2.1 */
2831 /* FIXME better way to translate setup_packet into two u32 fields? */
2832 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08002833 field = 0;
2834 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
2835 if (start_cycle == 0)
2836 field |= 0x1;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002837 queue_trb(xhci, ep_ring, false, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002838 /* FIXME endianness is probably going to bite my ass here. */
2839 setup->bRequestType | setup->bRequest << 8 | setup->wValue << 16,
2840 setup->wIndex | setup->wLength << 16,
2841 TRB_LEN(8) | TRB_INTR_TARGET(0),
2842 /* Immediate data in pointer */
Andiry Xu50f7b522010-12-20 15:09:34 +08002843 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002844
2845 /* If there's data, queue data TRBs */
2846 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002847 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002848 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002849 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002850 if (urb->transfer_buffer_length > 0) {
2851 if (setup->bRequestType & USB_DIR_IN)
2852 field |= TRB_DIR_IN;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002853 queue_trb(xhci, ep_ring, false, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002854 lower_32_bits(urb->transfer_dma),
2855 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002856 length_field,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002857 /* Event on short tx */
2858 field | TRB_ISP | TRB_TYPE(TRB_DATA) | ep_ring->cycle_state);
2859 }
2860
2861 /* Save the DMA address of the last TRB in the TD */
2862 td->last_trb = ep_ring->enqueue;
2863
2864 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
2865 /* If the device sent data, the status stage is an OUT transfer */
2866 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
2867 field = 0;
2868 else
2869 field = TRB_DIR_IN;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002870 queue_trb(xhci, ep_ring, false, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002871 0,
2872 0,
2873 TRB_INTR_TARGET(0),
2874 /* Event on completion */
2875 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
2876
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002877 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002878 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002879 return 0;
2880}
2881
Andiry Xu04e51902010-07-22 15:23:39 -07002882static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
2883 struct urb *urb, int i)
2884{
2885 int num_trbs = 0;
2886 u64 addr, td_len, running_total;
2887
2888 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2889 td_len = urb->iso_frame_desc[i].length;
2890
2891 running_total = TRB_MAX_BUFF_SIZE -
2892 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2893 if (running_total != 0)
2894 num_trbs++;
2895
2896 while (running_total < td_len) {
2897 num_trbs++;
2898 running_total += TRB_MAX_BUFF_SIZE;
2899 }
2900
2901 return num_trbs;
2902}
2903
2904/* This is for isoc transfer */
2905static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2906 struct urb *urb, int slot_id, unsigned int ep_index)
2907{
2908 struct xhci_ring *ep_ring;
2909 struct urb_priv *urb_priv;
2910 struct xhci_td *td;
2911 int num_tds, trbs_per_td;
2912 struct xhci_generic_trb *start_trb;
2913 bool first_trb;
2914 int start_cycle;
2915 u32 field, length_field;
2916 int running_total, trb_buff_len, td_len, td_remain_len, ret;
2917 u64 start_addr, addr;
2918 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08002919 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07002920
2921 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
2922
2923 num_tds = urb->number_of_packets;
2924 if (num_tds < 1) {
2925 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
2926 return -EINVAL;
2927 }
2928
2929 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002930 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d),"
Andiry Xu04e51902010-07-22 15:23:39 -07002931 " addr = %#llx, num_tds = %d\n",
2932 urb->ep->desc.bEndpointAddress,
2933 urb->transfer_buffer_length,
2934 urb->transfer_buffer_length,
2935 (unsigned long long)urb->transfer_dma,
2936 num_tds);
2937
2938 start_addr = (u64) urb->transfer_dma;
2939 start_trb = &ep_ring->enqueue->generic;
2940 start_cycle = ep_ring->cycle_state;
2941
2942 /* Queue the first TRB, even if it's zero-length */
2943 for (i = 0; i < num_tds; i++) {
2944 first_trb = true;
2945
2946 running_total = 0;
2947 addr = start_addr + urb->iso_frame_desc[i].offset;
2948 td_len = urb->iso_frame_desc[i].length;
2949 td_remain_len = td_len;
2950
2951 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
2952
2953 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
2954 urb->stream_id, trbs_per_td, urb, i, mem_flags);
2955 if (ret < 0)
2956 return ret;
2957
2958 urb_priv = urb->hcpriv;
2959 td = urb_priv->td[i];
2960
2961 for (j = 0; j < trbs_per_td; j++) {
2962 u32 remainder = 0;
2963 field = 0;
2964
2965 if (first_trb) {
2966 /* Queue the isoc TRB */
2967 field |= TRB_TYPE(TRB_ISOC);
2968 /* Assume URB_ISO_ASAP is set */
2969 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08002970 if (i == 0) {
2971 if (start_cycle == 0)
2972 field |= 0x1;
2973 } else
Andiry Xu04e51902010-07-22 15:23:39 -07002974 field |= ep_ring->cycle_state;
2975 first_trb = false;
2976 } else {
2977 /* Queue other normal TRBs */
2978 field |= TRB_TYPE(TRB_NORMAL);
2979 field |= ep_ring->cycle_state;
2980 }
2981
2982 /* Chain all the TRBs together; clear the chain bit in
2983 * the last TRB to indicate it's the last TRB in the
2984 * chain.
2985 */
2986 if (j < trbs_per_td - 1) {
2987 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08002988 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07002989 } else {
2990 td->last_trb = ep_ring->enqueue;
2991 field |= TRB_IOC;
Andiry Xu47cbf692010-12-20 14:49:48 +08002992 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002993 }
2994
2995 /* Calculate TRB length */
2996 trb_buff_len = TRB_MAX_BUFF_SIZE -
2997 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2998 if (trb_buff_len > td_remain_len)
2999 trb_buff_len = td_remain_len;
3000
3001 remainder = xhci_td_remainder(td_len - running_total);
3002 length_field = TRB_LEN(trb_buff_len) |
3003 remainder |
3004 TRB_INTR_TARGET(0);
Andiry Xu47cbf692010-12-20 14:49:48 +08003005 queue_trb(xhci, ep_ring, false, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003006 lower_32_bits(addr),
3007 upper_32_bits(addr),
3008 length_field,
3009 /* We always want to know if the TRB was short,
3010 * or we won't get an event when it completes.
3011 * (Unless we use event data TRBs, which are a
3012 * waste of space and HC resources.)
3013 */
3014 field | TRB_ISP);
3015 running_total += trb_buff_len;
3016
3017 addr += trb_buff_len;
3018 td_remain_len -= trb_buff_len;
3019 }
3020
3021 /* Check TD length */
3022 if (running_total != td_len) {
3023 xhci_err(xhci, "ISOC TD length unmatch\n");
3024 return -EINVAL;
3025 }
3026 }
3027
Andiry Xue1eab2e2011-01-04 16:30:39 -08003028 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3029 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003030 return 0;
3031}
3032
3033/*
3034 * Check transfer ring to guarantee there is enough room for the urb.
3035 * Update ISO URB start_frame and interval.
3036 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3037 * update the urb->start_frame by now.
3038 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3039 */
3040int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3041 struct urb *urb, int slot_id, unsigned int ep_index)
3042{
3043 struct xhci_virt_device *xdev;
3044 struct xhci_ring *ep_ring;
3045 struct xhci_ep_ctx *ep_ctx;
3046 int start_frame;
3047 int xhci_interval;
3048 int ep_interval;
3049 int num_tds, num_trbs, i;
3050 int ret;
3051
3052 xdev = xhci->devs[slot_id];
3053 ep_ring = xdev->eps[ep_index].ring;
3054 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3055
3056 num_trbs = 0;
3057 num_tds = urb->number_of_packets;
3058 for (i = 0; i < num_tds; i++)
3059 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3060
3061 /* Check the ring to guarantee there is enough room for the whole urb.
3062 * Do not insert any td of the urb to the ring if the check failed.
3063 */
3064 ret = prepare_ring(xhci, ep_ring, ep_ctx->ep_info & EP_STATE_MASK,
3065 num_trbs, mem_flags);
3066 if (ret)
3067 return ret;
3068
3069 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3070 start_frame &= 0x3fff;
3071
3072 urb->start_frame = start_frame;
3073 if (urb->dev->speed == USB_SPEED_LOW ||
3074 urb->dev->speed == USB_SPEED_FULL)
3075 urb->start_frame >>= 3;
3076
3077 xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
3078 ep_interval = urb->interval;
3079 /* Convert to microframes */
3080 if (urb->dev->speed == USB_SPEED_LOW ||
3081 urb->dev->speed == USB_SPEED_FULL)
3082 ep_interval *= 8;
3083 /* FIXME change this to a warning and a suggestion to use the new API
3084 * to set the polling interval (once the API is added).
3085 */
3086 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003087 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003088 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3089 " (%d microframe%s) than xHCI "
3090 "(%d microframe%s)\n",
3091 ep_interval,
3092 ep_interval == 1 ? "" : "s",
3093 xhci_interval,
3094 xhci_interval == 1 ? "" : "s");
3095 urb->interval = xhci_interval;
3096 /* Convert back to frames for LS/FS devices */
3097 if (urb->dev->speed == USB_SPEED_LOW ||
3098 urb->dev->speed == USB_SPEED_FULL)
3099 urb->interval /= 8;
3100 }
3101 return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
3102}
3103
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003104/**** Command Ring Operations ****/
3105
Sarah Sharp913a8a32009-09-04 10:53:13 -07003106/* Generic function for queueing a command TRB on the command ring.
3107 * Check to make sure there's room on the command ring for one command TRB.
3108 * Also check that there's room reserved for commands that must not fail.
3109 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3110 * then only check for the number of reserved spots.
3111 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3112 * because the command event handler may want to resubmit a failed command.
3113 */
3114static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3115 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003116{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003117 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003118 int ret;
3119
Sarah Sharp913a8a32009-09-04 10:53:13 -07003120 if (!command_must_succeed)
3121 reserved_trbs++;
3122
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003123 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3124 reserved_trbs, GFP_ATOMIC);
3125 if (ret < 0) {
3126 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003127 if (command_must_succeed)
3128 xhci_err(xhci, "ERR: Reserved TRB counting for "
3129 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003130 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003131 }
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003132 queue_trb(xhci, xhci->cmd_ring, false, false, field1, field2, field3,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003133 field4 | xhci->cmd_ring->cycle_state);
3134 return 0;
3135}
3136
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003137/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003138int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003139{
3140 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003141 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003142}
3143
3144/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003145int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3146 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003147{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003148 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3149 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003150 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3151 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003152}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003153
Sarah Sharp02386342010-05-24 13:25:28 -07003154int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3155 u32 field1, u32 field2, u32 field3, u32 field4)
3156{
3157 return queue_command(xhci, field1, field2, field3, field4, false);
3158}
3159
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003160/* Queue a reset device command TRB */
3161int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3162{
3163 return queue_command(xhci, 0, 0, 0,
3164 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3165 false);
3166}
3167
Sarah Sharpf94e01862009-04-27 19:58:38 -07003168/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003169int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003170 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003171{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003172 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3173 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003174 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3175 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003176}
Sarah Sharpae636742009-04-29 19:02:31 -07003177
Sarah Sharpf2217e82009-08-07 14:04:43 -07003178/* Queue an evaluate context command TRB */
3179int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3180 u32 slot_id)
3181{
3182 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3183 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003184 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3185 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003186}
3187
Andiry Xube88fe42010-10-14 07:22:57 -07003188/*
3189 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3190 * activity on an endpoint that is about to be suspended.
3191 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003192int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003193 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003194{
3195 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3196 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3197 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003198 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003199
3200 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003201 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003202}
3203
3204/* Set Transfer Ring Dequeue Pointer command.
3205 * This should not be used for endpoints that have streams enabled.
3206 */
3207static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003208 unsigned int ep_index, unsigned int stream_id,
3209 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003210 union xhci_trb *deq_ptr, u32 cycle_state)
3211{
3212 dma_addr_t addr;
3213 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3214 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003215 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003216 u32 type = TRB_TYPE(TRB_SET_DEQ);
3217
Sarah Sharp23e3be12009-04-29 19:05:20 -07003218 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003219 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003220 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003221 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3222 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003223 return 0;
3224 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003225 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003226 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003227 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003228}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003229
3230int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3231 unsigned int ep_index)
3232{
3233 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3234 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3235 u32 type = TRB_TYPE(TRB_RESET_EP);
3236
Sarah Sharp913a8a32009-09-04 10:53:13 -07003237 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3238 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003239}