blob: 278c1b0ebb2ee340fcb0e4f4b010c80e535c9308 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/head.S
3 *
4 * Copyright (C) 1994-2002 Russell King
Russell Kinge65f38e2005-06-18 09:33:31 +01005 * Copyright (c) 2003 ARM Limited
6 * All Rights Reserved
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Kernel startup code for all 32-bit CPUs
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <linux/init.h>
16
17#include <asm/assembler.h>
18#include <asm/domain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/ptrace.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020020#include <asm/asm-offsets.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010021#include <asm/memory.h>
Russell King4f7a1812005-05-05 13:11:00 +010022#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/system.h>
24
Jeremy Kerrc2933932010-07-07 11:19:48 +080025#ifdef CONFIG_DEBUG_LL
26#include <mach/debug-macro.S>
27#endif
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/*
Nicolas Pitre37d07b72005-10-29 21:44:56 +010030 * swapper_pg_dir is the virtual address of the initial page table.
Russell Kingf06b97f2006-12-11 22:29:16 +000031 * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
32 * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
Nicolas Pitre37d07b72005-10-29 21:44:56 +010033 * the least significant 16 bits to be 0x8000, but we could probably
Russell Kingf06b97f2006-12-11 22:29:16 +000034 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 */
Russell King72a20e22011-01-04 19:04:00 +000036#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
Russell Kingf06b97f2006-12-11 22:29:16 +000037#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
38#error KERNEL_RAM_VADDR must start at 0xXXXX8000
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#endif
40
41 .globl swapper_pg_dir
Russell Kingf06b97f2006-12-11 22:29:16 +000042 .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Russell King72a20e22011-01-04 19:04:00 +000044 .macro pgtbl, rd, phys
45 add \rd, \phys, #TEXT_OFFSET - 0x4000
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 .endm
Nicolas Pitre37d07b72005-10-29 21:44:56 +010047
48#ifdef CONFIG_XIP_KERNEL
Nicolas Pitree98ff7f2007-02-22 16:18:09 +010049#define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
50#define KERNEL_END _edata_loc
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#else
Nicolas Pitree98ff7f2007-02-22 16:18:09 +010052#define KERNEL_START KERNEL_RAM_VADDR
53#define KERNEL_END _end
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#endif
55
56/*
57 * Kernel startup entry point.
58 * ---------------------------
59 *
60 * This is normally called from the decompressor code. The requirements
61 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
Grant Likely4c2896e2011-04-28 14:27:20 -060062 * r1 = machine nr, r2 = atags or dtb pointer.
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 *
64 * This code is mostly position independent, so if you link the kernel at
65 * 0xc0008000, you call this at __pa(0xc0008000).
66 *
67 * See linux/arch/arm/tools/mach-types for the complete list of machine
68 * numbers for r1.
69 *
70 * We're trying to keep crap to a minimum; DO NOT add any machine specific
71 * crap here - that's what the boot loader (or in extreme, well justified
72 * circumstances, zImage) is for.
73 */
Tim Abbott2abc1c52009-10-02 16:32:46 -040074 __HEAD
Linus Torvalds1da177e2005-04-16 15:20:36 -070075ENTRY(stext)
Catalin Marinasb86040a2009-07-24 12:32:54 +010076 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 @ and irqs disabled
Russell King0f44ba12006-02-24 21:04:56 +000078 mrc p15, 0, r9, c0, c0 @ get processor id
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 bl __lookup_processor_type @ r5=procinfo r9=cpuid
80 movs r10, r5 @ invalid processor (r5=0)?
Dave Martina75e5242010-11-29 19:43:28 +010081 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King3c0bdac2005-11-25 15:43:22 +000082 beq __error_p @ yes, error 'p'
Russell King0eb0511d2010-11-22 12:06:28 +000083
Russell King72a20e22011-01-04 19:04:00 +000084#ifndef CONFIG_XIP_KERNEL
85 adr r3, 2f
86 ldmia r3, {r4, r8}
87 sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
88 add r8, r8, r4 @ PHYS_OFFSET
89#else
90 ldr r8, =PLAT_PHYS_OFFSET
91#endif
92
Russell King0eb0511d2010-11-22 12:06:28 +000093 /*
Grant Likely4c2896e2011-04-28 14:27:20 -060094 * r1 = machine no, r2 = atags or dtb,
Russell King72a20e22011-01-04 19:04:00 +000095 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Russell King0eb0511d2010-11-22 12:06:28 +000096 */
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010097 bl __vet_atags
Russell Kingf00ec482010-09-04 10:47:48 +010098#ifdef CONFIG_SMP_ON_UP
99 bl __fixup_smp
100#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000101#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
102 bl __fixup_pv_table
103#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 bl __create_page_tables
105
106 /*
107 * The following calls CPU specific code in a position independent
108 * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
Russell King6fc31d52011-01-12 17:50:42 +0000109 * xxx_proc_info structure selected by __lookup_processor_type
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 * above. On return, the CPU will be ready for the MMU to be
111 * turned on, and r0 will hold the CPU control register value.
112 */
Russell Kinga4ae4132010-10-04 16:22:34 +0100113 ldr r13, =__mmap_switched @ address to jump to after
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 @ mmu has been enabled
Russell King00945012010-10-04 17:56:13 +0100115 adr lr, BSYM(1f) @ return (PIC) address
Catalin Marinasd4279582011-05-26 11:22:44 +0100116 mov r8, r4 @ set TTBR1 to swapper_pg_dir
Catalin Marinasb86040a2009-07-24 12:32:54 +0100117 ARM( add pc, r10, #PROCINFO_INITFUNC )
118 THUMB( add r12, r10, #PROCINFO_INITFUNC )
119 THUMB( mov pc, r12 )
Russell King00945012010-10-04 17:56:13 +01001201: b __enable_mmu
Catalin Marinas93ed3972008-08-28 11:22:32 +0100121ENDPROC(stext)
Russell Kinga4ae4132010-10-04 16:22:34 +0100122 .ltorg
Russell King72a20e22011-01-04 19:04:00 +0000123#ifndef CONFIG_XIP_KERNEL
1242: .long .
125 .long PAGE_OFFSET
126#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128/*
129 * Setup the initial page tables. We only setup the barest
130 * amount which are required to get the kernel running, which
131 * generally means mapping in the kernel code.
132 *
Russell King72a20e22011-01-04 19:04:00 +0000133 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 *
135 * Returns:
Russell King786f1b72010-10-04 17:51:54 +0100136 * r0, r3, r5-r7 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 * r4 = physical page table address
138 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139__create_page_tables:
Russell King72a20e22011-01-04 19:04:00 +0000140 pgtbl r4, r8 @ page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
142 /*
143 * Clear the 16K level 1 swapper page table
144 */
145 mov r0, r4
146 mov r3, #0
147 add r6, r0, #0x4000
1481: str r3, [r0], #4
149 str r3, [r0], #4
150 str r3, [r0], #4
151 str r3, [r0], #4
152 teq r0, r6
153 bne 1b
154
Russell King8799ee92006-06-29 18:24:21 +0100155 ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
157 /*
Russell King786f1b72010-10-04 17:51:54 +0100158 * Create identity mapping to cater for __enable_mmu.
159 * This identity mapping will be removed by paging_init().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 */
Russell King786f1b72010-10-04 17:51:54 +0100161 adr r0, __enable_mmu_loc
162 ldmia r0, {r3, r5, r6}
163 sub r0, r0, r3 @ virt->phys offset
164 add r5, r5, r0 @ phys __enable_mmu
165 add r6, r6, r0 @ phys __enable_mmu_end
166 mov r5, r5, lsr #20
167 mov r6, r6, lsr #20
168
1691: orr r3, r7, r5, lsl #20 @ flags + kernel base
170 str r3, [r4, r5, lsl #2] @ identity mapping
171 teq r5, r6
172 addne r5, r5, #1 @ next section
173 bne 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 /*
176 * Now setup the pagetables for our kernel direct
Lennert Buytenhek2552fc22006-09-29 21:14:05 +0100177 * mapped region.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 */
Russell King786f1b72010-10-04 17:51:54 +0100179 mov r3, pc
180 mov r3, r3, lsr #20
181 orr r3, r7, r3, lsl #20
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100182 add r0, r4, #(KERNEL_START & 0xff000000) >> 18
183 str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
184 ldr r6, =(KERNEL_END - 1)
185 add r0, r0, #4
186 add r6, r4, r6, lsr #18
1871: cmp r0, r6
188 add r3, r3, #1 << 20
189 strls r3, [r0], #4
190 bls 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100192#ifdef CONFIG_XIP_KERNEL
193 /*
194 * Map some ram to cover our .data and .bss areas.
195 */
Russell King72a20e22011-01-04 19:04:00 +0000196 add r3, r8, #TEXT_OFFSET
197 orr r3, r3, r7
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100198 add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18
199 str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
200 ldr r6, =(_end - 1)
201 add r0, r0, #4
202 add r6, r4, r6, lsr #18
2031: cmp r0, r6
204 add r3, r3, #1 << 20
205 strls r3, [r0], #4
206 bls 1b
207#endif
208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 /*
Rob Herring4d901c42011-02-02 16:33:17 +0100210 * Then map boot params address in r2 or
211 * the first 1MB of ram if boot params address is not specified.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 */
Rob Herring4d901c42011-02-02 16:33:17 +0100213 mov r0, r2, lsr #20
214 movs r0, r0, lsl #20
215 moveq r0, r8
216 sub r3, r0, r8
217 add r3, r3, #PAGE_OFFSET
218 add r3, r4, r3, lsr #18
219 orr r6, r7, r0
220 str r6, [r3]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
Russell Kingc77b0422005-07-01 11:56:55 +0100222#ifdef CONFIG_DEBUG_LL
Jeremy Kerrc2933932010-07-07 11:19:48 +0800223#ifndef CONFIG_DEBUG_ICEDCC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 /*
225 * Map in IO space for serial debugging.
226 * This allows debug messages to be output
227 * via a serial console before paging_init.
228 */
Jeremy Kerrc2933932010-07-07 11:19:48 +0800229 addruart r7, r3
230
231 mov r3, r3, lsr #20
232 mov r3, r3, lsl #2
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 add r0, r4, r3
235 rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
236 cmp r3, #0x0800 @ limit to 512MB
237 movhi r3, #0x0800
238 add r6, r0, r3
Jeremy Kerrc2933932010-07-07 11:19:48 +0800239 mov r3, r7, lsr #20
240 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
241 orr r3, r7, r3, lsl #20
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421: str r3, [r0], #4
243 add r3, r3, #1 << 20
244 teq r0, r6
245 bne 1b
Jeremy Kerrc2933932010-07-07 11:19:48 +0800246
247#else /* CONFIG_DEBUG_ICEDCC */
248 /* we don't need any serial debugging mappings for ICEDCC */
249 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
250#endif /* !CONFIG_DEBUG_ICEDCC */
251
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
253 /*
Russell King3c0bdac2005-11-25 15:43:22 +0000254 * If we're using the NetWinder or CATS, we also need to map
255 * in the 16550-type serial port for the debug messages
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 */
Russell Kingc77b0422005-07-01 11:56:55 +0100257 add r0, r4, #0xff000000 >> 18
258 orr r3, r7, #0x7c000000
259 str r3, [r0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261#ifdef CONFIG_ARCH_RPC
262 /*
263 * Map in screen at 0x02000000 & SCREEN2_BASE
264 * Similar reasons here - for debug. This is
265 * only for Acorn RiscPC architectures.
266 */
Russell Kingc77b0422005-07-01 11:56:55 +0100267 add r0, r4, #0x02000000 >> 18
268 orr r3, r7, #0x02000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 str r3, [r0]
Russell Kingc77b0422005-07-01 11:56:55 +0100270 add r0, r4, #0xd8000000 >> 18
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 str r3, [r0]
272#endif
Russell Kingc77b0422005-07-01 11:56:55 +0100273#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100275ENDPROC(__create_page_tables)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 .ltorg
Dave Martin4f79a5d2010-11-29 19:43:24 +0100277 .align
Russell King786f1b72010-10-04 17:51:54 +0100278__enable_mmu_loc:
279 .long .
280 .long __enable_mmu
281 .long __enable_mmu_end
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Russell King00945012010-10-04 17:56:13 +0100283#if defined(CONFIG_SMP)
284 __CPUINIT
285ENTRY(secondary_startup)
286 /*
287 * Common entry point for secondary CPUs.
288 *
289 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
290 * the processor type - there is no need to check the machine type
291 * as it has already been validated by the primary processor.
292 */
293 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
294 mrc p15, 0, r9, c0, c0 @ get processor id
295 bl __lookup_processor_type
296 movs r10, r5 @ invalid processor?
297 moveq r0, #'p' @ yes, error 'p'
Dave Martina75e5242010-11-29 19:43:28 +0100298 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King00945012010-10-04 17:56:13 +0100299 beq __error_p
300
301 /*
302 * Use the page tables supplied from __cpu_up.
303 */
304 adr r4, __secondary_data
305 ldmia r4, {r5, r7, r12} @ address to jump to after
Catalin Marinasd4279582011-05-26 11:22:44 +0100306 sub lr, r4, r5 @ mmu has been enabled
307 ldr r4, [r7, lr] @ get secondary_data.pgdir
308 add r7, r7, #4
309 ldr r8, [r7, lr] @ get secondary_data.swapper_pg_dir
Russell King00945012010-10-04 17:56:13 +0100310 adr lr, BSYM(__enable_mmu) @ return address
311 mov r13, r12 @ __secondary_switched address
312 ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
313 @ (return control reg)
314 THUMB( add r12, r10, #PROCINFO_INITFUNC )
315 THUMB( mov pc, r12 )
316ENDPROC(secondary_startup)
317
318 /*
319 * r6 = &secondary_data
320 */
321ENTRY(__secondary_switched)
322 ldr sp, [r7, #4] @ get secondary_data.stack
323 mov fp, #0
324 b secondary_start_kernel
325ENDPROC(__secondary_switched)
326
Dave Martin4f79a5d2010-11-29 19:43:24 +0100327 .align
328
Russell King00945012010-10-04 17:56:13 +0100329 .type __secondary_data, %object
330__secondary_data:
331 .long .
332 .long secondary_data
333 .long __secondary_switched
334#endif /* defined(CONFIG_SMP) */
335
336
337
338/*
339 * Setup common bits before finally enabling the MMU. Essentially
340 * this is just loading the page table pointer and domain access
341 * registers.
Russell King865a4fa2010-10-04 18:02:59 +0100342 *
343 * r0 = cp#15 control register
344 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600345 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100346 * r4 = page table pointer
347 * r9 = processor ID
348 * r13 = *virtual* address to jump to upon completion
Russell King00945012010-10-04 17:56:13 +0100349 */
350__enable_mmu:
351#ifdef CONFIG_ALIGNMENT_TRAP
352 orr r0, r0, #CR_A
353#else
354 bic r0, r0, #CR_A
355#endif
356#ifdef CONFIG_CPU_DCACHE_DISABLE
357 bic r0, r0, #CR_C
358#endif
359#ifdef CONFIG_CPU_BPREDICT_DISABLE
360 bic r0, r0, #CR_Z
361#endif
362#ifdef CONFIG_CPU_ICACHE_DISABLE
363 bic r0, r0, #CR_I
364#endif
365 mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
366 domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
367 domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
368 domain_val(DOMAIN_IO, DOMAIN_CLIENT))
369 mcr p15, 0, r5, c3, c0, 0 @ load domain access register
370 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
371 b __turn_mmu_on
372ENDPROC(__enable_mmu)
373
374/*
375 * Enable the MMU. This completely changes the structure of the visible
376 * memory space. You will not be able to trace execution through this.
377 * If you have an enquiry about this, *please* check the linux-arm-kernel
378 * mailing list archives BEFORE sending another post to the list.
379 *
380 * r0 = cp#15 control register
Russell King865a4fa2010-10-04 18:02:59 +0100381 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600382 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100383 * r9 = processor ID
Russell King00945012010-10-04 17:56:13 +0100384 * r13 = *virtual* address to jump to upon completion
385 *
386 * other registers depend on the function called upon completion
387 */
388 .align 5
389__turn_mmu_on:
390 mov r0, r0
391 mcr p15, 0, r0, c1, c0, 0 @ write control reg
392 mrc p15, 0, r3, c0, c0, 0 @ read id reg
393 mov r3, r3
394 mov r3, r13
395 mov pc, r3
396__enable_mmu_end:
397ENDPROC(__turn_mmu_on)
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Russell Kingf00ec482010-09-04 10:47:48 +0100400#ifdef CONFIG_SMP_ON_UP
Russell King4a9cb362011-02-10 15:25:18 +0000401 __INIT
Russell Kingf00ec482010-09-04 10:47:48 +0100402__fixup_smp:
Russell Kinge98ff0f2011-01-30 16:40:20 +0000403 and r3, r9, #0x000f0000 @ architecture version
404 teq r3, #0x000f0000 @ CPU ID supported?
Russell Kingf00ec482010-09-04 10:47:48 +0100405 bne __fixup_smp_on_up @ no, assume UP
406
Russell Kinge98ff0f2011-01-30 16:40:20 +0000407 bic r3, r9, #0x00ff0000
408 bic r3, r3, #0x0000000f @ mask 0xff00fff0
409 mov r4, #0x41000000
Russell King0eb0511d2010-11-22 12:06:28 +0000410 orr r4, r4, #0x0000b000
Russell Kinge98ff0f2011-01-30 16:40:20 +0000411 orr r4, r4, #0x00000020 @ val 0x4100b020
412 teq r3, r4 @ ARM 11MPCore?
Russell Kingf00ec482010-09-04 10:47:48 +0100413 moveq pc, lr @ yes, assume SMP
414
415 mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
Russell Kinge98ff0f2011-01-30 16:40:20 +0000416 and r0, r0, #0xc0000000 @ multiprocessing extensions and
417 teq r0, #0x80000000 @ not part of a uniprocessor system?
418 moveq pc, lr @ yes, assume SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100419
420__fixup_smp_on_up:
421 adr r0, 1f
Russell King0eb0511d2010-11-22 12:06:28 +0000422 ldmia r0, {r3 - r5}
Russell Kingf00ec482010-09-04 10:47:48 +0100423 sub r3, r0, r3
Russell King0eb0511d2010-11-22 12:06:28 +0000424 add r4, r4, r3
425 add r5, r5, r3
Russell King4a9cb362011-02-10 15:25:18 +0000426 b __do_fixup_smp_on_up
Russell Kingf00ec482010-09-04 10:47:48 +0100427ENDPROC(__fixup_smp)
428
Dave Martin4f79a5d2010-11-29 19:43:24 +0100429 .align
Russell Kingf00ec482010-09-04 10:47:48 +01004301: .word .
431 .word __smpalt_begin
432 .word __smpalt_end
433
434 .pushsection .data
435 .globl smp_on_up
436smp_on_up:
437 ALT_SMP(.long 1)
438 ALT_UP(.long 0)
439 .popsection
Russell Kingf00ec482010-09-04 10:47:48 +0100440#endif
441
Russell King4a9cb362011-02-10 15:25:18 +0000442 .text
443__do_fixup_smp_on_up:
444 cmp r4, r5
445 movhs pc, lr
446 ldmia r4!, {r0, r6}
447 ARM( str r6, [r0, r3] )
448 THUMB( add r0, r0, r3 )
449#ifdef __ARMEB__
450 THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
451#endif
452 THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
453 THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
454 THUMB( strh r6, [r0] )
455 b __do_fixup_smp_on_up
456ENDPROC(__do_fixup_smp_on_up)
457
458ENTRY(fixup_smp)
459 stmfd sp!, {r4 - r6, lr}
460 mov r4, r0
461 add r5, r0, r1
462 mov r3, #0
463 bl __do_fixup_smp_on_up
464 ldmfd sp!, {r4 - r6, pc}
465ENDPROC(fixup_smp)
466
Russell Kingdc21af92011-01-04 19:09:43 +0000467#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
468
469/* __fixup_pv_table - patch the stub instructions with the delta between
470 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
471 * can be expressed by an immediate shifter operand. The stub instruction
472 * has a form of '(add|sub) rd, rn, #imm'.
473 */
474 __HEAD
475__fixup_pv_table:
476 adr r0, 1f
477 ldmia r0, {r3-r5, r7}
478 sub r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
479 add r4, r4, r3 @ adjust table start address
480 add r5, r5, r3 @ adjust table end address
Nicolas Pitreb511d752011-02-21 06:53:35 +0100481 add r7, r7, r3 @ adjust __pv_phys_offset address
482 str r8, [r7] @ save computed PHYS_OFFSET to __pv_phys_offset
Russell Kingcada3c02011-01-04 19:39:29 +0000483#ifndef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
Russell Kingdc21af92011-01-04 19:09:43 +0000484 mov r6, r3, lsr #24 @ constant for add/sub instructions
485 teq r3, r6, lsl #24 @ must be 16MiB aligned
Russell Kingcada3c02011-01-04 19:39:29 +0000486#else
487 mov r6, r3, lsr #16 @ constant for add/sub instructions
488 teq r3, r6, lsl #16 @ must be 64kiB aligned
489#endif
Nicolas Pitreb511d752011-02-21 06:53:35 +0100490THUMB( it ne @ cross section branch )
Russell Kingdc21af92011-01-04 19:09:43 +0000491 bne __error
492 str r6, [r7, #4] @ save to __pv_offset
493 b __fixup_a_pv_table
494ENDPROC(__fixup_pv_table)
495
496 .align
4971: .long .
498 .long __pv_table_begin
499 .long __pv_table_end
5002: .long __pv_phys_offset
501
502 .text
503__fixup_a_pv_table:
Nicolas Pitreb511d752011-02-21 06:53:35 +0100504#ifdef CONFIG_THUMB2_KERNEL
505#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
506 lsls r0, r6, #24
507 lsr r6, #8
508 beq 1f
509 clz r7, r0
510 lsr r0, #24
511 lsl r0, r7
512 bic r0, 0x0080
513 lsrs r7, #1
514 orrcs r0, #0x0080
515 orr r0, r0, r7, lsl #12
516#endif
5171: lsls r6, #24
518 beq 4f
519 clz r7, r6
520 lsr r6, #24
521 lsl r6, r7
522 bic r6, #0x0080
523 lsrs r7, #1
524 orrcs r6, #0x0080
525 orr r6, r6, r7, lsl #12
526 orr r6, #0x4000
527 b 4f
5282: @ at this point the C flag is always clear
529 add r7, r3
530#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
531 ldrh ip, [r7]
532 tst ip, 0x0400 @ the i bit tells us LS or MS byte
533 beq 3f
534 cmp r0, #0 @ set C flag, and ...
535 biceq ip, 0x0400 @ immediate zero value has a special encoding
536 streqh ip, [r7] @ that requires the i bit cleared
537#endif
5383: ldrh ip, [r7, #2]
539 and ip, 0x8f00
540 orrcc ip, r6 @ mask in offset bits 31-24
541 orrcs ip, r0 @ mask in offset bits 23-16
542 strh ip, [r7, #2]
5434: cmp r4, r5
544 ldrcc r7, [r4], #4 @ use branch for delay slot
545 bcc 2b
546 bx lr
547#else
Russell Kingcada3c02011-01-04 19:39:29 +0000548#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
549 and r0, r6, #255 @ offset bits 23-16
550 mov r6, r6, lsr #8 @ offset bits 31-24
551#else
552 mov r0, #0 @ just in case...
553#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000554 b 3f
5552: ldr ip, [r7, r3]
556 bic ip, ip, #0x000000ff
Russell Kingcada3c02011-01-04 19:39:29 +0000557 tst ip, #0x400 @ rotate shift tells us LS or MS byte
558 orrne ip, ip, r6 @ mask in offset bits 31-24
559 orreq ip, ip, r0 @ mask in offset bits 23-16
Russell Kingdc21af92011-01-04 19:09:43 +0000560 str ip, [r7, r3]
5613: cmp r4, r5
562 ldrcc r7, [r4], #4 @ use branch for delay slot
563 bcc 2b
564 mov pc, lr
Nicolas Pitreb511d752011-02-21 06:53:35 +0100565#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000566ENDPROC(__fixup_a_pv_table)
567
568ENTRY(fixup_pv_table)
569 stmfd sp!, {r4 - r7, lr}
570 ldr r2, 2f @ get address of __pv_phys_offset
571 mov r3, #0 @ no offset
572 mov r4, r0 @ r0 = table start
573 add r5, r0, r1 @ r1 = table size
574 ldr r6, [r2, #4] @ get __pv_offset
575 bl __fixup_a_pv_table
576 ldmfd sp!, {r4 - r7, pc}
577ENDPROC(fixup_pv_table)
578
579 .align
5802: .long __pv_phys_offset
581
582 .data
583 .globl __pv_phys_offset
584 .type __pv_phys_offset, %object
585__pv_phys_offset:
586 .long 0
587 .size __pv_phys_offset, . - __pv_phys_offset
588__pv_offset:
589 .long 0
590#endif
591
Hyok S. Choi75d90832006-03-27 14:58:25 +0100592#include "head-common.S"