blob: ec7e84b21143f40714d361bd4044c4696cb9f6e3 [file] [log] [blame]
Mark A. Greer55c79a42009-06-03 18:36:54 -07001/*
2 * DA8XX/OMAP L1XX platform device data
3 *
4 * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
5 * Derived from code that was:
6 * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
Mark A. Greer55c79a42009-06-03 18:36:54 -070013#include <linux/init.h>
14#include <linux/platform_device.h>
15#include <linux/dma-mapping.h>
16#include <linux/serial_8250.h>
17
18#include <mach/cputype.h>
19#include <mach/common.h>
20#include <mach/time.h>
21#include <mach/da8xx.h>
Sekhar Nori1960e692009-10-22 15:12:14 +053022#include <mach/cpuidle.h>
Mark A. Greer55c79a42009-06-03 18:36:54 -070023
24#include "clock.h"
25
26#define DA8XX_TPCC_BASE 0x01c00000
Juha Kuikkab8241ae2010-08-26 12:40:47 -070027#define DA850_MMCSD1_BASE 0x01e1b000
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +053028#define DA850_TPCC1_BASE 0x01e30000
Mark A. Greer55c79a42009-06-03 18:36:54 -070029#define DA8XX_TPTC0_BASE 0x01c08000
30#define DA8XX_TPTC1_BASE 0x01c08400
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +053031#define DA850_TPTC2_BASE 0x01e38000
Mark A. Greer55c79a42009-06-03 18:36:54 -070032#define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
33#define DA8XX_I2C0_BASE 0x01c22000
Mark A. Greerc51df702009-09-15 18:15:54 -070034#define DA8XX_RTC_BASE 0x01C23000
Mark A. Greer55c79a42009-06-03 18:36:54 -070035#define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
36#define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
37#define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
38#define DA8XX_EMAC_MDIO_BASE 0x01e24000
39#define DA8XX_GPIO_BASE 0x01e26000
40#define DA8XX_I2C1_BASE 0x01e28000
Michael Williamson54ce6882011-02-24 10:18:28 +053041#define DA8XX_SPI0_BASE 0x01c41000
42#define DA8XX_SPI1_BASE 0x01f0e000
Mark A. Greer55c79a42009-06-03 18:36:54 -070043
44#define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
45#define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
46#define DA8XX_EMAC_RAM_OFFSET 0x0000
Mark A. Greer55c79a42009-06-03 18:36:54 -070047#define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
48
Michael Williamson54ce6882011-02-24 10:18:28 +053049#define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
50#define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
Michael Williamsone38c2b22011-02-22 13:36:57 +000051#define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
52#define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
Michael Williamson54ce6882011-02-24 10:18:28 +053053#define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
54#define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
Michael Williamsone38c2b22011-02-22 13:36:57 +000055#define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
56#define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
57
Sekhar Norid2de0582009-11-16 17:21:32 +053058void __iomem *da8xx_syscfg0_base;
59void __iomem *da8xx_syscfg1_base;
Sekhar Nori6a28ade2009-08-31 15:47:59 +053060
Mark A. Greer55c79a42009-06-03 18:36:54 -070061static struct plat_serial8250_port da8xx_serial_pdata[] = {
62 {
63 .mapbase = DA8XX_UART0_BASE,
64 .irq = IRQ_DA8XX_UARTINT0,
65 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
66 UPF_IOREMAP,
67 .iotype = UPIO_MEM,
68 .regshift = 2,
69 },
70 {
71 .mapbase = DA8XX_UART1_BASE,
72 .irq = IRQ_DA8XX_UARTINT1,
73 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
74 UPF_IOREMAP,
75 .iotype = UPIO_MEM,
76 .regshift = 2,
77 },
78 {
79 .mapbase = DA8XX_UART2_BASE,
80 .irq = IRQ_DA8XX_UARTINT2,
81 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
82 UPF_IOREMAP,
83 .iotype = UPIO_MEM,
84 .regshift = 2,
85 },
86 {
87 .flags = 0,
88 },
89};
90
91struct platform_device da8xx_serial_device = {
92 .name = "serial8250",
93 .id = PLAT8250_DEV_PLATFORM,
94 .dev = {
95 .platform_data = da8xx_serial_pdata,
96 },
97};
98
Mark A. Greer55c79a42009-06-03 18:36:54 -070099static const s8 da8xx_queue_tc_mapping[][2] = {
100 /* {event queue no, TC no} */
101 {0, 0},
102 {1, 1},
103 {-1, -1}
104};
105
106static const s8 da8xx_queue_priority_mapping[][2] = {
107 /* {event queue no, Priority} */
108 {0, 3},
109 {1, 7},
110 {-1, -1}
111};
112
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530113static const s8 da850_queue_tc_mapping[][2] = {
114 /* {event queue no, TC no} */
115 {0, 0},
116 {-1, -1}
117};
118
119static const s8 da850_queue_priority_mapping[][2] = {
120 /* {event queue no, Priority} */
121 {0, 3},
122 {-1, -1}
123};
124
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530125static struct edma_soc_info da830_edma_cc0_info = {
126 .n_channel = 32,
127 .n_region = 4,
128 .n_slot = 128,
129 .n_tc = 2,
130 .n_cc = 1,
131 .queue_tc_mapping = da8xx_queue_tc_mapping,
132 .queue_priority_mapping = da8xx_queue_priority_mapping,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700133};
134
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530135static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
136 &da830_edma_cc0_info,
137};
138
139static struct edma_soc_info da850_edma_cc_info[] = {
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530140 {
141 .n_channel = 32,
142 .n_region = 4,
143 .n_slot = 128,
144 .n_tc = 2,
145 .n_cc = 1,
146 .queue_tc_mapping = da8xx_queue_tc_mapping,
147 .queue_priority_mapping = da8xx_queue_priority_mapping,
148 },
149 {
150 .n_channel = 32,
151 .n_region = 4,
152 .n_slot = 128,
153 .n_tc = 1,
154 .n_cc = 1,
155 .queue_tc_mapping = da850_queue_tc_mapping,
156 .queue_priority_mapping = da850_queue_priority_mapping,
157 },
158};
159
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530160static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
161 &da850_edma_cc_info[0],
162 &da850_edma_cc_info[1],
163};
164
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530165static struct resource da830_edma_resources[] = {
Mark A. Greer55c79a42009-06-03 18:36:54 -0700166 {
167 .name = "edma_cc0",
168 .start = DA8XX_TPCC_BASE,
169 .end = DA8XX_TPCC_BASE + SZ_32K - 1,
170 .flags = IORESOURCE_MEM,
171 },
172 {
173 .name = "edma_tc0",
174 .start = DA8XX_TPTC0_BASE,
175 .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
176 .flags = IORESOURCE_MEM,
177 },
178 {
179 .name = "edma_tc1",
180 .start = DA8XX_TPTC1_BASE,
181 .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
182 .flags = IORESOURCE_MEM,
183 },
184 {
185 .name = "edma0",
Sudhakar Rajashekhara2259bbd2009-07-10 06:28:52 -0400186 .start = IRQ_DA8XX_CCINT0,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700187 .flags = IORESOURCE_IRQ,
188 },
189 {
190 .name = "edma0_err",
191 .start = IRQ_DA8XX_CCERRINT,
192 .flags = IORESOURCE_IRQ,
193 },
194};
195
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530196static struct resource da850_edma_resources[] = {
197 {
198 .name = "edma_cc0",
199 .start = DA8XX_TPCC_BASE,
200 .end = DA8XX_TPCC_BASE + SZ_32K - 1,
201 .flags = IORESOURCE_MEM,
202 },
203 {
204 .name = "edma_tc0",
205 .start = DA8XX_TPTC0_BASE,
206 .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .name = "edma_tc1",
211 .start = DA8XX_TPTC1_BASE,
212 .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
213 .flags = IORESOURCE_MEM,
214 },
215 {
216 .name = "edma_cc1",
217 .start = DA850_TPCC1_BASE,
218 .end = DA850_TPCC1_BASE + SZ_32K - 1,
219 .flags = IORESOURCE_MEM,
220 },
221 {
222 .name = "edma_tc2",
223 .start = DA850_TPTC2_BASE,
224 .end = DA850_TPTC2_BASE + SZ_1K - 1,
225 .flags = IORESOURCE_MEM,
226 },
227 {
228 .name = "edma0",
229 .start = IRQ_DA8XX_CCINT0,
230 .flags = IORESOURCE_IRQ,
231 },
232 {
233 .name = "edma0_err",
234 .start = IRQ_DA8XX_CCERRINT,
235 .flags = IORESOURCE_IRQ,
236 },
237 {
238 .name = "edma1",
239 .start = IRQ_DA850_CCINT1,
240 .flags = IORESOURCE_IRQ,
241 },
242 {
243 .name = "edma1_err",
244 .start = IRQ_DA850_CCERRINT1,
245 .flags = IORESOURCE_IRQ,
246 },
247};
248
249static struct platform_device da830_edma_device = {
Mark A. Greer55c79a42009-06-03 18:36:54 -0700250 .name = "edma",
251 .id = -1,
252 .dev = {
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530253 .platform_data = da830_edma_info,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700254 },
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530255 .num_resources = ARRAY_SIZE(da830_edma_resources),
256 .resource = da830_edma_resources,
257};
258
259static struct platform_device da850_edma_device = {
260 .name = "edma",
261 .id = -1,
262 .dev = {
263 .platform_data = da850_edma_info,
264 },
265 .num_resources = ARRAY_SIZE(da850_edma_resources),
266 .resource = da850_edma_resources,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700267};
268
Rajashekhara, Sudhakara941c502010-06-29 11:35:14 +0530269int __init da830_register_edma(struct edma_rsv_info *rsv)
Mark A. Greer55c79a42009-06-03 18:36:54 -0700270{
Rajashekhara, Sudhakara941c502010-06-29 11:35:14 +0530271 da830_edma_cc0_info.rsv = rsv;
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530272
Rajashekhara, Sudhakara941c502010-06-29 11:35:14 +0530273 return platform_device_register(&da830_edma_device);
274}
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530275
Rajashekhara, Sudhakara941c502010-06-29 11:35:14 +0530276int __init da850_register_edma(struct edma_rsv_info *rsv[2])
277{
278 if (rsv) {
279 da850_edma_cc_info[0].rsv = rsv[0];
280 da850_edma_cc_info[1].rsv = rsv[1];
281 }
282
283 return platform_device_register(&da850_edma_device);
Mark A. Greer55c79a42009-06-03 18:36:54 -0700284}
285
286static struct resource da8xx_i2c_resources0[] = {
287 {
288 .start = DA8XX_I2C0_BASE,
289 .end = DA8XX_I2C0_BASE + SZ_4K - 1,
290 .flags = IORESOURCE_MEM,
291 },
292 {
293 .start = IRQ_DA8XX_I2CINT0,
294 .end = IRQ_DA8XX_I2CINT0,
295 .flags = IORESOURCE_IRQ,
296 },
297};
298
299static struct platform_device da8xx_i2c_device0 = {
300 .name = "i2c_davinci",
301 .id = 1,
302 .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
303 .resource = da8xx_i2c_resources0,
304};
305
306static struct resource da8xx_i2c_resources1[] = {
307 {
308 .start = DA8XX_I2C1_BASE,
309 .end = DA8XX_I2C1_BASE + SZ_4K - 1,
310 .flags = IORESOURCE_MEM,
311 },
312 {
313 .start = IRQ_DA8XX_I2CINT1,
314 .end = IRQ_DA8XX_I2CINT1,
315 .flags = IORESOURCE_IRQ,
316 },
317};
318
319static struct platform_device da8xx_i2c_device1 = {
320 .name = "i2c_davinci",
321 .id = 2,
322 .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
323 .resource = da8xx_i2c_resources1,
324};
325
326int __init da8xx_register_i2c(int instance,
327 struct davinci_i2c_platform_data *pdata)
328{
329 struct platform_device *pdev;
330
331 if (instance == 0)
332 pdev = &da8xx_i2c_device0;
333 else if (instance == 1)
334 pdev = &da8xx_i2c_device1;
335 else
336 return -EINVAL;
337
338 pdev->dev.platform_data = pdata;
339 return platform_device_register(pdev);
340}
341
342static struct resource da8xx_watchdog_resources[] = {
343 {
344 .start = DA8XX_WDOG_BASE,
345 .end = DA8XX_WDOG_BASE + SZ_4K - 1,
346 .flags = IORESOURCE_MEM,
347 },
348};
349
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -0400350struct platform_device da8xx_wdt_device = {
Mark A. Greer55c79a42009-06-03 18:36:54 -0700351 .name = "watchdog",
352 .id = -1,
353 .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
354 .resource = da8xx_watchdog_resources,
355};
356
357int __init da8xx_register_watchdog(void)
358{
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -0400359 return platform_device_register(&da8xx_wdt_device);
Mark A. Greer55c79a42009-06-03 18:36:54 -0700360}
361
362static struct resource da8xx_emac_resources[] = {
363 {
364 .start = DA8XX_EMAC_CPPI_PORT_BASE,
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400365 .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700366 .flags = IORESOURCE_MEM,
367 },
368 {
369 .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
370 .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
371 .flags = IORESOURCE_IRQ,
372 },
373 {
374 .start = IRQ_DA8XX_C0_RX_PULSE,
375 .end = IRQ_DA8XX_C0_RX_PULSE,
376 .flags = IORESOURCE_IRQ,
377 },
378 {
379 .start = IRQ_DA8XX_C0_TX_PULSE,
380 .end = IRQ_DA8XX_C0_TX_PULSE,
381 .flags = IORESOURCE_IRQ,
382 },
383 {
384 .start = IRQ_DA8XX_C0_MISC_PULSE,
385 .end = IRQ_DA8XX_C0_MISC_PULSE,
386 .flags = IORESOURCE_IRQ,
387 },
388};
389
390struct emac_platform_data da8xx_emac_pdata = {
391 .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
392 .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
393 .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700394 .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
395 .version = EMAC_VERSION_2,
396};
397
398static struct platform_device da8xx_emac_device = {
399 .name = "davinci_emac",
400 .id = 1,
401 .dev = {
402 .platform_data = &da8xx_emac_pdata,
403 },
404 .num_resources = ARRAY_SIZE(da8xx_emac_resources),
405 .resource = da8xx_emac_resources,
406};
407
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400408static struct resource da8xx_mdio_resources[] = {
409 {
410 .start = DA8XX_EMAC_MDIO_BASE,
411 .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
412 .flags = IORESOURCE_MEM,
413 },
414};
415
416static struct platform_device da8xx_mdio_device = {
417 .name = "davinci_mdio",
418 .id = 0,
419 .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
420 .resource = da8xx_mdio_resources,
421};
422
Mark A. Greer31f53cf2009-08-28 15:02:54 -0700423int __init da8xx_register_emac(void)
424{
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400425 int ret;
426
427 ret = platform_device_register(&da8xx_mdio_device);
428 if (ret < 0)
429 return ret;
430 ret = platform_device_register(&da8xx_emac_device);
431 if (ret < 0)
432 return ret;
433 ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
434 NULL, &da8xx_emac_device.dev);
435 return ret;
Mark A. Greer31f53cf2009-08-28 15:02:54 -0700436}
437
Chaithrika U Se33ef5e2009-08-11 17:01:59 -0400438static struct resource da830_mcasp1_resources[] = {
439 {
440 .name = "mcasp1",
441 .start = DAVINCI_DA830_MCASP1_REG_BASE,
442 .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
443 .flags = IORESOURCE_MEM,
444 },
445 /* TX event */
446 {
447 .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
448 .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
449 .flags = IORESOURCE_DMA,
450 },
451 /* RX event */
452 {
453 .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
454 .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
455 .flags = IORESOURCE_DMA,
456 },
457};
458
459static struct platform_device da830_mcasp1_device = {
460 .name = "davinci-mcasp",
461 .id = 1,
462 .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
463 .resource = da830_mcasp1_resources,
464};
465
Chaithrika U S491214e2009-08-11 17:03:25 -0400466static struct resource da850_mcasp_resources[] = {
467 {
468 .name = "mcasp",
469 .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
470 .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
471 .flags = IORESOURCE_MEM,
472 },
473 /* TX event */
474 {
475 .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
476 .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
477 .flags = IORESOURCE_DMA,
478 },
479 /* RX event */
480 {
481 .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
482 .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
483 .flags = IORESOURCE_DMA,
484 },
485};
486
487static struct platform_device da850_mcasp_device = {
488 .name = "davinci-mcasp",
489 .id = 0,
490 .num_resources = ARRAY_SIZE(da850_mcasp_resources),
491 .resource = da850_mcasp_resources,
492};
493
Mark A. Greerb8864aa2009-08-28 15:05:02 -0700494void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
Chaithrika U Se33ef5e2009-08-11 17:01:59 -0400495{
Chaithrika U S491214e2009-08-11 17:03:25 -0400496 /* DA830/OMAP-L137 has 3 instances of McASP */
497 if (cpu_is_davinci_da830() && id == 1) {
Chaithrika U Se33ef5e2009-08-11 17:01:59 -0400498 da830_mcasp1_device.dev.platform_data = pdata;
499 platform_device_register(&da830_mcasp1_device);
Chaithrika U S491214e2009-08-11 17:03:25 -0400500 } else if (cpu_is_davinci_da850()) {
501 da850_mcasp_device.dev.platform_data = pdata;
502 platform_device_register(&da850_mcasp_device);
Chaithrika U Se33ef5e2009-08-11 17:01:59 -0400503 }
504}
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400505
506static const struct display_panel disp_panel = {
507 QVGA,
508 16,
509 16,
510 COLOR_ACTIVE,
511};
512
513static struct lcd_ctrl_config lcd_cfg = {
514 &disp_panel,
515 .ac_bias = 255,
516 .ac_bias_intrpt = 0,
517 .dma_burst_sz = 16,
518 .bpp = 16,
519 .fdd = 255,
520 .tft_alt_mode = 0,
521 .stn_565_mode = 0,
522 .mono_8bit_mode = 0,
523 .invert_line_clock = 1,
524 .invert_frm_clock = 1,
525 .sync_edge = 0,
526 .sync_ctrl = 1,
527 .raster_order = 0,
528};
529
Mark A. Greerb9e63422009-09-15 18:14:19 -0700530struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
531 .manu_name = "sharp",
532 .controller_data = &lcd_cfg,
533 .type = "Sharp_LCD035Q3DG01",
534};
535
536struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
537 .manu_name = "sharp",
538 .controller_data = &lcd_cfg,
539 .type = "Sharp_LK043T1DG01",
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400540};
541
542static struct resource da8xx_lcdc_resources[] = {
543 [0] = { /* registers */
544 .start = DA8XX_LCD_CNTRL_BASE,
545 .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
546 .flags = IORESOURCE_MEM,
547 },
548 [1] = { /* interrupt */
549 .start = IRQ_DA8XX_LCDINT,
550 .end = IRQ_DA8XX_LCDINT,
551 .flags = IORESOURCE_IRQ,
552 },
553};
554
Mark A. Greerb9e63422009-09-15 18:14:19 -0700555static struct platform_device da8xx_lcdc_device = {
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400556 .name = "da8xx_lcdc",
557 .id = 0,
558 .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
559 .resource = da8xx_lcdc_resources,
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400560};
561
Mark A. Greerb9e63422009-09-15 18:14:19 -0700562int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400563{
Mark A. Greerb9e63422009-09-15 18:14:19 -0700564 da8xx_lcdc_device.dev.platform_data = pdata;
565 return platform_device_register(&da8xx_lcdc_device);
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400566}
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400567
568static struct resource da8xx_mmcsd0_resources[] = {
569 { /* registers */
570 .start = DA8XX_MMCSD0_BASE,
571 .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
572 .flags = IORESOURCE_MEM,
573 },
574 { /* interrupt */
575 .start = IRQ_DA8XX_MMCSDINT0,
576 .end = IRQ_DA8XX_MMCSDINT0,
577 .flags = IORESOURCE_IRQ,
578 },
579 { /* DMA RX */
Michael Williamsone38c2b22011-02-22 13:36:57 +0000580 .start = DA8XX_DMA_MMCSD0_RX,
581 .end = DA8XX_DMA_MMCSD0_RX,
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400582 .flags = IORESOURCE_DMA,
583 },
584 { /* DMA TX */
Michael Williamsone38c2b22011-02-22 13:36:57 +0000585 .start = DA8XX_DMA_MMCSD0_TX,
586 .end = DA8XX_DMA_MMCSD0_TX,
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400587 .flags = IORESOURCE_DMA,
588 },
589};
590
591static struct platform_device da8xx_mmcsd0_device = {
592 .name = "davinci_mmc",
593 .id = 0,
594 .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
595 .resource = da8xx_mmcsd0_resources,
596};
597
598int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
599{
600 da8xx_mmcsd0_device.dev.platform_data = config;
601 return platform_device_register(&da8xx_mmcsd0_device);
602}
Mark A. Greerc51df702009-09-15 18:15:54 -0700603
Juha Kuikkab8241ae2010-08-26 12:40:47 -0700604#ifdef CONFIG_ARCH_DAVINCI_DA850
605static struct resource da850_mmcsd1_resources[] = {
606 { /* registers */
607 .start = DA850_MMCSD1_BASE,
608 .end = DA850_MMCSD1_BASE + SZ_4K - 1,
609 .flags = IORESOURCE_MEM,
610 },
611 { /* interrupt */
612 .start = IRQ_DA850_MMCSDINT0_1,
613 .end = IRQ_DA850_MMCSDINT0_1,
614 .flags = IORESOURCE_IRQ,
615 },
616 { /* DMA RX */
Michael Williamsone38c2b22011-02-22 13:36:57 +0000617 .start = DA850_DMA_MMCSD1_RX,
618 .end = DA850_DMA_MMCSD1_RX,
Juha Kuikkab8241ae2010-08-26 12:40:47 -0700619 .flags = IORESOURCE_DMA,
620 },
621 { /* DMA TX */
Michael Williamsone38c2b22011-02-22 13:36:57 +0000622 .start = DA850_DMA_MMCSD1_TX,
623 .end = DA850_DMA_MMCSD1_TX,
Juha Kuikkab8241ae2010-08-26 12:40:47 -0700624 .flags = IORESOURCE_DMA,
625 },
626};
627
628static struct platform_device da850_mmcsd1_device = {
629 .name = "davinci_mmc",
630 .id = 1,
631 .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
632 .resource = da850_mmcsd1_resources,
633};
634
635int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
636{
637 da850_mmcsd1_device.dev.platform_data = config;
638 return platform_device_register(&da850_mmcsd1_device);
639}
640#endif
641
Mark A. Greerc51df702009-09-15 18:15:54 -0700642static struct resource da8xx_rtc_resources[] = {
643 {
644 .start = DA8XX_RTC_BASE,
645 .end = DA8XX_RTC_BASE + SZ_4K - 1,
646 .flags = IORESOURCE_MEM,
647 },
648 { /* timer irq */
649 .start = IRQ_DA8XX_RTC,
650 .end = IRQ_DA8XX_RTC,
651 .flags = IORESOURCE_IRQ,
652 },
653 { /* alarm irq */
654 .start = IRQ_DA8XX_RTC,
655 .end = IRQ_DA8XX_RTC,
656 .flags = IORESOURCE_IRQ,
657 },
658};
659
660static struct platform_device da8xx_rtc_device = {
661 .name = "omap_rtc",
662 .id = -1,
663 .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
664 .resource = da8xx_rtc_resources,
665};
666
667int da8xx_register_rtc(void)
668{
Sekhar Nori75c99bb2009-11-16 17:21:31 +0530669 int ret;
Cyril Chemparathydb6db5d2010-05-07 17:06:33 -0400670 void __iomem *base;
671
672 base = ioremap(DA8XX_RTC_BASE, SZ_4K);
673 if (WARN_ON(!base))
674 return -ENOMEM;
Sekhar Nori75c99bb2009-11-16 17:21:31 +0530675
Mark A. Greerc51df702009-09-15 18:15:54 -0700676 /* Unlock the rtc's registers */
Cyril Chemparathydb6db5d2010-05-07 17:06:33 -0400677 __raw_writel(0x83e70b13, base + 0x6c);
678 __raw_writel(0x95a4f1e0, base + 0x70);
679
680 iounmap(base);
Mark A. Greerc51df702009-09-15 18:15:54 -0700681
Sekhar Nori75c99bb2009-11-16 17:21:31 +0530682 ret = platform_device_register(&da8xx_rtc_device);
683 if (!ret)
684 /* Atleast on DA850, RTC is a wakeup source */
685 device_init_wakeup(&da8xx_rtc_device.dev, true);
686
687 return ret;
Mark A. Greerc51df702009-09-15 18:15:54 -0700688}
Sekhar Nori1960e692009-10-22 15:12:14 +0530689
Sekhar Nori948c66d2009-11-16 17:21:37 +0530690static void __iomem *da8xx_ddr2_ctlr_base;
691void __iomem * __init da8xx_get_mem_ctlr(void)
692{
693 if (da8xx_ddr2_ctlr_base)
694 return da8xx_ddr2_ctlr_base;
695
696 da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
697 if (!da8xx_ddr2_ctlr_base)
698 pr_warning("%s: Unable to map DDR2 controller", __func__);
699
700 return da8xx_ddr2_ctlr_base;
701}
702
Sekhar Nori1960e692009-10-22 15:12:14 +0530703static struct resource da8xx_cpuidle_resources[] = {
704 {
705 .start = DA8XX_DDR2_CTL_BASE,
706 .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
707 .flags = IORESOURCE_MEM,
708 },
709};
710
711/* DA8XX devices support DDR2 power down */
712static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
713 .ddr2_pdown = 1,
714};
715
716
717static struct platform_device da8xx_cpuidle_device = {
718 .name = "cpuidle-davinci",
719 .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
720 .resource = da8xx_cpuidle_resources,
721 .dev = {
722 .platform_data = &da8xx_cpuidle_pdata,
723 },
724};
725
726int __init da8xx_register_cpuidle(void)
727{
Sekhar Nori948c66d2009-11-16 17:21:37 +0530728 da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
729
Sekhar Nori1960e692009-10-22 15:12:14 +0530730 return platform_device_register(&da8xx_cpuidle_device);
731}
Michael Williamson54ce6882011-02-24 10:18:28 +0530732
733static struct resource da8xx_spi0_resources[] = {
734 [0] = {
735 .start = DA8XX_SPI0_BASE,
736 .end = DA8XX_SPI0_BASE + SZ_4K - 1,
737 .flags = IORESOURCE_MEM,
738 },
739 [1] = {
740 .start = IRQ_DA8XX_SPINT0,
741 .end = IRQ_DA8XX_SPINT0,
742 .flags = IORESOURCE_IRQ,
743 },
744 [2] = {
745 .start = DA8XX_DMA_SPI0_RX,
746 .end = DA8XX_DMA_SPI0_RX,
747 .flags = IORESOURCE_DMA,
748 },
749 [3] = {
750 .start = DA8XX_DMA_SPI0_TX,
751 .end = DA8XX_DMA_SPI0_TX,
752 .flags = IORESOURCE_DMA,
753 },
754};
755
756static struct resource da8xx_spi1_resources[] = {
757 [0] = {
758 .start = DA8XX_SPI1_BASE,
759 .end = DA8XX_SPI1_BASE + SZ_4K - 1,
760 .flags = IORESOURCE_MEM,
761 },
762 [1] = {
763 .start = IRQ_DA8XX_SPINT1,
764 .end = IRQ_DA8XX_SPINT1,
765 .flags = IORESOURCE_IRQ,
766 },
767 [2] = {
768 .start = DA8XX_DMA_SPI1_RX,
769 .end = DA8XX_DMA_SPI1_RX,
770 .flags = IORESOURCE_DMA,
771 },
772 [3] = {
773 .start = DA8XX_DMA_SPI1_TX,
774 .end = DA8XX_DMA_SPI1_TX,
775 .flags = IORESOURCE_DMA,
776 },
777};
778
779struct davinci_spi_platform_data da8xx_spi_pdata[] = {
780 [0] = {
781 .version = SPI_VERSION_2,
782 .intr_line = 1,
783 .dma_event_q = EVENTQ_0,
784 },
785 [1] = {
786 .version = SPI_VERSION_2,
787 .intr_line = 1,
788 .dma_event_q = EVENTQ_0,
789 },
790};
791
792static struct platform_device da8xx_spi_device[] = {
793 [0] = {
794 .name = "spi_davinci",
795 .id = 0,
796 .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
797 .resource = da8xx_spi0_resources,
798 .dev = {
799 .platform_data = &da8xx_spi_pdata[0],
800 },
801 },
802 [1] = {
803 .name = "spi_davinci",
804 .id = 1,
805 .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
806 .resource = da8xx_spi1_resources,
807 .dev = {
808 .platform_data = &da8xx_spi_pdata[1],
809 },
810 },
811};
812
813int __init da8xx_register_spi(int instance, struct spi_board_info *info,
814 unsigned len)
815{
816 int ret;
817
818 if (instance < 0 || instance > 1)
819 return -EINVAL;
820
821 ret = spi_register_board_info(info, len);
822 if (ret)
823 pr_warning("%s: failed to register board info for spi %d :"
824 " %d\n", __func__, instance, ret);
825
826 da8xx_spi_pdata[instance].num_chipselect = len;
827
828 return platform_device_register(&da8xx_spi_device[instance]);
829}