blob: c1dd1ac0ceac55f2725aa7dc03d236d84a3567a2 [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
4 * Author: Vladimir Barinov, <vbarinov@ru.mvista.com>
5 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#ifndef _AIC3X_H
13#define _AIC3X_H
14
15/* AIC3X register space */
16#define AIC3X_CACHEREGNUM 103
17
18/* Page select register */
19#define AIC3X_PAGE_SELECT 0
20/* Software reset register */
21#define AIC3X_RESET 1
22/* Codec Sample rate select register */
23#define AIC3X_SAMPLE_RATE_SEL_REG 2
24/* PLL progrramming register A */
25#define AIC3X_PLL_PROGA_REG 3
26/* PLL progrramming register B */
27#define AIC3X_PLL_PROGB_REG 4
28/* PLL progrramming register C */
29#define AIC3X_PLL_PROGC_REG 5
30/* PLL progrramming register D */
31#define AIC3X_PLL_PROGD_REG 6
32/* Codec datapath setup register */
33#define AIC3X_CODEC_DATAPATH_REG 7
34/* Audio serial data interface control register A */
35#define AIC3X_ASD_INTF_CTRLA 8
36/* Audio serial data interface control register B */
37#define AIC3X_ASD_INTF_CTRLB 9
38/* Audio overflow status and PLL R value programming register */
39#define AIC3X_OVRF_STATUS_AND_PLLR_REG 11
40
41/* ADC PGA Gain control registers */
42#define LADC_VOL 15
43#define RADC_VOL 16
44/* MIC3 control registers */
45#define MIC3LR_2_LADC_CTRL 17
46#define MIC3LR_2_RADC_CTRL 18
47/* Line1 Input control registers */
48#define LINE1L_2_LADC_CTRL 19
49#define LINE1R_2_RADC_CTRL 22
50/* Line2 Input control registers */
51#define LINE2L_2_LADC_CTRL 20
52#define LINE2R_2_RADC_CTRL 23
53/* MICBIAS Control Register */
54#define MICBIAS_CTRL 25
55
56/* AGC Control Registers A, B, C */
57#define LAGC_CTRL_A 26
58#define LAGC_CTRL_B 27
59#define LAGC_CTRL_C 28
60#define RAGC_CTRL_A 29
61#define RAGC_CTRL_B 30
62#define RAGC_CTRL_C 31
63
64/* DAC Power and Left High Power Output control registers */
65#define DAC_PWR 37
66#define HPLCOM_CFG 37
67/* Right High Power Output control registers */
68#define HPRCOM_CFG 38
69/* DAC Output Switching control registers */
70#define DAC_LINE_MUX 41
71/* High Power Output Driver Pop Reduction registers */
72#define HPOUT_POP_REDUCTION 42
73/* DAC Digital control registers */
74#define LDAC_VOL 43
75#define RDAC_VOL 44
76/* High Power Output control registers */
77#define LINE2L_2_HPLOUT_VOL 45
78#define LINE2R_2_HPROUT_VOL 62
79#define PGAL_2_HPLOUT_VOL 46
80#define PGAR_2_HPROUT_VOL 63
81#define DACL1_2_HPLOUT_VOL 47
82#define DACR1_2_HPROUT_VOL 64
83#define HPLOUT_CTRL 51
84#define HPROUT_CTRL 65
85/* High Power COM control registers */
86#define LINE2L_2_HPLCOM_VOL 52
87#define LINE2R_2_HPRCOM_VOL 69
88#define PGAL_2_HPLCOM_VOL 53
89#define PGAR_2_HPRCOM_VOL 70
90#define DACL1_2_HPLCOM_VOL 54
91#define DACR1_2_HPRCOM_VOL 71
92#define HPLCOM_CTRL 58
93#define HPRCOM_CTRL 72
94/* Mono Line Output Plus/Minus control registers */
95#define LINE2L_2_MONOLOPM_VOL 73
96#define LINE2R_2_MONOLOPM_VOL 76
97#define PGAL_2_MONOLOPM_VOL 74
98#define PGAR_2_MONOLOPM_VOL 77
99#define DACL1_2_MONOLOPM_VOL 75
100#define DACR1_2_MONOLOPM_VOL 78
101#define MONOLOPM_CTRL 79
102/* Line Output Plus/Minus control registers */
103#define LINE2L_2_LLOPM_VOL 80
104#define LINE2R_2_RLOPM_VOL 90
105#define PGAL_2_LLOPM_VOL 81
106#define PGAR_2_RLOPM_VOL 91
107#define DACL1_2_LLOPM_VOL 82
108#define DACR1_2_RLOPM_VOL 92
109#define LLOPM_CTRL 86
110#define RLOPM_CTRL 93
Daniel Mack54e7e612008-04-30 16:20:52 +0200111/* GPIO/IRQ registers */
112#define AIC3X_STICKY_IRQ_FLAGS_REG 96
113#define AIC3X_RT_IRQ_FLAGS_REG 97
114#define AIC3X_GPIO1_REG 98
115#define AIC3X_GPIO2_REG 99
116#define AIC3X_GPIOA_REG 100
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200117#define AIC3X_GPIOB_REG 101
Daniel Mack54e7e612008-04-30 16:20:52 +0200118/* Clock generation control register */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100119#define AIC3X_CLKGEN_CTRL_REG 102
120
121/* Page select register bits */
122#define PAGE0_SELECT 0
123#define PAGE1_SELECT 1
124
125/* Audio serial data interface control register A bits */
126#define BIT_CLK_MASTER 0x80
127#define WORD_CLK_MASTER 0x40
128
129/* Codec Datapath setup register 7 */
130#define FSREF_44100 (1 << 7)
131#define FSREF_48000 (0 << 7)
132#define DUAL_RATE_MODE ((1 << 5) | (1 << 6))
133#define LDAC2LCH (0x1 << 3)
134#define RDAC2RCH (0x1 << 1)
135
136/* PLL registers bitfields */
137#define PLLP_SHIFT 0
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200138#define PLLQ_SHIFT 3
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100139#define PLLR_SHIFT 0
140#define PLLJ_SHIFT 2
141#define PLLD_MSB_SHIFT 0
142#define PLLD_LSB_SHIFT 2
143
144/* Clock generation register bits */
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200145#define CODEC_CLKIN_PLLDIV 0
146#define CODEC_CLKIN_CLKDIV 1
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100147#define PLL_CLKIN_SHIFT 4
148#define MCLK_SOURCE 0x0
149#define PLL_CLKDIV_SHIFT 0
150
151/* Software reset register bits */
152#define SOFT_RESET 0x80
153
154/* PLL progrramming register A bits */
155#define PLL_ENABLE 0x80
156
157/* Route bits */
158#define ROUTE_ON 0x80
159
160/* Mute bits */
161#define UNMUTE 0x08
162#define MUTE_ON 0x80
163
164/* Power bits */
165#define LADC_PWR_ON 0x04
166#define RADC_PWR_ON 0x04
167#define LDAC_PWR_ON 0x80
168#define RDAC_PWR_ON 0x40
169#define HPLOUT_PWR_ON 0x01
170#define HPROUT_PWR_ON 0x01
171#define HPLCOM_PWR_ON 0x01
172#define HPRCOM_PWR_ON 0x01
173#define MONOLOPM_PWR_ON 0x01
174#define LLOPM_PWR_ON 0x01
175#define RLOPM_PWR_ON 0x01
176
177#define INVERT_VOL(val) (0x7f - val)
178
179/* Default output volume (inverted) */
180#define DEFAULT_VOL INVERT_VOL(0x50)
181/* Default input volume */
182#define DEFAULT_GAIN 0x20
183
Daniel Mack54e7e612008-04-30 16:20:52 +0200184/* GPIO API */
185enum {
186 AIC3X_GPIO1_FUNC_DISABLED = 0,
187 AIC3X_GPIO1_FUNC_AUDIO_WORDCLK_ADC = 1,
188 AIC3X_GPIO1_FUNC_CLOCK_MUX = 2,
189 AIC3X_GPIO1_FUNC_CLOCK_MUX_DIV2 = 3,
190 AIC3X_GPIO1_FUNC_CLOCK_MUX_DIV4 = 4,
191 AIC3X_GPIO1_FUNC_CLOCK_MUX_DIV8 = 5,
192 AIC3X_GPIO1_FUNC_SHORT_CIRCUIT_IRQ = 6,
193 AIC3X_GPIO1_FUNC_AGC_NOISE_IRQ = 7,
194 AIC3X_GPIO1_FUNC_INPUT = 8,
195 AIC3X_GPIO1_FUNC_OUTPUT = 9,
196 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK = 10,
197 AIC3X_GPIO1_FUNC_AUDIO_WORDCLK = 11,
198 AIC3X_GPIO1_FUNC_BUTTON_IRQ = 12,
199 AIC3X_GPIO1_FUNC_HEADSET_DETECT_IRQ = 13,
200 AIC3X_GPIO1_FUNC_HEADSET_DETECT_OR_BUTTON_IRQ = 14,
201 AIC3X_GPIO1_FUNC_ALL_IRQ = 16
202};
203
204enum {
205 AIC3X_GPIO2_FUNC_DISABLED = 0,
206 AIC3X_GPIO2_FUNC_HEADSET_DETECT_IRQ = 2,
207 AIC3X_GPIO2_FUNC_INPUT = 3,
208 AIC3X_GPIO2_FUNC_OUTPUT = 4,
209 AIC3X_GPIO2_FUNC_DIGITAL_MIC_INPUT = 5,
210 AIC3X_GPIO2_FUNC_AUDIO_BITCLK = 8,
211 AIC3X_GPIO2_FUNC_HEADSET_DETECT_OR_BUTTON_IRQ = 9,
212 AIC3X_GPIO2_FUNC_ALL_IRQ = 10,
213 AIC3X_GPIO2_FUNC_SHORT_CIRCUIT_OR_AGC_IRQ = 11,
214 AIC3X_GPIO2_FUNC_HEADSET_OR_BUTTON_PRESS_OR_SHORT_CIRCUIT_IRQ = 12,
215 AIC3X_GPIO2_FUNC_SHORT_CIRCUIT_IRQ = 13,
216 AIC3X_GPIO2_FUNC_AGC_NOISE_IRQ = 14,
217 AIC3X_GPIO2_FUNC_BUTTON_PRESS_IRQ = 15
218};
219
220void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state);
221int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio);
222int aic3x_headset_detected(struct snd_soc_codec *codec);
223
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100224struct aic3x_setup_data {
225 unsigned short i2c_address;
Daniel Mack54e7e612008-04-30 16:20:52 +0200226 unsigned int gpio_func[2];
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100227};
228
229extern struct snd_soc_codec_dai aic3x_dai;
230extern struct snd_soc_codec_device soc_codec_dev_aic3x;
231
232#endif /* _AIC3X_H */