blob: 3de3af918973ab1c77ac1bd704490a6818aac710 [file] [log] [blame]
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
Steve Mucklef132c6c2012-06-06 18:30:57 -070013#include <linux/module.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070014#include <linux/uaccess.h>
15#include <linux/vmalloc.h>
16#include <linux/ioctl.h>
17#include <linux/sched.h>
18
19#include <mach/socinfo.h>
20
21#include "kgsl.h"
22#include "kgsl_pwrscale.h"
23#include "kgsl_cffdump.h"
24#include "kgsl_sharedmem.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060025#include "kgsl_iommu.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
27#include "adreno.h"
28#include "adreno_pm4types.h"
29#include "adreno_debugfs.h"
30#include "adreno_postmortem.h"
31
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070032#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070033#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034
35#define DRIVER_VERSION_MAJOR 3
36#define DRIVER_VERSION_MINOR 1
37
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038/* Adreno MH arbiter config*/
39#define ADRENO_CFG_MHARB \
40 (0x10 \
41 | (0 << MH_ARBITER_CONFIG__SAME_PAGE_GRANULARITY__SHIFT) \
42 | (1 << MH_ARBITER_CONFIG__L1_ARB_ENABLE__SHIFT) \
43 | (1 << MH_ARBITER_CONFIG__L1_ARB_HOLD_ENABLE__SHIFT) \
44 | (0 << MH_ARBITER_CONFIG__L2_ARB_CONTROL__SHIFT) \
45 | (1 << MH_ARBITER_CONFIG__PAGE_SIZE__SHIFT) \
46 | (1 << MH_ARBITER_CONFIG__TC_REORDER_ENABLE__SHIFT) \
47 | (1 << MH_ARBITER_CONFIG__TC_ARB_HOLD_ENABLE__SHIFT) \
48 | (0 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT_ENABLE__SHIFT) \
49 | (0x8 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT__SHIFT) \
50 | (1 << MH_ARBITER_CONFIG__CP_CLNT_ENABLE__SHIFT) \
51 | (1 << MH_ARBITER_CONFIG__VGT_CLNT_ENABLE__SHIFT) \
52 | (1 << MH_ARBITER_CONFIG__TC_CLNT_ENABLE__SHIFT) \
53 | (1 << MH_ARBITER_CONFIG__RB_CLNT_ENABLE__SHIFT) \
54 | (1 << MH_ARBITER_CONFIG__PA_CLNT_ENABLE__SHIFT))
55
56#define ADRENO_MMU_CONFIG \
57 (0x01 \
58 | (MMU_CONFIG << MH_MMU_CONFIG__RB_W_CLNT_BEHAVIOR__SHIFT) \
59 | (MMU_CONFIG << MH_MMU_CONFIG__CP_W_CLNT_BEHAVIOR__SHIFT) \
60 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R0_CLNT_BEHAVIOR__SHIFT) \
61 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R1_CLNT_BEHAVIOR__SHIFT) \
62 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R2_CLNT_BEHAVIOR__SHIFT) \
63 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R3_CLNT_BEHAVIOR__SHIFT) \
64 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R4_CLNT_BEHAVIOR__SHIFT) \
65 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R0_CLNT_BEHAVIOR__SHIFT) \
66 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R1_CLNT_BEHAVIOR__SHIFT) \
67 | (MMU_CONFIG << MH_MMU_CONFIG__TC_R_CLNT_BEHAVIOR__SHIFT) \
68 | (MMU_CONFIG << MH_MMU_CONFIG__PA_W_CLNT_BEHAVIOR__SHIFT))
69
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070static const struct kgsl_functable adreno_functable;
71
72static struct adreno_device device_3d0 = {
73 .dev = {
Jeremy Gebben84d75d02012-03-01 14:47:45 -070074 KGSL_DEVICE_COMMON_INIT(device_3d0.dev),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070075 .name = DEVICE_3D0_NAME,
76 .id = KGSL_DEVICE_3D0,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060077 .mh = {
78 .mharb = ADRENO_CFG_MHARB,
79 /* Remove 1k boundary check in z470 to avoid a GPU
80 * hang. Notice that this solution won't work if
81 * both EBI and SMI are used
82 */
83 .mh_intf_cfg1 = 0x00032f07,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084 /* turn off memory protection unit by setting
85 acceptable physical address range to include
86 all pages. */
87 .mpu_base = 0x00000000,
88 .mpu_range = 0xFFFFF000,
89 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060090 .mmu = {
91 .config = ADRENO_MMU_CONFIG,
92 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093 .pwrctrl = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094 .irq_name = KGSL_3D0_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096 .iomemname = KGSL_3D0_REG_MEMORY,
97 .ftbl = &adreno_functable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098#ifdef CONFIG_HAS_EARLYSUSPEND
Jordan Crouse9f739212011-07-28 08:37:57 -060099 .display_off = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
101 .suspend = kgsl_early_suspend_driver,
102 .resume = kgsl_late_resume_driver,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 },
Jordan Crouse9f739212011-07-28 08:37:57 -0600104#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 },
Jordan Crouse7501d452012-04-19 08:58:44 -0600106 .gmem_base = 0,
107 .gmem_size = SZ_256K,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 .pfp_fw = NULL,
109 .pm4_fw = NULL,
Jordan Crouse95b33272011-11-11 14:50:12 -0700110 .wait_timeout = 10000, /* in milliseconds */
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600111 .ib_check_level = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112};
113
Jordan Crouse95b33272011-11-11 14:50:12 -0700114
Jordan Crouse505df9c2011-07-28 08:37:59 -0600115/*
116 * This is the master list of all GPU cores that are supported by this
117 * driver.
118 */
119
120#define ANY_ID (~0)
121
122static const struct {
123 enum adreno_gpurev gpurev;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600124 unsigned int core, major, minor, patchid;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600125 const char *pm4fw;
126 const char *pfpfw;
127 struct adreno_gpudev *gpudev;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700128 unsigned int istore_size;
129 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -0700130 unsigned int instruction_size; /* Size of an instruction in dwords */
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530131 unsigned int gmem_size; /* size of gmem for gpu*/
Jordan Crouse505df9c2011-07-28 08:37:59 -0600132} adreno_gpulist[] = {
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600133 { ADRENO_REV_A200, 0, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700134 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530135 512, 384, 3, SZ_256K },
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530136 { ADRENO_REV_A203, 0, 1, 1, ANY_ID,
137 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530138 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600139 { ADRENO_REV_A205, 0, 1, 0, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700140 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530141 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600142 { ADRENO_REV_A220, 2, 1, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700143 "leia_pm4_470.fw", "leia_pfp_470.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530144 512, 384, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600145 /*
146 * patchlevel 5 (8960v2) needs special pm4 firmware to work around
147 * a hardware problem.
148 */
149 { ADRENO_REV_A225, 2, 2, 0, 5,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700150 "a225p5_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530151 1536, 768, 3, SZ_512K },
Carter Cooperf27ec722011-11-17 15:20:38 -0700152 { ADRENO_REV_A225, 2, 2, 0, 6,
153 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530154 1536, 768, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600155 { ADRENO_REV_A225, 2, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700156 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530157 1536, 768, 3, SZ_512K },
158 /* A3XX doesn't use the pix_shader_start */
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530159 { ADRENO_REV_A305, 3, 0, 5, ANY_ID,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530160 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
161 512, 0, 2, SZ_256K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700162 /* A3XX doesn't use the pix_shader_start */
Jordan Croused2b30d22012-05-21 08:41:51 -0600163 { ADRENO_REV_A320, 3, 2, 0, ANY_ID,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700164 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530165 512, 0, 2, SZ_512K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700166
Jordan Crouse505df9c2011-07-28 08:37:59 -0600167};
168
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600169static irqreturn_t adreno_irq_handler(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170{
Jordan Crousea78c9172011-07-11 13:14:09 -0600171 irqreturn_t result;
Jordan Crousea78c9172011-07-11 13:14:09 -0600172 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173
Jordan Crousea78c9172011-07-11 13:14:09 -0600174 result = adreno_dev->gpudev->irq_handler(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175
176 if (device->requested_state == KGSL_STATE_NONE) {
177 if (device->pwrctrl.nap_allowed == true) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700178 kgsl_pwrctrl_request_state(device, KGSL_STATE_NAP);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700179 queue_work(device->work_queue, &device->idle_check_ws);
180 } else if (device->pwrscale.policy != NULL) {
181 queue_work(device->work_queue, &device->idle_check_ws);
182 }
183 }
184
185 /* Reset the time-out in our idle timer */
Tarun Karra68755762012-01-12 16:07:09 -0800186 mod_timer_pending(&device->idle_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700187 jiffies + device->pwrctrl.interval_timeout);
188 return result;
189}
190
Jordan Crouse9f739212011-07-28 08:37:57 -0600191static void adreno_cleanup_pt(struct kgsl_device *device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700192 struct kgsl_pagetable *pagetable)
193{
194 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
195 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
196
197 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
198
199 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
200
201 kgsl_mmu_unmap(pagetable, &device->memstore);
202
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600203 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204}
205
206static int adreno_setup_pt(struct kgsl_device *device,
207 struct kgsl_pagetable *pagetable)
208{
209 int result = 0;
210 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
211 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
212
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700213 result = kgsl_mmu_map_global(pagetable, &rb->buffer_desc,
214 GSL_PT_PAGE_RV);
215 if (result)
216 goto error;
217
218 result = kgsl_mmu_map_global(pagetable, &rb->memptrs_desc,
219 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
220 if (result)
221 goto unmap_buffer_desc;
222
223 result = kgsl_mmu_map_global(pagetable, &device->memstore,
224 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
225 if (result)
226 goto unmap_memptrs_desc;
227
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600228 result = kgsl_mmu_map_global(pagetable, &device->mmu.setstate_memory,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
230 if (result)
231 goto unmap_memstore_desc;
232
233 return result;
234
235unmap_memstore_desc:
236 kgsl_mmu_unmap(pagetable, &device->memstore);
237
238unmap_memptrs_desc:
239 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
240
241unmap_buffer_desc:
242 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
243
244error:
245 return result;
246}
247
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600248static void adreno_iommu_setstate(struct kgsl_device *device,
249 uint32_t flags)
250{
251 unsigned int pt_val, reg_pt_val;
252 unsigned int link[200];
253 unsigned int *cmds = &link[0];
254 int sizedwords = 0;
255 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
256 struct kgsl_memdesc **reg_map_desc;
Pu Chened8cbb52012-06-04 18:18:48 -0700257 void *reg_map_array = NULL;
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600258 int num_iommu_units, i;
259
260 if (!adreno_dev->drawctxt_active)
261 return kgsl_mmu_device_setstate(&device->mmu, flags);
262 num_iommu_units = kgsl_mmu_get_reg_map_desc(&device->mmu,
263 &reg_map_array);
264 reg_map_desc = reg_map_array;
265
266 if (kgsl_mmu_enable_clk(&device->mmu,
267 KGSL_IOMMU_CONTEXT_USER))
268 goto done;
269
270 if (adreno_is_a225(adreno_dev))
271 cmds += adreno_add_change_mh_phys_limit_cmds(cmds, 0xFFFFF000,
272 device->mmu.setstate_memory.gpuaddr +
273 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
274 else
275 cmds += adreno_add_bank_change_cmds(cmds,
276 KGSL_IOMMU_CONTEXT_USER,
277 device->mmu.setstate_memory.gpuaddr +
278 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
279
280 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
281 pt_val = kgsl_mmu_pt_get_base_addr(device->mmu.hwpagetable);
282 /*
283 * We need to perfrom the following operations for all
284 * IOMMU units
285 */
286 for (i = 0; i < num_iommu_units; i++) {
287 reg_pt_val = (pt_val &
288 (KGSL_IOMMU_TTBR0_PA_MASK <<
289 KGSL_IOMMU_TTBR0_PA_SHIFT)) +
290 kgsl_mmu_get_pt_lsb(&device->mmu, i,
291 KGSL_IOMMU_CONTEXT_USER);
292 /*
293 * Set address of the new pagetable by writng to IOMMU
294 * TTBR0 register
295 */
296 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
297 *cmds++ = reg_map_desc[i]->gpuaddr +
298 (KGSL_IOMMU_CONTEXT_USER <<
299 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0;
300 *cmds++ = reg_pt_val;
301 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
302 *cmds++ = 0x00000000;
303
304 /*
305 * Read back the ttbr0 register as a barrier to ensure
306 * above writes have completed
307 */
308 cmds += adreno_add_read_cmds(device, cmds,
309 reg_map_desc[i]->gpuaddr +
310 (KGSL_IOMMU_CONTEXT_USER <<
311 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0,
312 reg_pt_val,
313 device->mmu.setstate_memory.gpuaddr +
314 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
315
316 /* set the asid */
317 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
318 *cmds++ = reg_map_desc[i]->gpuaddr +
319 (KGSL_IOMMU_CONTEXT_USER <<
320 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR;
321 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
322 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
323 *cmds++ = 0x00000000;
324
325 /* Read back asid to ensure above write completes */
326 cmds += adreno_add_read_cmds(device, cmds,
327 reg_map_desc[i]->gpuaddr +
328 (KGSL_IOMMU_CONTEXT_USER <<
329 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR,
330 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
331 device->mmu.setstate_memory.gpuaddr +
332 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
333 }
334 /* invalidate all base pointers */
335 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
336 *cmds++ = 0x7fff;
337
338 if (flags & KGSL_MMUFLAGS_TLBFLUSH)
339 cmds += __adreno_add_idle_indirect_cmds(cmds,
340 device->mmu.setstate_memory.gpuaddr +
341 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
342 }
343 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
344 /*
345 * tlb flush based on asid, no need to flush entire tlb
346 */
347 for (i = 0; i < num_iommu_units; i++) {
348 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
349 *cmds++ = (reg_map_desc[i]->gpuaddr +
350 (KGSL_IOMMU_CONTEXT_USER <<
351 KGSL_IOMMU_CTX_SHIFT) +
352 KGSL_IOMMU_CTX_TLBIASID);
353 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
354 cmds += adreno_add_read_cmds(device, cmds,
355 reg_map_desc[i]->gpuaddr +
356 (KGSL_IOMMU_CONTEXT_USER <<
357 KGSL_IOMMU_CTX_SHIFT) +
358 KGSL_IOMMU_CONTEXTIDR,
359 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
360 device->mmu.setstate_memory.gpuaddr +
361 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
362 }
363 }
364
365 if (adreno_is_a225(adreno_dev))
366 cmds += adreno_add_change_mh_phys_limit_cmds(cmds,
367 reg_map_desc[num_iommu_units - 1]->gpuaddr - PAGE_SIZE,
368 device->mmu.setstate_memory.gpuaddr +
369 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
370 else
371 cmds += adreno_add_bank_change_cmds(cmds,
372 KGSL_IOMMU_CONTEXT_PRIV,
373 device->mmu.setstate_memory.gpuaddr +
374 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
375
376 sizedwords += (cmds - &link[0]);
377 if (sizedwords)
378 adreno_ringbuffer_issuecmds(device,
379 KGSL_CMD_FLAGS_PMODE, &link[0], sizedwords);
380done:
381 if (num_iommu_units)
382 kfree(reg_map_array);
383}
384
385static void adreno_gpummu_setstate(struct kgsl_device *device,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600386 uint32_t flags)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700387{
388 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
389 unsigned int link[32];
390 unsigned int *cmds = &link[0];
391 int sizedwords = 0;
392 unsigned int mh_mmu_invalidate = 0x00000003; /*invalidate all and tc */
393
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600394 /*
395 * If possible, then set the state via the command stream to avoid
396 * a CPU idle. Otherwise, use the default setstate which uses register
397 * writes For CFF dump we must idle and use the registers so that it is
398 * easier to filter out the mmu accesses from the dump
399 */
400 if (!kgsl_cff_dump_enable && adreno_dev->drawctxt_active) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700401 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
402 /* wait for graphics pipe to be idle */
Jordan Crouse084427d2011-07-28 08:37:58 -0600403 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700404 *cmds++ = 0x00000000;
405
406 /* set page table base */
Jordan Crouse084427d2011-07-28 08:37:58 -0600407 *cmds++ = cp_type0_packet(MH_MMU_PT_BASE, 1);
Shubhraprakash Das5a610b52012-05-09 17:31:54 -0600408 *cmds++ = kgsl_mmu_pt_get_base_addr(
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600409 device->mmu.hwpagetable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700410 sizedwords += 4;
411 }
412
413 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
414 if (!(flags & KGSL_MMUFLAGS_PTUPDATE)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600415 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700416 1);
417 *cmds++ = 0x00000000;
418 sizedwords += 2;
419 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600420 *cmds++ = cp_type0_packet(MH_MMU_INVALIDATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700421 *cmds++ = mh_mmu_invalidate;
422 sizedwords += 2;
423 }
424
425 if (flags & KGSL_MMUFLAGS_PTUPDATE &&
Jeremy Gebben5bb7ece2011-08-02 11:04:48 -0600426 adreno_is_a20x(adreno_dev)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700427 /* HW workaround: to resolve MMU page fault interrupts
428 * caused by the VGT.It prevents the CP PFP from filling
429 * the VGT DMA request fifo too early,thereby ensuring
430 * that the VGT will not fetch vertex/bin data until
431 * after the page table base register has been updated.
432 *
433 * Two null DRAW_INDX_BIN packets are inserted right
434 * after the page table base update, followed by a
435 * wait for idle. The null packets will fill up the
436 * VGT DMA request fifo and prevent any further
437 * vertex/bin updates from occurring until the wait
438 * has finished. */
Jordan Crouse084427d2011-07-28 08:37:58 -0600439 *cmds++ = cp_type3_packet(CP_SET_CONSTANT, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700440 *cmds++ = (0x4 << 16) |
441 (REG_PA_SU_SC_MODE_CNTL - 0x2000);
442 *cmds++ = 0; /* disable faceness generation */
Jordan Crouse084427d2011-07-28 08:37:58 -0600443 *cmds++ = cp_type3_packet(CP_SET_BIN_BASE_OFFSET, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600444 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Jordan Crouse084427d2011-07-28 08:37:58 -0600445 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700446 *cmds++ = 0; /* viz query info */
447 *cmds++ = 0x0003C004; /* draw indicator */
448 *cmds++ = 0; /* bin base */
449 *cmds++ = 3; /* bin size */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600450 *cmds++ =
451 device->mmu.setstate_memory.gpuaddr; /* dma base */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700452 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600453 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700454 *cmds++ = 0; /* viz query info */
455 *cmds++ = 0x0003C004; /* draw indicator */
456 *cmds++ = 0; /* bin base */
457 *cmds++ = 3; /* bin size */
458 /* dma base */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600459 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700460 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600461 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700462 *cmds++ = 0x00000000;
463 sizedwords += 21;
464 }
465
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600466
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700467 if (flags & (KGSL_MMUFLAGS_PTUPDATE | KGSL_MMUFLAGS_TLBFLUSH)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600468 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700469 *cmds++ = 0x7fff; /* invalidate all base pointers */
470 sizedwords += 2;
471 }
472
473 adreno_ringbuffer_issuecmds(device, KGSL_CMD_FLAGS_PMODE,
474 &link[0], sizedwords);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600475 } else {
Shubhraprakash Das79447952012-04-26 18:12:23 -0600476 kgsl_mmu_device_setstate(&device->mmu, flags);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600477 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700478}
479
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600480static void adreno_setstate(struct kgsl_device *device,
481 uint32_t flags)
482{
483 /* call the mmu specific handler */
484 if (KGSL_MMU_TYPE_GPU == kgsl_mmu_get_mmutype())
485 return adreno_gpummu_setstate(device, flags);
486 else if (KGSL_MMU_TYPE_IOMMU == kgsl_mmu_get_mmutype())
487 return adreno_iommu_setstate(device, flags);
488}
489
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700490static unsigned int
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700491a3xx_getchipid(struct kgsl_device *device)
492{
Steve Mucklef132c6c2012-06-06 18:30:57 -0700493 unsigned int majorid = 0, minorid = 0, patchid = 0;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700494
Jordan Crouse54154c62012-03-27 16:33:26 -0600495 /*
496 * We could detect the chipID from the hardware but it takes multiple
497 * registers to find the right combination. Since we traffic exclusively
498 * in system on chips, we can be (mostly) confident that a SOC version
499 * will match a GPU (at this juncture at least). So do the lazy/quick
500 * thing and set the chip_id based on the SoC
501 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700502
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530503 unsigned int version = socinfo_get_version();
504
Jordan Crouse54154c62012-03-27 16:33:26 -0600505 if (cpu_is_apq8064()) {
Jordan Croused2b30d22012-05-21 08:41:51 -0600506
Jordan Crouse54154c62012-03-27 16:33:26 -0600507 /* A320 */
508 majorid = 2;
509 minorid = 0;
Jordan Croused2b30d22012-05-21 08:41:51 -0600510
511 /*
512 * V1.1 has some GPU work arounds that we need to communicate
513 * up to user space via the patchid
514 */
515
516 if ((SOCINFO_VERSION_MAJOR(version) == 1) &&
517 (SOCINFO_VERSION_MINOR(version) == 1))
518 patchid = 1;
519 else
520 patchid = 0;
Jordan Crouse54154c62012-03-27 16:33:26 -0600521 } else if (cpu_is_msm8930()) {
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530522
Jordan Crouse54154c62012-03-27 16:33:26 -0600523 /* A305 */
524 majorid = 0;
525 minorid = 5;
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530526
527 /*
528 * V1.2 has some GPU work arounds that we need to communicate
529 * up to user space via the patchid
530 */
531
532 if ((SOCINFO_VERSION_MAJOR(version) == 1) &&
533 (SOCINFO_VERSION_MINOR(version) == 2))
534 patchid = 2;
535 else
536 patchid = 0;
Jordan Crouse54154c62012-03-27 16:33:26 -0600537 }
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700538
Jordan Crouse54154c62012-03-27 16:33:26 -0600539 return (0x03 << 24) | (majorid << 16) | (minorid << 8) | patchid;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700540}
541
542static unsigned int
543a2xx_getchipid(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700544{
545 unsigned int chipid = 0;
546 unsigned int coreid, majorid, minorid, patchid, revid;
Carter Cooperf27ec722011-11-17 15:20:38 -0700547 uint32_t soc_platform_version = socinfo_get_version();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700548
549 adreno_regread(device, REG_RBBM_PERIPHID1, &coreid);
550 adreno_regread(device, REG_RBBM_PERIPHID2, &majorid);
551 adreno_regread(device, REG_RBBM_PATCH_RELEASE, &revid);
552
553 /*
554 * adreno 22x gpus are indicated by coreid 2,
555 * but REG_RBBM_PERIPHID1 always contains 0 for this field
556 */
Sudhakara Rao Tentudaebac22012-04-02 14:51:29 -0700557 if (cpu_is_msm8960() || cpu_is_msm8x60())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558 chipid = 2 << 24;
559 else
560 chipid = (coreid & 0xF) << 24;
561
562 chipid |= ((majorid >> 4) & 0xF) << 16;
563
564 minorid = ((revid >> 0) & 0xFF);
565
566 patchid = ((revid >> 16) & 0xFF);
567
568 /* 8x50 returns 0 for patch release, but it should be 1 */
Carter Cooperf27ec722011-11-17 15:20:38 -0700569 /* 8960v3 returns 5 for patch release, but it should be 6 */
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530570 /* 8x25 returns 0 for minor id, but it should be 1 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700571 if (cpu_is_qsd8x50())
572 patchid = 1;
Carter Cooperf27ec722011-11-17 15:20:38 -0700573 else if (cpu_is_msm8960() &&
574 SOCINFO_VERSION_MAJOR(soc_platform_version) == 3)
575 patchid = 6;
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530576 else if (cpu_is_msm8625() && minorid == 0)
577 minorid = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700578
579 chipid |= (minorid << 8) | patchid;
580
581 return chipid;
582}
583
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700584static unsigned int
585adreno_getchipid(struct kgsl_device *device)
586{
Sudhakara Rao Tentu8ebb2282012-03-06 14:52:58 +0530587 if (cpu_is_apq8064() || cpu_is_msm8930())
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700588 return a3xx_getchipid(device);
589 else
590 return a2xx_getchipid(device);
591}
592
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700593static inline bool _rev_match(unsigned int id, unsigned int entry)
594{
Jordan Crouse505df9c2011-07-28 08:37:59 -0600595 return (entry == ANY_ID || entry == id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700596}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700597
598static void
599adreno_identify_gpu(struct adreno_device *adreno_dev)
600{
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600601 unsigned int i, core, major, minor, patchid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700602
603 adreno_dev->chip_id = adreno_getchipid(&adreno_dev->dev);
604
605 core = (adreno_dev->chip_id >> 24) & 0xff;
606 major = (adreno_dev->chip_id >> 16) & 0xff;
607 minor = (adreno_dev->chip_id >> 8) & 0xff;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600608 patchid = (adreno_dev->chip_id & 0xff);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700609
Jordan Crouse505df9c2011-07-28 08:37:59 -0600610 for (i = 0; i < ARRAY_SIZE(adreno_gpulist); i++) {
611 if (core == adreno_gpulist[i].core &&
612 _rev_match(major, adreno_gpulist[i].major) &&
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600613 _rev_match(minor, adreno_gpulist[i].minor) &&
614 _rev_match(patchid, adreno_gpulist[i].patchid))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700615 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700616 }
617
Jordan Crouse505df9c2011-07-28 08:37:59 -0600618 if (i == ARRAY_SIZE(adreno_gpulist)) {
619 adreno_dev->gpurev = ADRENO_REV_UNKNOWN;
620 return;
621 }
622
623 adreno_dev->gpurev = adreno_gpulist[i].gpurev;
624 adreno_dev->gpudev = adreno_gpulist[i].gpudev;
625 adreno_dev->pfp_fwfile = adreno_gpulist[i].pfpfw;
626 adreno_dev->pm4_fwfile = adreno_gpulist[i].pm4fw;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700627 adreno_dev->istore_size = adreno_gpulist[i].istore_size;
628 adreno_dev->pix_shader_start = adreno_gpulist[i].pix_shader_start;
Jordan Crouse55d98fd2012-02-04 10:23:51 -0700629 adreno_dev->instruction_size = adreno_gpulist[i].instruction_size;
Jordan Crouse7501d452012-04-19 08:58:44 -0600630 adreno_dev->gmem_size = adreno_gpulist[i].gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700631}
632
633static int __devinit
634adreno_probe(struct platform_device *pdev)
635{
636 struct kgsl_device *device;
637 struct adreno_device *adreno_dev;
638 int status = -EINVAL;
639
640 device = (struct kgsl_device *)pdev->id_entry->driver_data;
641 adreno_dev = ADRENO_DEVICE(device);
642 device->parentdev = &pdev->dev;
643
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700644 status = adreno_ringbuffer_init(device);
645 if (status != 0)
646 goto error;
647
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600648 status = kgsl_device_platform_probe(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700649 if (status)
650 goto error_close_rb;
651
652 adreno_debugfs_init(device);
653
654 kgsl_pwrscale_init(device);
655 kgsl_pwrscale_attach_policy(device, ADRENO_DEFAULT_PWRSCALE_POLICY);
656
657 device->flags &= ~KGSL_FLAGS_SOFT_RESET;
658 return 0;
659
660error_close_rb:
661 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
662error:
663 device->parentdev = NULL;
664 return status;
665}
666
667static int __devexit adreno_remove(struct platform_device *pdev)
668{
669 struct kgsl_device *device;
670 struct adreno_device *adreno_dev;
671
672 device = (struct kgsl_device *)pdev->id_entry->driver_data;
673 adreno_dev = ADRENO_DEVICE(device);
674
675 kgsl_pwrscale_detach_policy(device);
676 kgsl_pwrscale_close(device);
677
678 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
679 kgsl_device_platform_remove(device);
680
681 return 0;
682}
683
684static int adreno_start(struct kgsl_device *device, unsigned int init_ram)
685{
686 int status = -EINVAL;
687 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700688
Jeremy Gebben388c2972011-12-16 09:05:07 -0700689 kgsl_pwrctrl_set_state(device, KGSL_STATE_INIT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700690
691 /* Power up the device */
692 kgsl_pwrctrl_enable(device);
693
694 /* Identify the specific GPU */
695 adreno_identify_gpu(adreno_dev);
696
Jordan Crouse505df9c2011-07-28 08:37:59 -0600697 if (adreno_dev->gpurev == ADRENO_REV_UNKNOWN) {
698 KGSL_DRV_ERR(device, "Unknown chip ID %x\n",
699 adreno_dev->chip_id);
700 goto error_clk_off;
701 }
702
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700703 /* Set up the MMU */
704 if (adreno_is_a2xx(adreno_dev)) {
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600705 /*
706 * the MH_CLNT_INTF_CTRL_CONFIG registers aren't present
707 * on older gpus
708 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700709 if (adreno_is_a20x(adreno_dev)) {
710 device->mh.mh_intf_cfg1 = 0;
711 device->mh.mh_intf_cfg2 = 0;
712 }
713
714 kgsl_mh_start(device);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600715 }
716
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700717 status = kgsl_mmu_start(device);
718 if (status)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700719 goto error_clk_off;
720
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700721 /* Start the GPU */
722 adreno_dev->gpudev->start(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700723
724 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_ON);
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700725 device->ftbl->irqctrl(device, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700726
727 status = adreno_ringbuffer_start(&adreno_dev->ringbuffer, init_ram);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700728 if (status == 0) {
729 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
730 return 0;
731 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700732
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700733 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Shubhraprakash Das79447952012-04-26 18:12:23 -0600734 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700735error_clk_off:
736 kgsl_pwrctrl_disable(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700737
738 return status;
739}
740
741static int adreno_stop(struct kgsl_device *device)
742{
743 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
744
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 adreno_dev->drawctxt_active = NULL;
746
747 adreno_ringbuffer_stop(&adreno_dev->ringbuffer);
748
Shubhraprakash Das79447952012-04-26 18:12:23 -0600749 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700750
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700751 device->ftbl->irqctrl(device, 0);
Ranjhith Kalisamyce75b0c2012-02-01 19:31:23 +0530752 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Suman Tatiraju4a32c652012-02-17 11:59:05 -0800753 del_timer_sync(&device->idle_timer);
Lucille Sylvester844b1c82011-08-29 15:26:06 -0600754
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700755 /* Power down the device */
756 kgsl_pwrctrl_disable(device);
757
758 return 0;
759}
760
761static int
762adreno_recover_hang(struct kgsl_device *device)
763{
764 int ret;
765 unsigned int *rb_buffer;
766 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
767 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
768 unsigned int timestamp;
769 unsigned int num_rb_contents;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700770 unsigned int reftimestamp;
771 unsigned int enable_ts;
772 unsigned int soptimestamp;
773 unsigned int eoptimestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700774 unsigned int context_id;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700775 struct kgsl_context *context;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700776 struct adreno_context *adreno_context;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700777 int next = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700778
779 KGSL_DRV_ERR(device, "Starting recovery from 3D GPU hang....\n");
780 rb_buffer = vmalloc(rb->buffer_desc.size);
781 if (!rb_buffer) {
782 KGSL_MEM_ERR(device,
783 "Failed to allocate memory for recovery: %x\n",
784 rb->buffer_desc.size);
785 return -ENOMEM;
786 }
787 /* Extract valid contents from rb which can stil be executed after
788 * hang */
789 ret = adreno_ringbuffer_extract(rb, rb_buffer, &num_rb_contents);
790 if (ret)
791 goto done;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700792 kgsl_sharedmem_readl(&device->memstore, &context_id,
793 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
794 current_context));
795 context = idr_find(&device->context_idr, context_id);
796 if (context == NULL) {
797 KGSL_DRV_ERR(device, "Last context unknown id:%d\n",
798 context_id);
799 context_id = KGSL_MEMSTORE_GLOBAL;
800 }
801
802 timestamp = rb->timestamp[KGSL_MEMSTORE_GLOBAL];
803 KGSL_DRV_ERR(device, "Last issued global timestamp: %x\n", timestamp);
804
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700805 kgsl_sharedmem_readl(&device->memstore, &reftimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700806 KGSL_MEMSTORE_OFFSET(context_id,
807 ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700808 kgsl_sharedmem_readl(&device->memstore, &enable_ts,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700809 KGSL_MEMSTORE_OFFSET(context_id,
810 ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700811 kgsl_sharedmem_readl(&device->memstore, &soptimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700812 KGSL_MEMSTORE_OFFSET(context_id,
813 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700814 kgsl_sharedmem_readl(&device->memstore, &eoptimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700815 KGSL_MEMSTORE_OFFSET(context_id,
816 eoptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700817 /* Make sure memory is synchronized before restarting the GPU */
818 mb();
819 KGSL_CTXT_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700820 "Context id that caused a GPU hang: %d\n", context_id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700821 /* restart device */
822 ret = adreno_stop(device);
823 if (ret)
824 goto done;
825 ret = adreno_start(device, true);
826 if (ret)
827 goto done;
828 KGSL_DRV_ERR(device, "Device has been restarted after hang\n");
829 /* Restore timestamp states */
830 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700831 KGSL_MEMSTORE_OFFSET(context_id, soptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700832 soptimestamp);
833 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700834 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700835 eoptimestamp);
Carter Cooperae4c7bc2012-04-10 09:40:49 -0600836
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700837 if (num_rb_contents) {
838 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700839 KGSL_MEMSTORE_OFFSET(context_id, ref_wait_ts),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700840 reftimestamp);
841 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700842 KGSL_MEMSTORE_OFFSET(context_id, ts_cmp_enable),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700843 enable_ts);
844 }
845 /* Make sure all writes are posted before the GPU reads them */
846 wmb();
847 /* Mark the invalid context so no more commands are accepted from
848 * that context */
849
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700850 adreno_context = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700851
852 KGSL_CTXT_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700853 "Context that caused a GPU hang: %d\n", adreno_context->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700854
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700855 adreno_context->flags |= CTXT_FLAGS_GPU_HANG;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700856
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700857 /*
858 * Set the reset status of all contexts to
859 * INNOCENT_CONTEXT_RESET_EXT except for the bad context
860 * since thats the guilty party
861 */
862 while ((context = idr_get_next(&device->context_idr, &next))) {
863 if (KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT !=
864 context->reset_status) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700865 if (context->id != context_id)
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700866 context->reset_status =
867 KGSL_CTX_STAT_INNOCENT_CONTEXT_RESET_EXT;
868 else
869 context->reset_status =
870 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT;
871 }
872 next = next + 1;
873 }
874
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 /* Restore valid commands in ringbuffer */
876 adreno_ringbuffer_restore(rb, rb_buffer, num_rb_contents);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700877 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = timestamp;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700878done:
879 vfree(rb_buffer);
880 return ret;
881}
882
883static int
884adreno_dump_and_recover(struct kgsl_device *device)
885{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700886 int result = -ETIMEDOUT;
887
888 if (device->state == KGSL_STATE_HUNG)
889 goto done;
Jeremy Gebben388c2972011-12-16 09:05:07 -0700890 if (device->state == KGSL_STATE_DUMP_AND_RECOVER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700891 mutex_unlock(&device->mutex);
892 wait_for_completion(&device->recovery_gate);
893 mutex_lock(&device->mutex);
Jeremy Gebben388c2972011-12-16 09:05:07 -0700894 if (device->state != KGSL_STATE_HUNG)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700895 result = 0;
896 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700897 kgsl_pwrctrl_set_state(device, KGSL_STATE_DUMP_AND_RECOVER);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700898 INIT_COMPLETION(device->recovery_gate);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700899 /* Detected a hang */
900
901
902 /*
903 * Trigger an automatic dump of the state to
904 * the console
905 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700906 adreno_postmortem_dump(device, 0);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700907
908 /*
909 * Make a GPU snapshot. For now, do it after the PM dump so we
910 * can at least be sure the PM dump will work as it always has
911 */
912 kgsl_device_snapshot(device, 1);
913
Jeremy Gebben388c2972011-12-16 09:05:07 -0700914 result = adreno_recover_hang(device);
915 if (result)
916 kgsl_pwrctrl_set_state(device, KGSL_STATE_HUNG);
917 else
918 kgsl_pwrctrl_set_state(device, KGSL_STATE_ACTIVE);
919 complete_all(&device->recovery_gate);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700920 }
921done:
922 return result;
923}
924
925static int adreno_getproperty(struct kgsl_device *device,
926 enum kgsl_property_type type,
927 void *value,
928 unsigned int sizebytes)
929{
930 int status = -EINVAL;
931 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
932
933 switch (type) {
934 case KGSL_PROP_DEVICE_INFO:
935 {
936 struct kgsl_devinfo devinfo;
937
938 if (sizebytes != sizeof(devinfo)) {
939 status = -EINVAL;
940 break;
941 }
942
943 memset(&devinfo, 0, sizeof(devinfo));
944 devinfo.device_id = device->id+1;
945 devinfo.chip_id = adreno_dev->chip_id;
946 devinfo.mmu_enabled = kgsl_mmu_enabled();
947 devinfo.gpu_id = adreno_dev->gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -0600948 devinfo.gmem_gpubaseaddr = adreno_dev->gmem_base;
949 devinfo.gmem_sizebytes = adreno_dev->gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700950
951 if (copy_to_user(value, &devinfo, sizeof(devinfo)) !=
952 0) {
953 status = -EFAULT;
954 break;
955 }
956 status = 0;
957 }
958 break;
959 case KGSL_PROP_DEVICE_SHADOW:
960 {
961 struct kgsl_shadowprop shadowprop;
962
963 if (sizebytes != sizeof(shadowprop)) {
964 status = -EINVAL;
965 break;
966 }
967 memset(&shadowprop, 0, sizeof(shadowprop));
968 if (device->memstore.hostptr) {
969 /*NOTE: with mmu enabled, gpuaddr doesn't mean
970 * anything to mmap().
971 */
972 shadowprop.gpuaddr = device->memstore.physaddr;
973 shadowprop.size = device->memstore.size;
974 /* GSL needs this to be set, even if it
975 appears to be meaningless */
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700976 shadowprop.flags = KGSL_FLAGS_INITIALIZED |
977 KGSL_FLAGS_PER_CONTEXT_TIMESTAMPS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700978 }
979 if (copy_to_user(value, &shadowprop,
980 sizeof(shadowprop))) {
981 status = -EFAULT;
982 break;
983 }
984 status = 0;
985 }
986 break;
987 case KGSL_PROP_MMU_ENABLE:
988 {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600989 int mmu_prop = kgsl_mmu_enabled();
990
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700991 if (sizebytes != sizeof(int)) {
992 status = -EINVAL;
993 break;
994 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600995 if (copy_to_user(value, &mmu_prop, sizeof(mmu_prop))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700996 status = -EFAULT;
997 break;
998 }
999 status = 0;
1000 }
1001 break;
1002 case KGSL_PROP_INTERRUPT_WAITS:
1003 {
1004 int int_waits = 1;
1005 if (sizebytes != sizeof(int)) {
1006 status = -EINVAL;
1007 break;
1008 }
1009 if (copy_to_user(value, &int_waits, sizeof(int))) {
1010 status = -EFAULT;
1011 break;
1012 }
1013 status = 0;
1014 }
1015 break;
1016 default:
1017 status = -EINVAL;
1018 }
1019
1020 return status;
1021}
1022
Jordan Crousef7370f82012-04-18 09:31:07 -06001023static int adreno_setproperty(struct kgsl_device *device,
1024 enum kgsl_property_type type,
1025 void *value,
1026 unsigned int sizebytes)
1027{
1028 int status = -EINVAL;
1029
1030 switch (type) {
1031 case KGSL_PROP_PWRCTRL: {
1032 unsigned int enable;
1033 struct kgsl_device_platform_data *pdata =
1034 kgsl_device_get_drvdata(device);
1035
1036 if (sizebytes != sizeof(enable))
1037 break;
1038
1039 if (copy_from_user(&enable, (void __user *) value,
1040 sizeof(enable))) {
1041 status = -EFAULT;
1042 break;
1043 }
1044
1045 if (enable) {
1046 if (pdata->nap_allowed)
1047 device->pwrctrl.nap_allowed = true;
1048
1049 kgsl_pwrscale_enable(device);
1050 } else {
1051 device->pwrctrl.nap_allowed = false;
1052 kgsl_pwrscale_disable(device);
1053 }
1054
1055 status = 0;
1056 }
1057 break;
1058 default:
1059 break;
1060 }
1061
1062 return status;
1063}
1064
Lynus Vaz06a9a902011-10-04 19:25:33 +05301065static inline void adreno_poke(struct kgsl_device *device)
1066{
1067 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1068 adreno_regwrite(device, REG_CP_RB_WPTR, adreno_dev->ringbuffer.wptr);
1069}
1070
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001071/* Caller must hold the device mutex. */
1072int adreno_idle(struct kgsl_device *device, unsigned int timeout)
1073{
1074 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1075 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1076 unsigned int rbbm_status;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301077 unsigned long wait_timeout =
1078 msecs_to_jiffies(adreno_dev->wait_timeout);
Lynus Vaz284d1042012-01-31 16:32:31 +05301079 unsigned long wait_time;
1080 unsigned long wait_time_part;
1081 unsigned int msecs;
1082 unsigned int msecs_first;
1083 unsigned int msecs_part;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001084
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001085 kgsl_cffdump_regpoll(device->id,
1086 adreno_dev->gpudev->reg_rbbm_status << 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001087 0x00000000, 0x80000000);
1088 /* first, wait until the CP has consumed all the commands in
1089 * the ring buffer
1090 */
1091retry:
1092 if (rb->flags & KGSL_FLAGS_STARTED) {
Lynus Vaz284d1042012-01-31 16:32:31 +05301093 msecs = adreno_dev->wait_timeout;
1094 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
1095 msecs_part = (msecs - msecs_first + 3) / 4;
1096 wait_time = jiffies + wait_timeout;
1097 wait_time_part = jiffies + msecs_to_jiffies(msecs_first);
Jeremy Gebbenf8594542012-01-13 12:27:21 -07001098 adreno_poke(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001099 do {
Lynus Vaz284d1042012-01-31 16:32:31 +05301100 if (time_after(jiffies, wait_time_part)) {
1101 adreno_poke(device);
1102 wait_time_part = jiffies +
1103 msecs_to_jiffies(msecs_part);
1104 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001105 GSL_RB_GET_READPTR(rb, &rb->rptr);
1106 if (time_after(jiffies, wait_time)) {
1107 KGSL_DRV_ERR(device, "rptr: %x, wptr: %x\n",
1108 rb->rptr, rb->wptr);
1109 goto err;
1110 }
1111 } while (rb->rptr != rb->wptr);
1112 }
1113
1114 /* now, wait for the GPU to finish its operations */
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301115 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001116 while (time_before(jiffies, wait_time)) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001117 adreno_regread(device, adreno_dev->gpudev->reg_rbbm_status,
1118 &rbbm_status);
1119 if (adreno_is_a2xx(adreno_dev)) {
1120 if (rbbm_status == 0x110)
1121 return 0;
1122 } else {
1123 if (!(rbbm_status & 0x80000000))
1124 return 0;
1125 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001126 }
1127
1128err:
1129 KGSL_DRV_ERR(device, "spun too long waiting for RB to idle\n");
1130 if (!adreno_dump_and_recover(device)) {
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301131 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001132 goto retry;
1133 }
1134 return -ETIMEDOUT;
1135}
1136
1137static unsigned int adreno_isidle(struct kgsl_device *device)
1138{
1139 int status = false;
1140 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1141 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1142 unsigned int rbbm_status;
1143
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001144 WARN_ON(device->state == KGSL_STATE_INIT);
1145 /* If the device isn't active, don't force it on. */
1146 if (device->state == KGSL_STATE_ACTIVE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001147 /* Is the ring buffer is empty? */
1148 GSL_RB_GET_READPTR(rb, &rb->rptr);
1149 if (!device->active_cnt && (rb->rptr == rb->wptr)) {
1150 /* Is the core idle? */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001151 adreno_regread(device,
1152 adreno_dev->gpudev->reg_rbbm_status,
1153 &rbbm_status);
1154
1155 if (adreno_is_a2xx(adreno_dev)) {
1156 if (rbbm_status == 0x110)
1157 status = true;
1158 } else {
1159 if (!(rbbm_status & 0x80000000))
1160 status = true;
1161 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001162 }
1163 } else {
Jeremy Gebbenaeb23872011-12-13 15:58:24 -07001164 status = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001165 }
1166 return status;
1167}
1168
1169/* Caller must hold the device mutex. */
1170static int adreno_suspend_context(struct kgsl_device *device)
1171{
1172 int status = 0;
1173 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1174
1175 /* switch to NULL ctxt */
1176 if (adreno_dev->drawctxt_active != NULL) {
1177 adreno_drawctxt_switch(adreno_dev, NULL, 0);
1178 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
1179 }
1180
1181 return status;
1182}
1183
Jordan Crouse233b2092012-04-18 09:31:09 -06001184/* Find a memory structure attached to an adreno context */
1185
1186struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
1187 unsigned int pt_base, unsigned int gpuaddr, unsigned int size)
1188{
1189 struct kgsl_context *context;
1190 struct adreno_context *adreno_context = NULL;
1191 int next = 0;
1192
1193 while (1) {
1194 context = idr_get_next(&device->context_idr, &next);
1195 if (context == NULL)
1196 break;
1197
1198 adreno_context = (struct adreno_context *)context->devctxt;
1199
1200 if (kgsl_mmu_pt_equal(adreno_context->pagetable, pt_base)) {
1201 struct kgsl_memdesc *desc;
1202
1203 desc = &adreno_context->gpustate;
1204 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1205 return desc;
1206
1207 desc = &adreno_context->context_gmem_shadow.gmemshadow;
1208 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1209 return desc;
1210 }
1211 next = next + 1;
1212 }
1213
1214 return NULL;
1215}
1216
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001217struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001218 unsigned int pt_base,
1219 unsigned int gpuaddr,
1220 unsigned int size)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001221{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001222 struct kgsl_mem_entry *entry;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001223 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1224 struct adreno_ringbuffer *ringbuffer = &adreno_dev->ringbuffer;
1225
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001226 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->buffer_desc, gpuaddr, size))
1227 return &ringbuffer->buffer_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001228
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001229 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->memptrs_desc, gpuaddr, size))
1230 return &ringbuffer->memptrs_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001231
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001232 if (kgsl_gpuaddr_in_memdesc(&device->memstore, gpuaddr, size))
1233 return &device->memstore;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234
Shubhraprakash Das9a140972012-04-12 13:12:42 -06001235 if (kgsl_gpuaddr_in_memdesc(&device->mmu.setstate_memory, gpuaddr,
1236 size))
1237 return &device->mmu.setstate_memory;
1238
Jordan Crouse0fdf3a02012-03-16 14:53:41 -06001239 entry = kgsl_get_mem_entry(pt_base, gpuaddr, size);
1240
1241 if (entry)
1242 return &entry->memdesc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001243
Jordan Crouse233b2092012-04-18 09:31:09 -06001244 return adreno_find_ctxtmem(device, pt_base, gpuaddr, size);
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001245}
1246
1247uint8_t *adreno_convertaddr(struct kgsl_device *device, unsigned int pt_base,
1248 unsigned int gpuaddr, unsigned int size)
1249{
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001250 struct kgsl_memdesc *memdesc;
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001251
1252 memdesc = adreno_find_region(device, pt_base, gpuaddr, size);
1253
1254 return memdesc ? kgsl_gpuaddr_to_vaddr(memdesc, gpuaddr) : NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001255}
1256
1257void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
1258 unsigned int *value)
1259{
1260 unsigned int *reg;
Jordan Crouse7501d452012-04-19 08:58:44 -06001261 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
1262 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001263
1264 if (!in_interrupt())
1265 kgsl_pre_hwaccess(device);
1266
1267 /*ensure this read finishes before the next one.
1268 * i.e. act like normal readl() */
1269 *value = __raw_readl(reg);
1270 rmb();
1271}
1272
1273void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
1274 unsigned int value)
1275{
1276 unsigned int *reg;
1277
Jordan Crouse7501d452012-04-19 08:58:44 -06001278 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001279
1280 if (!in_interrupt())
1281 kgsl_pre_hwaccess(device);
1282
1283 kgsl_cffdump_regwrite(device->id, offsetwords << 2, value);
Jordan Crouse7501d452012-04-19 08:58:44 -06001284 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001285
1286 /*ensure previous writes post before this one,
1287 * i.e. act like normal writel() */
1288 wmb();
1289 __raw_writel(value, reg);
1290}
1291
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001292static unsigned int _get_context_id(struct kgsl_context *k_ctxt)
1293{
1294 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001295 if (k_ctxt != NULL) {
1296 struct adreno_context *a_ctxt = k_ctxt->devctxt;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001297 if (k_ctxt->id == KGSL_CONTEXT_INVALID || a_ctxt == NULL)
1298 context_id = KGSL_CONTEXT_INVALID;
1299 else if (a_ctxt->flags & CTXT_FLAGS_PER_CONTEXT_TS)
1300 context_id = k_ctxt->id;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001301 }
1302
1303 return context_id;
1304}
1305
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001306static int kgsl_check_interrupt_timestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001307 struct kgsl_context *context, unsigned int timestamp)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001308{
1309 int status;
1310 unsigned int ref_ts, enableflag;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001311 unsigned int context_id;
1312
1313 mutex_lock(&device->mutex);
1314 context_id = _get_context_id(context);
1315 /*
1316 * If the context ID is invalid, we are in a race with
1317 * the context being destroyed by userspace so bail.
1318 */
1319 if (context_id == KGSL_CONTEXT_INVALID) {
1320 KGSL_DRV_WARN(device, "context was detached");
1321 status = -EINVAL;
1322 goto unlock;
1323 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001324
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001325 status = kgsl_check_timestamp(device, context, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001326 if (!status) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001327 kgsl_sharedmem_readl(&device->memstore, &enableflag,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001328 KGSL_MEMSTORE_OFFSET(context_id, ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001329 mb();
1330
1331 if (enableflag) {
1332 kgsl_sharedmem_readl(&device->memstore, &ref_ts,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001333 KGSL_MEMSTORE_OFFSET(context_id,
1334 ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001335 mb();
Jordan Crousee6239dd2011-11-17 13:39:21 -07001336 if (timestamp_cmp(ref_ts, timestamp) >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001337 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001338 KGSL_MEMSTORE_OFFSET(context_id,
1339 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001340 wmb();
1341 }
1342 } else {
1343 unsigned int cmds[2];
1344 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001345 KGSL_MEMSTORE_OFFSET(context_id,
1346 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001347 enableflag = 1;
1348 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001349 KGSL_MEMSTORE_OFFSET(context_id,
1350 ts_cmp_enable), enableflag);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001351 wmb();
1352 /* submit a dummy packet so that even if all
1353 * commands upto timestamp get executed we will still
1354 * get an interrupt */
Jordan Crouse084427d2011-07-28 08:37:58 -06001355 cmds[0] = cp_type3_packet(CP_NOP, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001356 cmds[1] = 0;
Zhoulu Luo552905e2012-06-21 15:21:52 -07001357 adreno_ringbuffer_issuecmds(device, KGSL_CMD_FLAGS_NONE,
Jordan Crousee0ea7622012-01-24 09:32:04 -07001358 &cmds[0], 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001359 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001360 }
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001361unlock:
1362 mutex_unlock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363
1364 return status;
1365}
1366
1367/*
Lucille Sylvester02e46292011-09-21 14:59:17 -06001368 wait_event_interruptible_timeout checks for the exit condition before
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001369 placing a process in wait q. For conditional interrupts we expect the
1370 process to already be in its wait q when its exit condition checking
1371 function is called.
1372*/
Lucille Sylvester02e46292011-09-21 14:59:17 -06001373#define kgsl_wait_event_interruptible_timeout(wq, condition, timeout, io)\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374({ \
1375 long __ret = timeout; \
Lucille Sylvester02e46292011-09-21 14:59:17 -06001376 if (io) \
1377 __wait_io_event_interruptible_timeout(wq, condition, __ret);\
1378 else \
1379 __wait_event_interruptible_timeout(wq, condition, __ret);\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001380 __ret; \
1381})
1382
1383/* MUST be called with the device mutex held */
1384static int adreno_waittimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001385 struct kgsl_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001386 unsigned int timestamp,
1387 unsigned int msecs)
1388{
1389 long status = 0;
Lucille Sylvester02e46292011-09-21 14:59:17 -06001390 uint io = 1;
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001391 static uint io_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001392 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Lucille Sylvester02e46292011-09-21 14:59:17 -06001393 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Lynus Vaz06a9a902011-10-04 19:25:33 +05301394 int retries;
1395 unsigned int msecs_first;
1396 unsigned int msecs_part;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001397 unsigned int ts_issued;
1398 unsigned int context_id = _get_context_id(context);
1399
1400 ts_issued = adreno_dev->ringbuffer.timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001401
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301402 /* Don't wait forever, set a max value for now */
1403 if (msecs == -1)
1404 msecs = adreno_dev->wait_timeout;
1405
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001406 if (timestamp_cmp(timestamp, ts_issued) > 0) {
1407 KGSL_DRV_ERR(device, "Cannot wait for invalid ts <%d:0x%x>, "
1408 "last issued ts <%d:0x%x>\n",
1409 context_id, timestamp, context_id, ts_issued);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001410 status = -EINVAL;
1411 goto done;
1412 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001413
Lynus Vaz06a9a902011-10-04 19:25:33 +05301414 /* Keep the first timeout as 100msecs before rewriting
1415 * the WPTR. Less visible impact if the WPTR has not
1416 * been updated properly.
1417 */
1418 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
1419 msecs_part = (msecs - msecs_first + 3) / 4;
1420 for (retries = 0; retries < 5; retries++) {
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001421 /*
1422 * If the context ID is invalid, we are in a race with
1423 * the context being destroyed by userspace so bail.
1424 */
1425 if (context_id == KGSL_CONTEXT_INVALID) {
1426 KGSL_DRV_WARN(device, "context was detached");
1427 status = -EINVAL;
1428 goto done;
1429 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001430 if (kgsl_check_timestamp(device, context, timestamp)) {
Jeremy Gebben63904832012-02-07 16:10:55 -07001431 /* if the timestamp happens while we're not
1432 * waiting, there's a chance that an interrupt
1433 * will not be generated and thus the timestamp
1434 * work needs to be queued.
Lynus Vaz06a9a902011-10-04 19:25:33 +05301435 */
Jeremy Gebben63904832012-02-07 16:10:55 -07001436 queue_work(device->work_queue, &device->ts_expired_ws);
1437 status = 0;
1438 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001439 }
Jeremy Gebben63904832012-02-07 16:10:55 -07001440 adreno_poke(device);
1441 io_cnt = (io_cnt + 1) % 100;
1442 if (io_cnt <
1443 pwr->pwrlevels[pwr->active_pwrlevel].io_fraction)
1444 io = 0;
1445 mutex_unlock(&device->mutex);
1446 /* We need to make sure that the process is
1447 * placed in wait-q before its condition is called
1448 */
1449 status = kgsl_wait_event_interruptible_timeout(
1450 device->wait_queue,
1451 kgsl_check_interrupt_timestamp(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001452 context, timestamp),
Jeremy Gebben63904832012-02-07 16:10:55 -07001453 msecs_to_jiffies(retries ?
1454 msecs_part : msecs_first), io);
1455 mutex_lock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001456
Jeremy Gebben63904832012-02-07 16:10:55 -07001457 if (status > 0) {
1458 /*completed before the wait finished */
1459 status = 0;
1460 goto done;
1461 } else if (status < 0) {
1462 /*an error occurred*/
1463 goto done;
1464 }
1465 /*this wait timed out*/
1466 }
1467 status = -ETIMEDOUT;
1468 KGSL_DRV_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001469 "Device hang detected while waiting for timestamp: "
1470 "<%d:0x%x>, last submitted timestamp: <%d:0x%x>, "
1471 "wptr: 0x%x\n",
1472 context_id, timestamp, context_id, ts_issued,
Jeremy Gebben63904832012-02-07 16:10:55 -07001473 adreno_dev->ringbuffer.wptr);
1474 if (!adreno_dump_and_recover(device)) {
1475 /* wait for idle after recovery as the
1476 * timestamp that this process wanted
1477 * to wait on may be invalid */
1478 if (!adreno_idle(device, KGSL_TIMEOUT_DEFAULT))
1479 status = 0;
1480 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001481done:
1482 return (int)status;
1483}
1484
1485static unsigned int adreno_readtimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001486 struct kgsl_context *context, enum kgsl_timestamp_type type)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001487{
1488 unsigned int timestamp = 0;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001489 unsigned int context_id = _get_context_id(context);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001490
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001491 /*
1492 * If the context ID is invalid, we are in a race with
1493 * the context being destroyed by userspace so bail.
1494 */
1495 if (context_id == KGSL_CONTEXT_INVALID) {
1496 KGSL_DRV_WARN(device, "context was detached");
1497 return timestamp;
1498 }
Jordan Crousec659f382012-04-16 11:10:41 -06001499 switch (type) {
1500 case KGSL_TIMESTAMP_QUEUED: {
1501 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1502 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1503
1504 timestamp = rb->timestamp[context_id];
1505 break;
1506 }
1507 case KGSL_TIMESTAMP_CONSUMED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001508 adreno_regread(device, REG_CP_TIMESTAMP, &timestamp);
Jordan Crousec659f382012-04-16 11:10:41 -06001509 break;
1510 case KGSL_TIMESTAMP_RETIRED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001511 kgsl_sharedmem_readl(&device->memstore, &timestamp,
Jordan Crousec659f382012-04-16 11:10:41 -06001512 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp));
1513 break;
1514 }
1515
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001516 rmb();
1517
1518 return timestamp;
1519}
1520
1521static long adreno_ioctl(struct kgsl_device_private *dev_priv,
1522 unsigned int cmd, void *data)
1523{
1524 int result = 0;
1525 struct kgsl_drawctxt_set_bin_base_offset *binbase;
1526 struct kgsl_context *context;
1527
1528 switch (cmd) {
1529 case IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET:
1530 binbase = data;
1531
1532 context = kgsl_find_context(dev_priv, binbase->drawctxt_id);
1533 if (context) {
1534 adreno_drawctxt_set_bin_base_offset(
1535 dev_priv->device, context, binbase->offset);
1536 } else {
1537 result = -EINVAL;
1538 KGSL_DRV_ERR(dev_priv->device,
1539 "invalid drawctxt drawctxt_id %d "
1540 "device_id=%d\n",
1541 binbase->drawctxt_id, dev_priv->device->id);
1542 }
1543 break;
1544
1545 default:
1546 KGSL_DRV_INFO(dev_priv->device,
1547 "invalid ioctl code %08x\n", cmd);
Jeremy Gebbenc15b4612012-01-09 09:44:11 -07001548 result = -ENOIOCTLCMD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001549 break;
1550 }
1551 return result;
1552
1553}
1554
1555static inline s64 adreno_ticks_to_us(u32 ticks, u32 gpu_freq)
1556{
1557 gpu_freq /= 1000000;
1558 return ticks / gpu_freq;
1559}
1560
1561static void adreno_power_stats(struct kgsl_device *device,
1562 struct kgsl_power_stats *stats)
1563{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001564 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001565 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001566 unsigned int cycles;
1567
1568 /* Get the busy cycles counted since the counter was last reset */
1569 /* Calling this function also resets and restarts the counter */
1570
1571 cycles = adreno_dev->gpudev->busy_cycles(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001572
1573 /* In order to calculate idle you have to have run the algorithm *
1574 * at least once to get a start time. */
1575 if (pwr->time != 0) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001576 s64 tmp = ktime_to_us(ktime_get());
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001577 stats->total_time = tmp - pwr->time;
1578 pwr->time = tmp;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001579 stats->busy_time = adreno_ticks_to_us(cycles, device->pwrctrl.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001580 pwrlevels[device->pwrctrl.active_pwrlevel].
1581 gpu_freq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001582 } else {
1583 stats->total_time = 0;
1584 stats->busy_time = 0;
1585 pwr->time = ktime_to_us(ktime_get());
1586 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001587}
1588
1589void adreno_irqctrl(struct kgsl_device *device, int state)
1590{
Jordan Crousea78c9172011-07-11 13:14:09 -06001591 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1592 adreno_dev->gpudev->irq_control(adreno_dev, state);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001593}
1594
Jordan Crousea0758f22011-12-07 11:19:22 -07001595static unsigned int adreno_gpuid(struct kgsl_device *device)
1596{
1597 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1598
1599 /* Standard KGSL gpuid format:
1600 * top word is 0x0002 for 2D or 0x0003 for 3D
1601 * Bottom word is core specific identifer
1602 */
1603
1604 return (0x0003 << 16) | ((int) adreno_dev->gpurev);
1605}
1606
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001607static const struct kgsl_functable adreno_functable = {
1608 /* Mandatory functions */
1609 .regread = adreno_regread,
1610 .regwrite = adreno_regwrite,
1611 .idle = adreno_idle,
1612 .isidle = adreno_isidle,
1613 .suspend_context = adreno_suspend_context,
1614 .start = adreno_start,
1615 .stop = adreno_stop,
1616 .getproperty = adreno_getproperty,
1617 .waittimestamp = adreno_waittimestamp,
1618 .readtimestamp = adreno_readtimestamp,
1619 .issueibcmds = adreno_ringbuffer_issueibcmds,
1620 .ioctl = adreno_ioctl,
1621 .setup_pt = adreno_setup_pt,
1622 .cleanup_pt = adreno_cleanup_pt,
1623 .power_stats = adreno_power_stats,
1624 .irqctrl = adreno_irqctrl,
Jordan Crousea0758f22011-12-07 11:19:22 -07001625 .gpuid = adreno_gpuid,
Jordan Crouse156cfbc2012-01-24 09:32:04 -07001626 .snapshot = adreno_snapshot,
Jordan Crouseb368e9b2012-04-27 14:01:59 -06001627 .irq_handler = adreno_irq_handler,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001628 /* Optional functions */
1629 .setstate = adreno_setstate,
1630 .drawctxt_create = adreno_drawctxt_create,
1631 .drawctxt_destroy = adreno_drawctxt_destroy,
Jordan Crousef7370f82012-04-18 09:31:07 -06001632 .setproperty = adreno_setproperty,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001633};
1634
1635static struct platform_device_id adreno_id_table[] = {
1636 { DEVICE_3D0_NAME, (kernel_ulong_t)&device_3d0.dev, },
1637 { },
1638};
1639MODULE_DEVICE_TABLE(platform, adreno_id_table);
1640
1641static struct platform_driver adreno_platform_driver = {
1642 .probe = adreno_probe,
1643 .remove = __devexit_p(adreno_remove),
1644 .suspend = kgsl_suspend_driver,
1645 .resume = kgsl_resume_driver,
1646 .id_table = adreno_id_table,
1647 .driver = {
1648 .owner = THIS_MODULE,
1649 .name = DEVICE_3D_NAME,
1650 .pm = &kgsl_pm_ops,
1651 }
1652};
1653
1654static int __init kgsl_3d_init(void)
1655{
1656 return platform_driver_register(&adreno_platform_driver);
1657}
1658
1659static void __exit kgsl_3d_exit(void)
1660{
1661 platform_driver_unregister(&adreno_platform_driver);
1662}
1663
1664module_init(kgsl_3d_init);
1665module_exit(kgsl_3d_exit);
1666
1667MODULE_DESCRIPTION("3D Graphics driver");
1668MODULE_VERSION("1.2");
1669MODULE_LICENSE("GPL v2");
1670MODULE_ALIAS("platform:kgsl_3d");