blob: 02f4dbaa4df4465d8879204a4b8d9aff5c1ba83b [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Work around broken BIOSes that don't set an aperture or only set the
Ingo Molnarc140df92008-01-30 13:30:09 +01005 * aperture in the AGP bridge.
6 * If all fails map the aperture over some low memory. This is cheaper than
7 * doing bounce buffering. The memory is lost. This is done at early boot
8 * because only the bootmem allocator can allocate 32+MB.
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/init.h>
15#include <linux/bootmem.h>
16#include <linux/mmzone.h>
17#include <linux/pci_ids.h>
18#include <linux/pci.h>
19#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020020#include <linux/ioport.h>
Pavel Machek2050d452008-03-13 23:05:41 +010021#include <linux/suspend.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/e820.h>
23#include <asm/io.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020024#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010026#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020027#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joerg Roedel0440d4c2007-10-24 12:49:50 +020029int gart_iommu_aperture;
Pavel Machek7de6a4c2008-03-13 11:03:58 +010030int gart_iommu_aperture_disabled __initdata;
31int gart_iommu_aperture_allowed __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33int fallback_aper_order __initdata = 1; /* 64MB */
Pavel Machek7de6a4c2008-03-13 11:03:58 +010034int fallback_aper_force __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36int fix_aperture __initdata = 1;
37
Yinghai Lu55c0d722008-04-19 01:31:11 -070038struct bus_dev_range {
39 int bus;
40 int dev_base;
41 int dev_limit;
42};
43
44static struct bus_dev_range bus_dev_ranges[] __initdata = {
45 { 0x00, 0x18, 0x20},
46 { 0xff, 0x00, 0x20},
47 { 0xfe, 0x00, 0x20}
48};
49
Aaron Durbin56dd6692006-09-26 10:52:40 +020050static struct resource gart_resource = {
51 .name = "GART",
52 .flags = IORESOURCE_MEM,
53};
54
55static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
56{
57 gart_resource.start = aper_base;
58 gart_resource.end = aper_base + aper_size - 1;
59 insert_resource(&iomem_resource, &gart_resource);
60}
61
Andrew Morton42442ed2005-06-08 15:49:25 -070062/* This code runs before the PCI subsystem is initialized, so just
63 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Ingo Molnarc140df92008-01-30 13:30:09 +010065static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070066{
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 u32 aper_size;
Ingo Molnarc140df92008-01-30 13:30:09 +010068 void *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Yinghai Lu7677b2e2008-04-14 20:40:37 -070070 /* aper_size should <= 1G */
71 if (fallback_aper_order > 5)
72 fallback_aper_order = 5;
Ingo Molnarc140df92008-01-30 13:30:09 +010073 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Ingo Molnarc140df92008-01-30 13:30:09 +010075 /*
76 * Aperture has to be naturally aligned. This means a 2GB aperture
77 * won't have much chance of finding a place in the lower 4GB of
78 * memory. Unfortunately we cannot move it up because that would
79 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 */
Yinghai Lu7677b2e2008-04-14 20:40:37 -070081 /*
82 * using 512M as goal, in case kexec will load kernel_big
83 * that will do the on position decompress, and could overlap with
84 * that positon with gart that is used.
85 * sequende:
86 * kernel_small
87 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
88 * ==> kernel_small(gart area become e820_reserved)
89 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
90 * ==> kerne_big (uncompressed size will be big than 64M or 128M)
91 * so don't use 512M below as gart iommu, leave the space for kernel
92 * code for safe
93 */
94 p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 if (!p || __pa(p)+aper_size > 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +010096 printk(KERN_ERR
97 "Cannot allocate aperture memory hole (%p,%uK)\n",
98 p, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 if (p)
James Puthukattukaran82d1bb72007-05-02 19:27:13 +0200100 free_bootmem(__pa(p), aper_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 return 0;
102 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100103 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
104 aper_size >> 10, __pa(p));
Aaron Durbin56dd6692006-09-26 10:52:40 +0200105 insert_aperture_resource((u32)__pa(p), aper_size);
Pavel Machek2050d452008-03-13 23:05:41 +0100106 register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
107 (u32)__pa(p+aper_size) >> PAGE_SHIFT);
Ingo Molnarc140df92008-01-30 13:30:09 +0100108
109 return (u32)__pa(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110}
111
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700112static int __init aperture_valid(u64 aper_base, u32 aper_size, u32 min_size)
Ingo Molnarc140df92008-01-30 13:30:09 +0100113{
114 if (!aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 return 0;
Ingo Molnar31183ba2008-01-30 13:30:10 +0100116
Andrew Hastings547c5352007-05-11 11:23:19 +0200117 if (aper_base + aper_size > 0x100000000UL) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100118 printk(KERN_ERR "Aperture beyond 4GB. Ignoring.\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100119 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 }
Arjan van de Veneee5a9f2006-04-07 19:49:24 +0200121 if (e820_any_mapped(aper_base, aper_base + aper_size, E820_RAM)) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100122 printk(KERN_ERR "Aperture pointing to e820 RAM. Ignoring.\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100123 return 0;
124 }
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700125 if (aper_size < min_size) {
126 printk(KERN_ERR "Aperture too small (%d MB) than (%d MB)\n",
127 aper_size>>20, min_size>>20);
Yinghai Lu261a5ec2008-01-30 13:33:39 +0100128 return 0;
129 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 return 1;
Ingo Molnarc140df92008-01-30 13:30:09 +0100132}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Andrew Morton42442ed2005-06-08 15:49:25 -0700134/* Find a PCI capability */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700135static __u32 __init find_cap(int bus, int slot, int func, int cap)
Ingo Molnarc140df92008-01-30 13:30:09 +0100136{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100138 u8 pos;
139
Yinghai Lu55c0d722008-04-19 01:31:11 -0700140 if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
Ingo Molnarc140df92008-01-30 13:30:09 +0100141 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100143
Yinghai Lu55c0d722008-04-19 01:31:11 -0700144 pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
Ingo Molnarc140df92008-01-30 13:30:09 +0100145 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100147
148 pos &= ~3;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700149 id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 if (id == 0xff)
151 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100152 if (id == cap)
153 return pos;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700154 pos = read_pci_config_byte(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100155 pos+PCI_CAP_LIST_NEXT);
156 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100158}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160/* Read a standard AGPv3 bridge header */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700161static __u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100162{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 u32 apsize;
164 u32 apsizereg;
165 int nbits;
166 u32 aper_low, aper_hi;
167 u64 aper;
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700168 u32 old_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Yinghai Lu55c0d722008-04-19 01:31:11 -0700170 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
171 apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100173 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 return 0;
175 }
176
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700177 /* old_order could be the value from NB gart setting */
178 old_order = *order;
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 apsize = apsizereg & 0xfff;
181 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100182 if (apsize & 0xff)
183 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 nbits = hweight16(apsize);
185 *order = 7 - nbits;
186 if ((int)*order < 0) /* < 32MB */
187 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100188
Yinghai Lu55c0d722008-04-19 01:31:11 -0700189 aper_low = read_pci_config(bus, slot, func, 0x10);
190 aper_hi = read_pci_config(bus, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
192
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700193 /*
194 * On some sick chips, APSIZE is 0. It means it wants 4G
195 * so let double check that order, and lets trust AMD NB settings:
196 */
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700197 printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
198 aper, 32 << old_order);
199 if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700200 printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
201 32 << *order, apsizereg);
202 *order = old_order;
203 }
204
Ingo Molnar31183ba2008-01-30 13:30:10 +0100205 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
206 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700208 if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
Ingo Molnarc140df92008-01-30 13:30:09 +0100209 return 0;
210 return (u32)aper;
211}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
Ingo Molnarc140df92008-01-30 13:30:09 +0100213/*
214 * Look for an AGP bridge. Windows only expects the aperture in the
215 * AGP bridge and some BIOS forget to initialize the Northbridge too.
216 * Work around this here.
217 *
218 * Do an PCI bus scan by hand because we're running before the PCI
219 * subsystem.
220 *
221 * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
222 * generically. It's probably overkill to always scan all slots because
223 * the AGP bridges should be always an own bus on the HT hierarchy,
224 * but do it here for future safety.
225 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226static __u32 __init search_agp_bridge(u32 *order, int *valid_agp)
227{
Yinghai Lu55c0d722008-04-19 01:31:11 -0700228 int bus, slot, func;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 /* Poor man's PCI discovery */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700231 for (bus = 0; bus < 256; bus++) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100232 for (slot = 0; slot < 32; slot++) {
233 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 u32 class, cap;
235 u8 type;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700236 class = read_pci_config(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 PCI_CLASS_REVISION);
238 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100239 break;
240
241 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 case PCI_CLASS_BRIDGE_HOST:
243 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
244 /* AGP bridge? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700245 cap = find_cap(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100246 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 if (!cap)
248 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100249 *valid_agp = 1;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700250 return read_agp(bus, slot, func, cap,
Ingo Molnarc140df92008-01-30 13:30:09 +0100251 order);
252 }
253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 /* No multi-function device? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700255 type = read_pci_config_byte(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 PCI_HEADER_TYPE);
257 if (!(type & 0x80))
258 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100259 }
260 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100262 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 return 0;
265}
266
Yinghai Luaaf23042008-01-30 13:33:09 +0100267static int gart_fix_e820 __initdata = 1;
268
269static int __init parse_gart_mem(char *p)
270{
271 if (!p)
272 return -EINVAL;
273
274 if (!strncmp(p, "off", 3))
275 gart_fix_e820 = 0;
276 else if (!strncmp(p, "on", 2))
277 gart_fix_e820 = 1;
278
279 return 0;
280}
281early_param("gart_fix_e820", parse_gart_mem);
282
283void __init early_gart_iommu_check(void)
284{
285 /*
286 * in case it is enabled before, esp for kexec/kdump,
287 * previous kernel already enable that. memset called
288 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
289 * or second kernel have different position for GART hole. and new
290 * kernel could use hole as RAM that is still used by GART set by
291 * first kernel
292 * or BIOS forget to put that in reserved.
293 * try to update e820 to make that region as reserved.
294 */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700295 int fix, slot;
Yinghai Luaaf23042008-01-30 13:33:09 +0100296 u32 ctl;
297 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
298 u64 aper_base = 0, last_aper_base = 0;
299 int aper_enabled = 0, last_aper_enabled = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700300 int i;
Yinghai Luaaf23042008-01-30 13:33:09 +0100301
302 if (!early_pci_allowed())
303 return;
304
305 fix = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700306 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
307 int bus;
308 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100309
Yinghai Lu55c0d722008-04-19 01:31:11 -0700310 bus = bus_dev_ranges[i].bus;
311 dev_base = bus_dev_ranges[i].dev_base;
312 dev_limit = bus_dev_ranges[i].dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100313
Yinghai Lu55c0d722008-04-19 01:31:11 -0700314 for (slot = dev_base; slot < dev_limit; slot++) {
315 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
316 continue;
317
318 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
319 aper_enabled = ctl & AMD64_GARTEN;
320 aper_order = (ctl >> 1) & 7;
321 aper_size = (32 * 1024 * 1024) << aper_order;
322 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
323 aper_base <<= 25;
324
325 if ((last_aper_order && aper_order != last_aper_order) ||
326 (last_aper_base && aper_base != last_aper_base) ||
327 (last_aper_enabled && aper_enabled != last_aper_enabled)) {
328 fix = 1;
329 goto out;
330 }
331 last_aper_order = aper_order;
332 last_aper_base = aper_base;
333 last_aper_enabled = aper_enabled;
Yinghai Luaaf23042008-01-30 13:33:09 +0100334 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100335 }
336
Yinghai Lu55c0d722008-04-19 01:31:11 -0700337out:
Yinghai Luaaf23042008-01-30 13:33:09 +0100338 if (!fix && !aper_enabled)
339 return;
340
341 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
342 fix = 1;
343
344 if (gart_fix_e820 && !fix && aper_enabled) {
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700345 if (!e820_all_mapped(aper_base, aper_base + aper_size,
346 E820_RESERVED)) {
Yinghai Luaaf23042008-01-30 13:33:09 +0100347 /* reserved it, so we can resuse it in second kernel */
348 printk(KERN_INFO "update e820 for GART\n");
349 add_memory_region(aper_base, aper_size, E820_RESERVED);
350 update_e820();
351 }
352 return;
353 }
354
355 /* different nodes have different setting, disable them all at first*/
Yinghai Lu55c0d722008-04-19 01:31:11 -0700356 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
357 int bus;
358 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100359
Yinghai Lu55c0d722008-04-19 01:31:11 -0700360 bus = bus_dev_ranges[i].bus;
361 dev_base = bus_dev_ranges[i].dev_base;
362 dev_limit = bus_dev_ranges[i].dev_limit;
363
364 for (slot = dev_base; slot < dev_limit; slot++) {
365 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
366 continue;
367
368 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
369 ctl &= ~AMD64_GARTEN;
370 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
371 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100372 }
373
374}
375
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700376static int __initdata printed_gart_size_msg;
377
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200378void __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100379{
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700380 u32 agp_aper_base = 0, agp_aper_order = 0;
Andi Kleen50895c52005-11-05 17:25:53 +0100381 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 u64 aper_base, last_aper_base = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700383 int fix, slot, valid_agp = 0;
384 int i, node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200386 if (gart_iommu_aperture_disabled || !fix_aperture ||
387 !early_pci_allowed())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 return;
389
Dan Aloni753811d2007-07-21 17:11:36 +0200390 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700392 if (!fallback_aper_force)
393 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 fix = 0;
Yinghai Lu47db4c32008-01-30 13:33:18 +0100396 node = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700397 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
398 int bus;
399 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Yinghai Lu55c0d722008-04-19 01:31:11 -0700401 bus = bus_dev_ranges[i].bus;
402 dev_base = bus_dev_ranges[i].dev_base;
403 dev_limit = bus_dev_ranges[i].dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Yinghai Lu55c0d722008-04-19 01:31:11 -0700405 for (slot = dev_base; slot < dev_limit; slot++) {
406 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
407 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Yinghai Lu55c0d722008-04-19 01:31:11 -0700409 iommu_detected = 1;
410 gart_iommu_aperture = 1;
Ingo Molnarc140df92008-01-30 13:30:09 +0100411
Yinghai Lu55c0d722008-04-19 01:31:11 -0700412 aper_order = (read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL) >> 1) & 7;
413 aper_size = (32 * 1024 * 1024) << aper_order;
414 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
415 aper_base <<= 25;
416
417 printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
418 node, aper_base, aper_size >> 20);
419 node++;
420
421 if (!aperture_valid(aper_base, aper_size, 64<<20)) {
422 if (valid_agp && agp_aper_base &&
423 agp_aper_base == aper_base &&
424 agp_aper_order == aper_order) {
425 /* the same between two setting from NB and agp */
426 if (!no_iommu && end_pfn > MAX_DMA32_PFN && !printed_gart_size_msg) {
427 printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
428 printk(KERN_ERR "please increase GART size in your BIOS setup\n");
429 printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
430 printed_gart_size_msg = 1;
431 }
432 } else {
433 fix = 1;
434 goto out;
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700435 }
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Yinghai Lu55c0d722008-04-19 01:31:11 -0700438 if ((last_aper_order && aper_order != last_aper_order) ||
439 (last_aper_base && aper_base != last_aper_base)) {
440 fix = 1;
441 goto out;
442 }
443 last_aper_order = aper_order;
444 last_aper_base = aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100446 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
Yinghai Lu55c0d722008-04-19 01:31:11 -0700448out:
Aaron Durbin56dd6692006-09-26 10:52:40 +0200449 if (!fix && !fallback_aper_force) {
450 if (last_aper_base) {
451 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100452
Aaron Durbin56dd6692006-09-26 10:52:40 +0200453 insert_aperture_resource((u32)last_aper_base, n);
454 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100455 return;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700458 if (!fallback_aper_force) {
459 aper_alloc = agp_aper_base;
460 aper_order = agp_aper_order;
461 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100462
463 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 /* Got the aperture from the AGP bridge */
Andi Kleen63f02fd2005-09-12 18:49:24 +0200465 } else if (swiotlb && !valid_agp) {
466 /* Do nothing */
Jon Mason60b08c62006-02-26 04:18:22 +0100467 } else if ((!no_iommu && end_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 force_iommu ||
469 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100470 fallback_aper_force) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100471 printk(KERN_ERR
472 "Your BIOS doesn't leave a aperture memory hole\n");
473 printk(KERN_ERR
474 "Please enable the IOMMU option in the BIOS setup\n");
475 printk(KERN_ERR
476 "This costs you %d MB of RAM\n",
477 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 aper_order = fallback_aper_order;
480 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100481 if (!aper_alloc) {
482 /*
483 * Could disable AGP and IOMMU here, but it's
484 * probably not worth it. But the later users
485 * cannot deal with bad apertures and turning
486 * on the aperture over memory causes very
487 * strange problems, so it's better to panic
488 * early.
489 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 panic("Not enough memory for aperture");
491 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100492 } else {
493 return;
494 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
496 /* Fix up the north bridges */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700497 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
498 int bus;
499 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Yinghai Lu55c0d722008-04-19 01:31:11 -0700501 bus = bus_dev_ranges[i].bus;
502 dev_base = bus_dev_ranges[i].dev_base;
503 dev_limit = bus_dev_ranges[i].dev_limit;
504 for (slot = dev_base; slot < dev_limit; slot++) {
505 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
506 continue;
507
508 /* Don't enable translation yet. That is done later.
509 Assume this BIOS didn't initialise the GART so
510 just overwrite all previous bits */
511 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, aper_order << 1);
512 write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
513 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100514 }
515}