blob: 060722e42c53f9e8aac2f268dea306e4219a0465 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright 2001 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * Copyright (C) 2001 Ralf Baechle
Maciej W. Rozycki925ddb02005-02-03 23:06:29 +00006 * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
7 * Author: Maciej W. Rozycki <macro@mips.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This file define the irq handler for MIPS CPU interrupts.
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
16
17/*
18 * Almost all MIPS CPUs define 8 interrupt sources. They are typically
19 * level triggered (i.e., cannot be cleared from CPU; must be cleared from
20 * device). The first two are software interrupts which we don't really
21 * use or support. The last one is usually the CPU timer interrupt if
22 * counter register is present or, for CPUs with an external FPU, by
23 * convention it's the FPU exception interrupt.
24 *
25 * Don't even think about using this on SMP. You have been warned.
26 *
27 * This file exports one global function:
28 * void mips_cpu_irq_init(int irq_base);
29 */
30#include <linux/init.h>
31#include <linux/interrupt.h>
32#include <linux/kernel.h>
33
34#include <asm/irq_cpu.h>
35#include <asm/mipsregs.h>
36#include <asm/system.h>
37
38static int mips_cpu_irq_base;
39
40static inline void unmask_mips_irq(unsigned int irq)
41{
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 set_c0_status(0x100 << (irq - mips_cpu_irq_base));
Ralf Baechle569f75b2005-07-13 18:20:33 +000043 irq_enable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070044}
45
46static inline void mask_mips_irq(unsigned int irq)
47{
48 clear_c0_status(0x100 << (irq - mips_cpu_irq_base));
Ralf Baechle569f75b2005-07-13 18:20:33 +000049 irq_disable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070050}
51
52static inline void mips_cpu_irq_enable(unsigned int irq)
53{
54 unsigned long flags;
55
56 local_irq_save(flags);
57 unmask_mips_irq(irq);
58 local_irq_restore(flags);
59}
60
61static void mips_cpu_irq_disable(unsigned int irq)
62{
63 unsigned long flags;
64
65 local_irq_save(flags);
66 mask_mips_irq(irq);
67 local_irq_restore(flags);
68}
69
70static unsigned int mips_cpu_irq_startup(unsigned int irq)
71{
72 mips_cpu_irq_enable(irq);
73
74 return 0;
75}
76
77#define mips_cpu_irq_shutdown mips_cpu_irq_disable
78
79/*
80 * While we ack the interrupt interrupts are disabled and thus we don't need
81 * to deal with concurrency issues. Same for mips_cpu_irq_end.
82 */
83static void mips_cpu_irq_ack(unsigned int irq)
84{
85 /* Only necessary for soft interrupts */
86 clear_c0_cause(0x100 << (irq - mips_cpu_irq_base));
87
88 mask_mips_irq(irq);
89}
90
91static void mips_cpu_irq_end(unsigned int irq)
92{
93 if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
94 unmask_mips_irq(irq);
95}
96
97static hw_irq_controller mips_cpu_irq_controller = {
Ralf Baechle8ab00b92005-02-28 13:39:57 +000098 .typename = "MIPS",
99 .startup = mips_cpu_irq_startup,
100 .shutdown = mips_cpu_irq_shutdown,
101 .enable = mips_cpu_irq_enable,
102 .disable = mips_cpu_irq_disable,
103 .ack = mips_cpu_irq_ack,
104 .end = mips_cpu_irq_end,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105};
106
107
108void __init mips_cpu_irq_init(int irq_base)
109{
110 int i;
111
Maciej W. Rozycki925ddb02005-02-03 23:06:29 +0000112 /* Mask interrupts. */
113 clear_c0_status(ST0_IM);
114 clear_c0_cause(CAUSEF_IP);
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 for (i = irq_base; i < irq_base + 8; i++) {
117 irq_desc[i].status = IRQ_DISABLED;
118 irq_desc[i].action = NULL;
119 irq_desc[i].depth = 1;
120 irq_desc[i].handler = &mips_cpu_irq_controller;
121 }
122
123 mips_cpu_irq_base = irq_base;
124}