blob: 84b72d0c97a49d677f5521c75f35a9be68f83b76 [file] [log] [blame]
Deepak Verma587c98e2013-02-01 22:47:49 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Mitchel Humpherys7e93a652012-09-06 11:36:08 -070018#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080038#include <mach/clk-provider.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070039#include <sound/msm-dai-q6.h>
40#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030041#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070042#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
44#include "devices.h"
45#include "devices-msm8x60.h"
46#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070047#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060048#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060049#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070050#include "pil-q6v4.h"
51#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070052#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070053#include <mach/iommu_domains.h>
Arun Menond4837f62012-08-20 15:25:50 -070054#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055
56#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053057#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058#endif
59#ifdef CONFIG_MSM_DSPS
60#include <mach/msm_dsps.h>
61#endif
62
63
64/* Address of GSBI blocks */
65#define MSM_GSBI1_PHYS 0x16000000
66#define MSM_GSBI2_PHYS 0x16100000
67#define MSM_GSBI3_PHYS 0x16200000
68#define MSM_GSBI4_PHYS 0x16300000
69#define MSM_GSBI5_PHYS 0x16400000
70#define MSM_GSBI6_PHYS 0x16500000
71#define MSM_GSBI7_PHYS 0x16600000
72#define MSM_GSBI8_PHYS 0x1A000000
73#define MSM_GSBI9_PHYS 0x1A100000
74#define MSM_GSBI10_PHYS 0x1A200000
75#define MSM_GSBI11_PHYS 0x12440000
76#define MSM_GSBI12_PHYS 0x12480000
77
78#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
79#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053080#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070081#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053082#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070083
84/* GSBI QUP devices */
85#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
86#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
87#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
88#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
89#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
90#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
91#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
92#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
93#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
94#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
95#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
96#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
97#define MSM_QUP_SIZE SZ_4K
98
99#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
100#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
101#define MSM_PMIC_SSBI_SIZE SZ_4K
102
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700103#define MSM8960_HSUSB_PHYS 0x12500000
104#define MSM8960_HSUSB_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530105#define MSM8960_RPM_MASTER_STATS_BASE 0x10BB00
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700106
Anji Jonnalae84292b2012-09-21 13:34:44 +0530107#define MSM8960_PC_CNTR_PHYS (MSM8960_IMEM_PHYS + 0x664)
108#define MSM8960_PC_CNTR_SIZE 0x40
109
110static struct resource msm8960_resources_pccntr[] = {
111 {
112 .start = MSM8960_PC_CNTR_PHYS,
113 .end = MSM8960_PC_CNTR_PHYS + MSM8960_PC_CNTR_SIZE,
114 .flags = IORESOURCE_MEM,
115 },
116};
117
118struct platform_device msm8960_pc_cntr = {
119 .name = "pc-cntr",
120 .id = -1,
121 .num_resources = ARRAY_SIZE(msm8960_resources_pccntr),
122 .resource = msm8960_resources_pccntr,
123};
124
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125static struct resource resources_otg[] = {
126 {
127 .start = MSM8960_HSUSB_PHYS,
128 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
129 .flags = IORESOURCE_MEM,
130 },
131 {
132 .start = USB1_HS_IRQ,
133 .end = USB1_HS_IRQ,
134 .flags = IORESOURCE_IRQ,
135 },
136};
137
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700138struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139 .name = "msm_otg",
140 .id = -1,
141 .num_resources = ARRAY_SIZE(resources_otg),
142 .resource = resources_otg,
143 .dev = {
144 .coherent_dma_mask = 0xffffffff,
145 },
146};
147
148static struct resource resources_hsusb[] = {
149 {
150 .start = MSM8960_HSUSB_PHYS,
151 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
152 .flags = IORESOURCE_MEM,
153 },
154 {
155 .start = USB1_HS_IRQ,
156 .end = USB1_HS_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159};
160
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700161struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162 .name = "msm_hsusb",
163 .id = -1,
164 .num_resources = ARRAY_SIZE(resources_hsusb),
165 .resource = resources_hsusb,
166 .dev = {
167 .coherent_dma_mask = 0xffffffff,
168 },
169};
170
171static struct resource resources_hsusb_host[] = {
172 {
173 .start = MSM8960_HSUSB_PHYS,
174 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
175 .flags = IORESOURCE_MEM,
176 },
177 {
178 .start = USB1_HS_IRQ,
179 .end = USB1_HS_IRQ,
180 .flags = IORESOURCE_IRQ,
181 },
182};
183
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530184static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185struct platform_device msm_device_hsusb_host = {
186 .name = "msm_hsusb_host",
187 .id = -1,
188 .num_resources = ARRAY_SIZE(resources_hsusb_host),
189 .resource = resources_hsusb_host,
190 .dev = {
191 .dma_mask = &dma_mask,
192 .coherent_dma_mask = 0xffffffff,
193 },
194};
195
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530196static struct resource resources_hsic_host[] = {
197 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700198 .start = 0x12520000,
199 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530200 .flags = IORESOURCE_MEM,
201 },
202 {
203 .start = USB_HSIC_IRQ,
204 .end = USB_HSIC_IRQ,
205 .flags = IORESOURCE_IRQ,
206 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800207 {
208 .start = MSM_GPIO_TO_INT(69),
209 .end = MSM_GPIO_TO_INT(69),
210 .name = "peripheral_status_irq",
211 .flags = IORESOURCE_IRQ,
212 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530213};
214
215struct platform_device msm_device_hsic_host = {
216 .name = "msm_hsic_host",
217 .id = -1,
218 .num_resources = ARRAY_SIZE(resources_hsic_host),
219 .resource = resources_hsic_host,
220 .dev = {
221 .dma_mask = &dma_mask,
222 .coherent_dma_mask = DMA_BIT_MASK(32),
223 },
224};
225
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700226struct platform_device msm8960_device_acpuclk = {
227 .name = "acpuclk-8960",
228 .id = -1,
229};
230
Patrick Daly6578e0c2012-07-19 18:50:02 -0700231struct platform_device msm8960ab_device_acpuclk = {
232 .name = "acpuclk-8960ab",
233 .id = -1,
234};
235
Mona Hossain11c03ac2011-10-26 12:42:10 -0700236#define SHARED_IMEM_TZ_BASE 0x2a03f720
237static struct resource tzlog_resources[] = {
238 {
239 .start = SHARED_IMEM_TZ_BASE,
240 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
241 .flags = IORESOURCE_MEM,
242 },
243};
244
245struct platform_device msm_device_tz_log = {
246 .name = "tz_log",
247 .id = 0,
248 .num_resources = ARRAY_SIZE(tzlog_resources),
249 .resource = tzlog_resources,
250};
251
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700252static struct resource resources_uart_gsbi2[] = {
253 {
254 .start = MSM8960_GSBI2_UARTDM_IRQ,
255 .end = MSM8960_GSBI2_UARTDM_IRQ,
256 .flags = IORESOURCE_IRQ,
257 },
258 {
259 .start = MSM_UART2DM_PHYS,
260 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
261 .name = "uartdm_resource",
262 .flags = IORESOURCE_MEM,
263 },
264 {
265 .start = MSM_GSBI2_PHYS,
266 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
267 .name = "gsbi_resource",
268 .flags = IORESOURCE_MEM,
269 },
270};
271
272struct platform_device msm8960_device_uart_gsbi2 = {
273 .name = "msm_serial_hsl",
274 .id = 0,
275 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
276 .resource = resources_uart_gsbi2,
277};
Mayank Rana9f51f582011-08-04 18:35:59 +0530278/* GSBI 6 used into UARTDM Mode */
279static struct resource msm_uart_dm6_resources[] = {
280 {
281 .start = MSM_UART6DM_PHYS,
282 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
283 .name = "uartdm_resource",
284 .flags = IORESOURCE_MEM,
285 },
286 {
287 .start = GSBI6_UARTDM_IRQ,
288 .end = GSBI6_UARTDM_IRQ,
289 .flags = IORESOURCE_IRQ,
290 },
291 {
292 .start = MSM_GSBI6_PHYS,
293 .end = MSM_GSBI6_PHYS + 4 - 1,
294 .name = "gsbi_resource",
295 .flags = IORESOURCE_MEM,
296 },
297 {
298 .start = DMOV_HSUART_GSBI6_TX_CHAN,
299 .end = DMOV_HSUART_GSBI6_RX_CHAN,
300 .name = "uartdm_channels",
301 .flags = IORESOURCE_DMA,
302 },
303 {
304 .start = DMOV_HSUART_GSBI6_TX_CRCI,
305 .end = DMOV_HSUART_GSBI6_RX_CRCI,
306 .name = "uartdm_crci",
307 .flags = IORESOURCE_DMA,
308 },
309};
310static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
311struct platform_device msm_device_uart_dm6 = {
312 .name = "msm_serial_hs",
313 .id = 0,
314 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
315 .resource = msm_uart_dm6_resources,
316 .dev = {
317 .dma_mask = &msm_uart_dm6_dma_mask,
318 .coherent_dma_mask = DMA_BIT_MASK(32),
319 },
320};
Mayank Rana1f02d952012-07-04 19:11:20 +0530321
322/* GSBI 8 used into UARTDM Mode */
323static struct resource msm_uart_dm8_resources[] = {
324 {
325 .start = MSM_UART8DM_PHYS,
326 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
327 .name = "uartdm_resource",
328 .flags = IORESOURCE_MEM,
329 },
330 {
331 .start = GSBI8_UARTDM_IRQ,
332 .end = GSBI8_UARTDM_IRQ,
333 .flags = IORESOURCE_IRQ,
334 },
335 {
336 .start = MSM_GSBI8_PHYS,
337 .end = MSM_GSBI8_PHYS + 4 - 1,
338 .name = "gsbi_resource",
339 .flags = IORESOURCE_MEM,
340 },
341 {
342 .start = DMOV_HSUART_GSBI8_TX_CHAN,
343 .end = DMOV_HSUART_GSBI8_RX_CHAN,
344 .name = "uartdm_channels",
345 .flags = IORESOURCE_DMA,
346 },
347 {
348 .start = DMOV_HSUART_GSBI8_TX_CRCI,
349 .end = DMOV_HSUART_GSBI8_RX_CRCI,
350 .name = "uartdm_crci",
351 .flags = IORESOURCE_DMA,
352 },
353};
354
355static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
356struct platform_device msm_device_uart_dm8 = {
357 .name = "msm_serial_hs",
358 .id = 2,
359 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
360 .resource = msm_uart_dm8_resources,
361 .dev = {
362 .dma_mask = &msm_uart_dm8_dma_mask,
363 .coherent_dma_mask = DMA_BIT_MASK(32),
364 },
365};
366
Mayank Ranae009c922012-03-22 03:02:06 +0530367/*
368 * GSBI 9 used into UARTDM Mode
369 * For 8960 Fusion 2.2 Primary IPC
370 */
371static struct resource msm_uart_dm9_resources[] = {
372 {
373 .start = MSM_UART9DM_PHYS,
374 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
375 .name = "uartdm_resource",
376 .flags = IORESOURCE_MEM,
377 },
378 {
379 .start = GSBI9_UARTDM_IRQ,
380 .end = GSBI9_UARTDM_IRQ,
381 .flags = IORESOURCE_IRQ,
382 },
383 {
384 .start = MSM_GSBI9_PHYS,
385 .end = MSM_GSBI9_PHYS + 4 - 1,
386 .name = "gsbi_resource",
387 .flags = IORESOURCE_MEM,
388 },
389 {
390 .start = DMOV_HSUART_GSBI9_TX_CHAN,
391 .end = DMOV_HSUART_GSBI9_RX_CHAN,
392 .name = "uartdm_channels",
393 .flags = IORESOURCE_DMA,
394 },
395 {
396 .start = DMOV_HSUART_GSBI9_TX_CRCI,
397 .end = DMOV_HSUART_GSBI9_RX_CRCI,
398 .name = "uartdm_crci",
399 .flags = IORESOURCE_DMA,
400 },
401};
402static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
403struct platform_device msm_device_uart_dm9 = {
404 .name = "msm_serial_hs",
405 .id = 1,
406 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
407 .resource = msm_uart_dm9_resources,
408 .dev = {
409 .dma_mask = &msm_uart_dm9_dma_mask,
410 .coherent_dma_mask = DMA_BIT_MASK(32),
411 },
412};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700413
414static struct resource resources_uart_gsbi5[] = {
415 {
416 .start = GSBI5_UARTDM_IRQ,
417 .end = GSBI5_UARTDM_IRQ,
418 .flags = IORESOURCE_IRQ,
419 },
420 {
421 .start = MSM_UART5DM_PHYS,
422 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
423 .name = "uartdm_resource",
424 .flags = IORESOURCE_MEM,
425 },
426 {
427 .start = MSM_GSBI5_PHYS,
428 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
429 .name = "gsbi_resource",
430 .flags = IORESOURCE_MEM,
431 },
432};
433
434struct platform_device msm8960_device_uart_gsbi5 = {
435 .name = "msm_serial_hsl",
436 .id = 0,
437 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
438 .resource = resources_uart_gsbi5,
439};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700440
441static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
442 .line = 0,
443};
444
445static struct resource resources_uart_gsbi8[] = {
446 {
447 .start = GSBI8_UARTDM_IRQ,
448 .end = GSBI8_UARTDM_IRQ,
449 .flags = IORESOURCE_IRQ,
450 },
451 {
452 .start = MSM_UART8DM_PHYS,
453 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
454 .name = "uartdm_resource",
455 .flags = IORESOURCE_MEM,
456 },
457 {
458 .start = MSM_GSBI8_PHYS,
459 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
460 .name = "gsbi_resource",
461 .flags = IORESOURCE_MEM,
462 },
463};
464
465struct platform_device msm8960_device_uart_gsbi8 = {
466 .name = "msm_serial_hsl",
467 .id = 1,
468 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
469 .resource = resources_uart_gsbi8,
470 .dev.platform_data = &uart_gsbi8_pdata,
471};
472
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700473/* MSM Video core device */
474#ifdef CONFIG_MSM_BUS_SCALING
475static struct msm_bus_vectors vidc_init_vectors[] = {
476 {
477 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
478 .dst = MSM_BUS_SLAVE_EBI_CH0,
479 .ab = 0,
480 .ib = 0,
481 },
482 {
483 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
484 .dst = MSM_BUS_SLAVE_EBI_CH0,
485 .ab = 0,
486 .ib = 0,
487 },
488 {
489 .src = MSM_BUS_MASTER_AMPSS_M0,
490 .dst = MSM_BUS_SLAVE_EBI_CH0,
491 .ab = 0,
492 .ib = 0,
493 },
494 {
495 .src = MSM_BUS_MASTER_AMPSS_M0,
496 .dst = MSM_BUS_SLAVE_EBI_CH0,
497 .ab = 0,
498 .ib = 0,
499 },
500};
501static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
502 {
503 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
504 .dst = MSM_BUS_SLAVE_EBI_CH0,
505 .ab = 54525952,
506 .ib = 436207616,
507 },
508 {
509 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
510 .dst = MSM_BUS_SLAVE_EBI_CH0,
511 .ab = 72351744,
512 .ib = 289406976,
513 },
514 {
515 .src = MSM_BUS_MASTER_AMPSS_M0,
516 .dst = MSM_BUS_SLAVE_EBI_CH0,
517 .ab = 500000,
518 .ib = 1000000,
519 },
520 {
521 .src = MSM_BUS_MASTER_AMPSS_M0,
522 .dst = MSM_BUS_SLAVE_EBI_CH0,
523 .ab = 500000,
524 .ib = 1000000,
525 },
526};
527static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
528 {
529 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 40894464,
532 .ib = 327155712,
533 },
534 {
535 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
536 .dst = MSM_BUS_SLAVE_EBI_CH0,
537 .ab = 48234496,
538 .ib = 192937984,
539 },
540 {
541 .src = MSM_BUS_MASTER_AMPSS_M0,
542 .dst = MSM_BUS_SLAVE_EBI_CH0,
543 .ab = 500000,
544 .ib = 2000000,
545 },
546 {
547 .src = MSM_BUS_MASTER_AMPSS_M0,
548 .dst = MSM_BUS_SLAVE_EBI_CH0,
549 .ab = 500000,
550 .ib = 2000000,
551 },
552};
553static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
554 {
555 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
556 .dst = MSM_BUS_SLAVE_EBI_CH0,
557 .ab = 163577856,
558 .ib = 1308622848,
559 },
560 {
561 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
562 .dst = MSM_BUS_SLAVE_EBI_CH0,
563 .ab = 219152384,
564 .ib = 876609536,
565 },
566 {
567 .src = MSM_BUS_MASTER_AMPSS_M0,
568 .dst = MSM_BUS_SLAVE_EBI_CH0,
569 .ab = 1750000,
570 .ib = 3500000,
571 },
572 {
573 .src = MSM_BUS_MASTER_AMPSS_M0,
574 .dst = MSM_BUS_SLAVE_EBI_CH0,
575 .ab = 1750000,
576 .ib = 3500000,
577 },
578};
579static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
580 {
581 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
582 .dst = MSM_BUS_SLAVE_EBI_CH0,
583 .ab = 121634816,
584 .ib = 973078528,
585 },
586 {
587 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
588 .dst = MSM_BUS_SLAVE_EBI_CH0,
589 .ab = 155189248,
590 .ib = 620756992,
591 },
592 {
593 .src = MSM_BUS_MASTER_AMPSS_M0,
594 .dst = MSM_BUS_SLAVE_EBI_CH0,
595 .ab = 1750000,
596 .ib = 7000000,
597 },
598 {
599 .src = MSM_BUS_MASTER_AMPSS_M0,
600 .dst = MSM_BUS_SLAVE_EBI_CH0,
601 .ab = 1750000,
602 .ib = 7000000,
603 },
604};
605static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
606 {
607 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
608 .dst = MSM_BUS_SLAVE_EBI_CH0,
609 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700610 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700611 },
612 {
613 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
614 .dst = MSM_BUS_SLAVE_EBI_CH0,
615 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700616 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617 },
618 {
619 .src = MSM_BUS_MASTER_AMPSS_M0,
620 .dst = MSM_BUS_SLAVE_EBI_CH0,
621 .ab = 2500000,
622 .ib = 5000000,
623 },
624 {
625 .src = MSM_BUS_MASTER_AMPSS_M0,
626 .dst = MSM_BUS_SLAVE_EBI_CH0,
627 .ab = 2500000,
628 .ib = 5000000,
629 },
630};
631static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
632 {
633 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
634 .dst = MSM_BUS_SLAVE_EBI_CH0,
635 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700636 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700637 },
638 {
639 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
640 .dst = MSM_BUS_SLAVE_EBI_CH0,
641 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700642 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700643 },
644 {
645 .src = MSM_BUS_MASTER_AMPSS_M0,
646 .dst = MSM_BUS_SLAVE_EBI_CH0,
647 .ab = 2500000,
648 .ib = 700000000,
649 },
650 {
651 .src = MSM_BUS_MASTER_AMPSS_M0,
652 .dst = MSM_BUS_SLAVE_EBI_CH0,
653 .ab = 2500000,
654 .ib = 10000000,
655 },
656};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700657static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
658 {
659 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
660 .dst = MSM_BUS_SLAVE_EBI_CH0,
661 .ab = 222298112,
662 .ib = 3522000000U,
663 },
664 {
665 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
666 .dst = MSM_BUS_SLAVE_EBI_CH0,
667 .ab = 330301440,
668 .ib = 3522000000U,
669 },
670 {
671 .src = MSM_BUS_MASTER_AMPSS_M0,
672 .dst = MSM_BUS_SLAVE_EBI_CH0,
673 .ab = 2500000,
674 .ib = 700000000,
675 },
676 {
677 .src = MSM_BUS_MASTER_AMPSS_M0,
678 .dst = MSM_BUS_SLAVE_EBI_CH0,
679 .ab = 2500000,
680 .ib = 10000000,
681 },
682};
683static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
684 {
685 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
686 .dst = MSM_BUS_SLAVE_EBI_CH0,
687 .ab = 222298112,
688 .ib = 3522000000U,
689 },
690 {
691 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
692 .dst = MSM_BUS_SLAVE_EBI_CH0,
693 .ab = 330301440,
694 .ib = 3522000000U,
695 },
696 {
697 .src = MSM_BUS_MASTER_AMPSS_M0,
698 .dst = MSM_BUS_SLAVE_EBI_CH0,
699 .ab = 2500000,
700 .ib = 700000000,
701 },
702 {
703 .src = MSM_BUS_MASTER_AMPSS_M0,
704 .dst = MSM_BUS_SLAVE_EBI_CH0,
705 .ab = 2500000,
706 .ib = 10000000,
707 },
708};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700709
710static struct msm_bus_paths vidc_bus_client_config[] = {
711 {
712 ARRAY_SIZE(vidc_init_vectors),
713 vidc_init_vectors,
714 },
715 {
716 ARRAY_SIZE(vidc_venc_vga_vectors),
717 vidc_venc_vga_vectors,
718 },
719 {
720 ARRAY_SIZE(vidc_vdec_vga_vectors),
721 vidc_vdec_vga_vectors,
722 },
723 {
724 ARRAY_SIZE(vidc_venc_720p_vectors),
725 vidc_venc_720p_vectors,
726 },
727 {
728 ARRAY_SIZE(vidc_vdec_720p_vectors),
729 vidc_vdec_720p_vectors,
730 },
731 {
732 ARRAY_SIZE(vidc_venc_1080p_vectors),
733 vidc_venc_1080p_vectors,
734 },
735 {
736 ARRAY_SIZE(vidc_vdec_1080p_vectors),
737 vidc_vdec_1080p_vectors,
738 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700739 {
740 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
Arun Menond4837f62012-08-20 15:25:50 -0700741 vidc_venc_1080p_turbo_vectors,
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700742 },
743 {
744 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
745 vidc_vdec_1080p_turbo_vectors,
746 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700747};
748
749static struct msm_bus_scale_pdata vidc_bus_client_data = {
750 vidc_bus_client_config,
751 ARRAY_SIZE(vidc_bus_client_config),
752 .name = "vidc",
753};
Arun Menond4837f62012-08-20 15:25:50 -0700754
755static struct msm_bus_vectors vidc_pro_init_vectors[] = {
756 {
757 .src = MSM_BUS_MASTER_VIDEO_ENC,
758 .dst = MSM_BUS_SLAVE_EBI_CH0,
759 .ab = 0,
760 .ib = 0,
761 },
762 {
763 .src = MSM_BUS_MASTER_VIDEO_DEC,
764 .dst = MSM_BUS_SLAVE_EBI_CH0,
765 .ab = 0,
766 .ib = 0,
767 },
768 {
769 .src = MSM_BUS_MASTER_AMPSS_M0,
770 .dst = MSM_BUS_SLAVE_EBI_CH0,
771 .ab = 0,
772 .ib = 0,
773 },
774 {
775 .src = MSM_BUS_MASTER_AMPSS_M0,
776 .dst = MSM_BUS_SLAVE_EBI_CH0,
777 .ab = 0,
778 .ib = 0,
779 },
780};
781static struct msm_bus_vectors vidc_pro_venc_vga_vectors[] = {
782 {
783 .src = MSM_BUS_MASTER_VIDEO_ENC,
784 .dst = MSM_BUS_SLAVE_EBI_CH0,
785 .ab = 54525952,
786 .ib = 436207616,
787 },
788 {
789 .src = MSM_BUS_MASTER_VIDEO_DEC,
790 .dst = MSM_BUS_SLAVE_EBI_CH0,
791 .ab = 72351744,
792 .ib = 289406976,
793 },
794 {
795 .src = MSM_BUS_MASTER_AMPSS_M0,
796 .dst = MSM_BUS_SLAVE_EBI_CH0,
797 .ab = 500000,
798 .ib = 1000000,
799 },
800 {
801 .src = MSM_BUS_MASTER_AMPSS_M0,
802 .dst = MSM_BUS_SLAVE_EBI_CH0,
803 .ab = 500000,
804 .ib = 1000000,
805 },
806};
807static struct msm_bus_vectors vidc_pro_vdec_vga_vectors[] = {
808 {
809 .src = MSM_BUS_MASTER_VIDEO_ENC,
810 .dst = MSM_BUS_SLAVE_EBI_CH0,
811 .ab = 40894464,
812 .ib = 327155712,
813 },
814 {
815 .src = MSM_BUS_MASTER_VIDEO_DEC,
816 .dst = MSM_BUS_SLAVE_EBI_CH0,
817 .ab = 48234496,
818 .ib = 192937984,
819 },
820 {
821 .src = MSM_BUS_MASTER_AMPSS_M0,
822 .dst = MSM_BUS_SLAVE_EBI_CH0,
823 .ab = 500000,
824 .ib = 2000000,
825 },
826 {
827 .src = MSM_BUS_MASTER_AMPSS_M0,
828 .dst = MSM_BUS_SLAVE_EBI_CH0,
829 .ab = 500000,
830 .ib = 2000000,
831 },
832};
833static struct msm_bus_vectors vidc_pro_venc_720p_vectors[] = {
834 {
835 .src = MSM_BUS_MASTER_VIDEO_ENC,
836 .dst = MSM_BUS_SLAVE_EBI_CH0,
837 .ab = 163577856,
838 .ib = 1308622848,
839 },
840 {
841 .src = MSM_BUS_MASTER_VIDEO_DEC,
842 .dst = MSM_BUS_SLAVE_EBI_CH0,
843 .ab = 219152384,
844 .ib = 876609536,
845 },
846 {
847 .src = MSM_BUS_MASTER_AMPSS_M0,
848 .dst = MSM_BUS_SLAVE_EBI_CH0,
849 .ab = 1750000,
850 .ib = 3500000,
851 },
852 {
853 .src = MSM_BUS_MASTER_AMPSS_M0,
854 .dst = MSM_BUS_SLAVE_EBI_CH0,
855 .ab = 1750000,
856 .ib = 3500000,
857 },
858};
859static struct msm_bus_vectors vidc_pro_vdec_720p_vectors[] = {
860 {
861 .src = MSM_BUS_MASTER_VIDEO_ENC,
862 .dst = MSM_BUS_SLAVE_EBI_CH0,
863 .ab = 121634816,
864 .ib = 973078528,
865 },
866 {
867 .src = MSM_BUS_MASTER_VIDEO_DEC,
868 .dst = MSM_BUS_SLAVE_EBI_CH0,
869 .ab = 155189248,
870 .ib = 620756992,
871 },
872 {
873 .src = MSM_BUS_MASTER_AMPSS_M0,
874 .dst = MSM_BUS_SLAVE_EBI_CH0,
875 .ab = 1750000,
876 .ib = 7000000,
877 },
878 {
879 .src = MSM_BUS_MASTER_AMPSS_M0,
880 .dst = MSM_BUS_SLAVE_EBI_CH0,
881 .ab = 1750000,
882 .ib = 7000000,
883 },
884};
885static struct msm_bus_vectors vidc_pro_venc_1080p_vectors[] = {
886 {
887 .src = MSM_BUS_MASTER_VIDEO_ENC,
888 .dst = MSM_BUS_SLAVE_EBI_CH0,
889 .ab = 372244480,
890 .ib = 2560000000U,
891 },
892 {
893 .src = MSM_BUS_MASTER_VIDEO_DEC,
894 .dst = MSM_BUS_SLAVE_EBI_CH0,
895 .ab = 501219328,
896 .ib = 2560000000U,
897 },
898 {
899 .src = MSM_BUS_MASTER_AMPSS_M0,
900 .dst = MSM_BUS_SLAVE_EBI_CH0,
901 .ab = 2500000,
902 .ib = 5000000,
903 },
904 {
905 .src = MSM_BUS_MASTER_AMPSS_M0,
906 .dst = MSM_BUS_SLAVE_EBI_CH0,
907 .ab = 2500000,
908 .ib = 5000000,
909 },
910};
911static struct msm_bus_vectors vidc_pro_vdec_1080p_vectors[] = {
912 {
913 .src = MSM_BUS_MASTER_VIDEO_ENC,
914 .dst = MSM_BUS_SLAVE_EBI_CH0,
915 .ab = 222298112,
916 .ib = 2560000000U,
917 },
918 {
919 .src = MSM_BUS_MASTER_VIDEO_DEC,
920 .dst = MSM_BUS_SLAVE_EBI_CH0,
921 .ab = 330301440,
922 .ib = 2560000000U,
923 },
924 {
925 .src = MSM_BUS_MASTER_AMPSS_M0,
926 .dst = MSM_BUS_SLAVE_EBI_CH0,
927 .ab = 2500000,
928 .ib = 700000000,
929 },
930 {
931 .src = MSM_BUS_MASTER_AMPSS_M0,
932 .dst = MSM_BUS_SLAVE_EBI_CH0,
933 .ab = 2500000,
934 .ib = 10000000,
935 },
936};
937static struct msm_bus_vectors vidc_pro_venc_1080p_turbo_vectors[] = {
938 {
939 .src = MSM_BUS_MASTER_VIDEO_ENC,
940 .dst = MSM_BUS_SLAVE_EBI_CH0,
941 .ab = 222298112,
942 .ib = 3522000000U,
943 },
944 {
945 .src = MSM_BUS_MASTER_VIDEO_DEC,
946 .dst = MSM_BUS_SLAVE_EBI_CH0,
947 .ab = 330301440,
948 .ib = 3522000000U,
949 },
950 {
951 .src = MSM_BUS_MASTER_AMPSS_M0,
952 .dst = MSM_BUS_SLAVE_EBI_CH0,
953 .ab = 2500000,
954 .ib = 700000000,
955 },
956 {
957 .src = MSM_BUS_MASTER_AMPSS_M0,
958 .dst = MSM_BUS_SLAVE_EBI_CH0,
959 .ab = 2500000,
960 .ib = 10000000,
961 },
962};
963static struct msm_bus_vectors vidc_pro_vdec_1080p_turbo_vectors[] = {
964 {
965 .src = MSM_BUS_MASTER_VIDEO_ENC,
966 .dst = MSM_BUS_SLAVE_EBI_CH0,
967 .ab = 222298112,
968 .ib = 3522000000U,
969 },
970 {
971 .src = MSM_BUS_MASTER_VIDEO_DEC,
972 .dst = MSM_BUS_SLAVE_EBI_CH0,
973 .ab = 330301440,
974 .ib = 3522000000U,
975 },
976 {
977 .src = MSM_BUS_MASTER_AMPSS_M0,
978 .dst = MSM_BUS_SLAVE_EBI_CH0,
979 .ab = 2500000,
980 .ib = 700000000,
981 },
982 {
983 .src = MSM_BUS_MASTER_AMPSS_M0,
984 .dst = MSM_BUS_SLAVE_EBI_CH0,
985 .ab = 2500000,
986 .ib = 10000000,
987 },
988};
989
990static struct msm_bus_paths vidc_pro_bus_client_config[] = {
991 {
992 ARRAY_SIZE(vidc_pro_init_vectors),
993 vidc_pro_init_vectors,
994 },
995 {
996 ARRAY_SIZE(vidc_pro_venc_vga_vectors),
997 vidc_pro_venc_vga_vectors,
998 },
999 {
1000 ARRAY_SIZE(vidc_pro_vdec_vga_vectors),
1001 vidc_pro_vdec_vga_vectors,
1002 },
1003 {
1004 ARRAY_SIZE(vidc_pro_venc_720p_vectors),
1005 vidc_pro_venc_720p_vectors,
1006 },
1007 {
1008 ARRAY_SIZE(vidc_pro_vdec_720p_vectors),
1009 vidc_pro_vdec_720p_vectors,
1010 },
1011 {
1012 ARRAY_SIZE(vidc_pro_venc_1080p_vectors),
1013 vidc_pro_venc_1080p_vectors,
1014 },
1015 {
1016 ARRAY_SIZE(vidc_pro_vdec_1080p_vectors),
1017 vidc_pro_vdec_1080p_vectors,
1018 },
1019 {
1020 ARRAY_SIZE(vidc_pro_venc_1080p_turbo_vectors),
1021 vidc_pro_venc_1080p_turbo_vectors,
1022 },
1023 {
1024 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1025 vidc_pro_vdec_1080p_turbo_vectors,
1026 },
1027};
1028
1029static struct msm_bus_scale_pdata vidc_pro_bus_client_data = {
1030 vidc_pro_bus_client_config,
1031 ARRAY_SIZE(vidc_bus_client_config),
1032 .name = "vidc",
1033};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001034#endif
1035
Mona Hossain9c430e32011-07-27 11:04:47 -07001036#ifdef CONFIG_HW_RANDOM_MSM
1037/* PRNG device */
1038#define MSM_PRNG_PHYS 0x1A500000
1039static struct resource rng_resources = {
1040 .flags = IORESOURCE_MEM,
1041 .start = MSM_PRNG_PHYS,
1042 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1043};
1044
1045struct platform_device msm_device_rng = {
1046 .name = "msm_rng",
1047 .id = 0,
1048 .num_resources = 1,
1049 .resource = &rng_resources,
1050};
1051#endif
1052
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001053#define MSM_VIDC_BASE_PHYS 0x04400000
1054#define MSM_VIDC_BASE_SIZE 0x00100000
1055
1056static struct resource msm_device_vidc_resources[] = {
1057 {
1058 .start = MSM_VIDC_BASE_PHYS,
1059 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1060 .flags = IORESOURCE_MEM,
1061 },
1062 {
1063 .start = VCODEC_IRQ,
1064 .end = VCODEC_IRQ,
1065 .flags = IORESOURCE_IRQ,
1066 },
1067};
1068
1069struct msm_vidc_platform_data vidc_platform_data = {
1070#ifdef CONFIG_MSM_BUS_SCALING
1071 .vidc_bus_client_pdata = &vidc_bus_client_data,
1072#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07001073#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -08001074 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001075 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -07001076 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001077#else
Deepak Kotur12301a72011-11-09 18:30:29 -08001078 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001079 .enable_ion = 0,
1080#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08001081 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301082 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001083 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301084 .fw_addr = 0x9fe00000,
Deepak Verma587c98e2013-02-01 22:47:49 +05301085 .enable_sec_metadata = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001086};
1087
1088struct platform_device msm_device_vidc = {
1089 .name = "msm_vidc",
1090 .id = 0,
1091 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
1092 .resource = msm_device_vidc_resources,
1093 .dev = {
1094 .platform_data = &vidc_platform_data,
1095 },
1096};
1097
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001098#define MSM_SDC1_BASE 0x12400000
1099#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1100#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1101#define MSM_SDC2_BASE 0x12140000
1102#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1103#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001104#define MSM_SDC3_BASE 0x12180000
1105#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1106#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1107#define MSM_SDC4_BASE 0x121C0000
1108#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1109#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1110#define MSM_SDC5_BASE 0x12200000
1111#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1112#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1113
1114static struct resource resources_sdc1[] = {
1115 {
1116 .name = "core_mem",
1117 .flags = IORESOURCE_MEM,
1118 .start = MSM_SDC1_BASE,
1119 .end = MSM_SDC1_DML_BASE - 1,
1120 },
1121 {
1122 .name = "core_irq",
1123 .flags = IORESOURCE_IRQ,
1124 .start = SDC1_IRQ_0,
1125 .end = SDC1_IRQ_0
1126 },
1127#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1128 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301129 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001130 .start = MSM_SDC1_DML_BASE,
1131 .end = MSM_SDC1_BAM_BASE - 1,
1132 .flags = IORESOURCE_MEM,
1133 },
1134 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301135 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001136 .start = MSM_SDC1_BAM_BASE,
1137 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1138 .flags = IORESOURCE_MEM,
1139 },
1140 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301141 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001142 .start = SDC1_BAM_IRQ,
1143 .end = SDC1_BAM_IRQ,
1144 .flags = IORESOURCE_IRQ,
1145 },
1146#endif
1147};
1148
1149static struct resource resources_sdc2[] = {
1150 {
1151 .name = "core_mem",
1152 .flags = IORESOURCE_MEM,
1153 .start = MSM_SDC2_BASE,
1154 .end = MSM_SDC2_DML_BASE - 1,
1155 },
1156 {
1157 .name = "core_irq",
1158 .flags = IORESOURCE_IRQ,
1159 .start = SDC2_IRQ_0,
1160 .end = SDC2_IRQ_0
1161 },
1162#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1163 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301164 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001165 .start = MSM_SDC2_DML_BASE,
1166 .end = MSM_SDC2_BAM_BASE - 1,
1167 .flags = IORESOURCE_MEM,
1168 },
1169 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301170 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001171 .start = MSM_SDC2_BAM_BASE,
1172 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1173 .flags = IORESOURCE_MEM,
1174 },
1175 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301176 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001177 .start = SDC2_BAM_IRQ,
1178 .end = SDC2_BAM_IRQ,
1179 .flags = IORESOURCE_IRQ,
1180 },
1181#endif
1182};
1183
1184static struct resource resources_sdc3[] = {
1185 {
1186 .name = "core_mem",
1187 .flags = IORESOURCE_MEM,
1188 .start = MSM_SDC3_BASE,
1189 .end = MSM_SDC3_DML_BASE - 1,
1190 },
1191 {
1192 .name = "core_irq",
1193 .flags = IORESOURCE_IRQ,
1194 .start = SDC3_IRQ_0,
1195 .end = SDC3_IRQ_0
1196 },
1197#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1198 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301199 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001200 .start = MSM_SDC3_DML_BASE,
1201 .end = MSM_SDC3_BAM_BASE - 1,
1202 .flags = IORESOURCE_MEM,
1203 },
1204 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301205 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001206 .start = MSM_SDC3_BAM_BASE,
1207 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1208 .flags = IORESOURCE_MEM,
1209 },
1210 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301211 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001212 .start = SDC3_BAM_IRQ,
1213 .end = SDC3_BAM_IRQ,
1214 .flags = IORESOURCE_IRQ,
1215 },
1216#endif
1217};
1218
1219static struct resource resources_sdc4[] = {
1220 {
1221 .name = "core_mem",
1222 .flags = IORESOURCE_MEM,
1223 .start = MSM_SDC4_BASE,
1224 .end = MSM_SDC4_DML_BASE - 1,
1225 },
1226 {
1227 .name = "core_irq",
1228 .flags = IORESOURCE_IRQ,
1229 .start = SDC4_IRQ_0,
1230 .end = SDC4_IRQ_0
1231 },
1232#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1233 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301234 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001235 .start = MSM_SDC4_DML_BASE,
1236 .end = MSM_SDC4_BAM_BASE - 1,
1237 .flags = IORESOURCE_MEM,
1238 },
1239 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301240 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001241 .start = MSM_SDC4_BAM_BASE,
1242 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1243 .flags = IORESOURCE_MEM,
1244 },
1245 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301246 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001247 .start = SDC4_BAM_IRQ,
1248 .end = SDC4_BAM_IRQ,
1249 .flags = IORESOURCE_IRQ,
1250 },
1251#endif
1252};
1253
1254static struct resource resources_sdc5[] = {
1255 {
1256 .name = "core_mem",
1257 .flags = IORESOURCE_MEM,
1258 .start = MSM_SDC5_BASE,
1259 .end = MSM_SDC5_DML_BASE - 1,
1260 },
1261 {
1262 .name = "core_irq",
1263 .flags = IORESOURCE_IRQ,
1264 .start = SDC5_IRQ_0,
1265 .end = SDC5_IRQ_0
1266 },
1267#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1268 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301269 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001270 .start = MSM_SDC5_DML_BASE,
1271 .end = MSM_SDC5_BAM_BASE - 1,
1272 .flags = IORESOURCE_MEM,
1273 },
1274 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301275 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001276 .start = MSM_SDC5_BAM_BASE,
1277 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1278 .flags = IORESOURCE_MEM,
1279 },
1280 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301281 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001282 .start = SDC5_BAM_IRQ,
1283 .end = SDC5_BAM_IRQ,
1284 .flags = IORESOURCE_IRQ,
1285 },
1286#endif
1287};
1288
1289struct platform_device msm_device_sdc1 = {
1290 .name = "msm_sdcc",
1291 .id = 1,
1292 .num_resources = ARRAY_SIZE(resources_sdc1),
1293 .resource = resources_sdc1,
1294 .dev = {
1295 .coherent_dma_mask = 0xffffffff,
1296 },
1297};
1298
1299struct platform_device msm_device_sdc2 = {
1300 .name = "msm_sdcc",
1301 .id = 2,
1302 .num_resources = ARRAY_SIZE(resources_sdc2),
1303 .resource = resources_sdc2,
1304 .dev = {
1305 .coherent_dma_mask = 0xffffffff,
1306 },
1307};
1308
1309struct platform_device msm_device_sdc3 = {
1310 .name = "msm_sdcc",
1311 .id = 3,
1312 .num_resources = ARRAY_SIZE(resources_sdc3),
1313 .resource = resources_sdc3,
1314 .dev = {
1315 .coherent_dma_mask = 0xffffffff,
1316 },
1317};
1318
1319struct platform_device msm_device_sdc4 = {
1320 .name = "msm_sdcc",
1321 .id = 4,
1322 .num_resources = ARRAY_SIZE(resources_sdc4),
1323 .resource = resources_sdc4,
1324 .dev = {
1325 .coherent_dma_mask = 0xffffffff,
1326 },
1327};
1328
1329struct platform_device msm_device_sdc5 = {
1330 .name = "msm_sdcc",
1331 .id = 5,
1332 .num_resources = ARRAY_SIZE(resources_sdc5),
1333 .resource = resources_sdc5,
1334 .dev = {
1335 .coherent_dma_mask = 0xffffffff,
1336 },
1337};
1338
Stephen Boydeb819882011-08-29 14:46:30 -07001339#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
1340#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
1341
1342static struct resource msm_8960_q6_lpass_resources[] = {
1343 {
1344 .start = MSM_LPASS_QDSP6SS_PHYS,
1345 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
1346 .flags = IORESOURCE_MEM,
1347 },
1348};
1349
1350static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1351 .strap_tcm_base = 0x01460000,
1352 .strap_ahb_upper = 0x00290000,
1353 .strap_ahb_lower = 0x00000280,
1354 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1355 .name = "q6",
1356 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001357 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001358};
1359
1360struct platform_device msm_8960_q6_lpass = {
1361 .name = "pil_qdsp6v4",
1362 .id = 0,
1363 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1364 .resource = msm_8960_q6_lpass_resources,
1365 .dev.platform_data = &msm_8960_q6_lpass_data,
1366};
1367
1368#define MSM_MSS_ENABLE_PHYS 0x08B00000
1369#define MSM_FW_QDSP6SS_PHYS 0x08800000
1370#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1371#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1372
1373static struct resource msm_8960_q6_mss_fw_resources[] = {
1374 {
1375 .start = MSM_FW_QDSP6SS_PHYS,
1376 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1377 .flags = IORESOURCE_MEM,
1378 },
1379 {
1380 .start = MSM_MSS_ENABLE_PHYS,
1381 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1382 .flags = IORESOURCE_MEM,
1383 },
1384};
1385
1386static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1387 .strap_tcm_base = 0x00400000,
1388 .strap_ahb_upper = 0x00090000,
1389 .strap_ahb_lower = 0x00000080,
1390 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1391 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1392 .name = "modem_fw",
1393 .depends = "q6",
1394 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001395 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001396};
1397
1398struct platform_device msm_8960_q6_mss_fw = {
1399 .name = "pil_qdsp6v4",
1400 .id = 1,
1401 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1402 .resource = msm_8960_q6_mss_fw_resources,
1403 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1404};
1405
1406#define MSM_SW_QDSP6SS_PHYS 0x08900000
1407#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1408#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1409
1410static struct resource msm_8960_q6_mss_sw_resources[] = {
1411 {
1412 .start = MSM_SW_QDSP6SS_PHYS,
1413 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1414 .flags = IORESOURCE_MEM,
1415 },
1416 {
1417 .start = MSM_MSS_ENABLE_PHYS,
1418 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1419 .flags = IORESOURCE_MEM,
1420 },
1421};
1422
1423static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1424 .strap_tcm_base = 0x00420000,
1425 .strap_ahb_upper = 0x00090000,
1426 .strap_ahb_lower = 0x00000080,
1427 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1428 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1429 .name = "modem",
1430 .depends = "modem_fw",
1431 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001432 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001433};
1434
1435struct platform_device msm_8960_q6_mss_sw = {
1436 .name = "pil_qdsp6v4",
1437 .id = 2,
1438 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1439 .resource = msm_8960_q6_mss_sw_resources,
1440 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1441};
1442
Stephen Boyd322a9922011-09-20 01:05:54 -07001443static struct resource msm_8960_riva_resources[] = {
1444 {
1445 .start = 0x03204000,
1446 .end = 0x03204000 + SZ_256 - 1,
1447 .flags = IORESOURCE_MEM,
1448 },
1449};
1450
1451struct platform_device msm_8960_riva = {
1452 .name = "pil_riva",
1453 .id = -1,
1454 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1455 .resource = msm_8960_riva_resources,
1456};
1457
Stephen Boydd89eebe2011-09-28 23:28:11 -07001458struct platform_device msm_pil_tzapps = {
1459 .name = "pil_tzapps",
1460 .id = -1,
1461};
1462
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001463struct platform_device msm_pil_dsps = {
1464 .name = "pil_dsps",
1465 .id = -1,
1466 .dev.platform_data = "dsps",
1467};
1468
Stephen Boyd7b973de2012-03-09 12:26:16 -08001469struct platform_device msm_pil_vidc = {
1470 .name = "pil_vidc",
1471 .id = -1,
1472};
1473
Eric Holmberg023d25c2012-03-01 12:27:55 -07001474static struct resource smd_resource[] = {
1475 {
1476 .name = "a9_m2a_0",
1477 .start = INT_A9_M2A_0,
1478 .flags = IORESOURCE_IRQ,
1479 },
1480 {
1481 .name = "a9_m2a_5",
1482 .start = INT_A9_M2A_5,
1483 .flags = IORESOURCE_IRQ,
1484 },
1485 {
1486 .name = "adsp_a11",
1487 .start = INT_ADSP_A11,
1488 .flags = IORESOURCE_IRQ,
1489 },
1490 {
1491 .name = "adsp_a11_smsm",
1492 .start = INT_ADSP_A11_SMSM,
1493 .flags = IORESOURCE_IRQ,
1494 },
1495 {
1496 .name = "dsps_a11",
1497 .start = INT_DSPS_A11,
1498 .flags = IORESOURCE_IRQ,
1499 },
1500 {
1501 .name = "dsps_a11_smsm",
1502 .start = INT_DSPS_A11_SMSM,
1503 .flags = IORESOURCE_IRQ,
1504 },
1505 {
1506 .name = "wcnss_a11",
1507 .start = INT_WCNSS_A11,
1508 .flags = IORESOURCE_IRQ,
1509 },
1510 {
1511 .name = "wcnss_a11_smsm",
1512 .start = INT_WCNSS_A11_SMSM,
1513 .flags = IORESOURCE_IRQ,
1514 },
1515};
1516
1517static struct smd_subsystem_config smd_config_list[] = {
1518 {
1519 .irq_config_id = SMD_MODEM,
1520 .subsys_name = "modem",
1521 .edge = SMD_APPS_MODEM,
1522
1523 .smd_int.irq_name = "a9_m2a_0",
1524 .smd_int.flags = IRQF_TRIGGER_RISING,
1525 .smd_int.irq_id = -1,
1526 .smd_int.device_name = "smd_dev",
1527 .smd_int.dev_id = 0,
1528 .smd_int.out_bit_pos = 1 << 3,
1529 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1530 .smd_int.out_offset = 0x8,
1531
1532 .smsm_int.irq_name = "a9_m2a_5",
1533 .smsm_int.flags = IRQF_TRIGGER_RISING,
1534 .smsm_int.irq_id = -1,
1535 .smsm_int.device_name = "smd_smsm",
1536 .smsm_int.dev_id = 0,
1537 .smsm_int.out_bit_pos = 1 << 4,
1538 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1539 .smsm_int.out_offset = 0x8,
1540 },
1541 {
1542 .irq_config_id = SMD_Q6,
1543 .subsys_name = "q6",
1544 .edge = SMD_APPS_QDSP,
1545
1546 .smd_int.irq_name = "adsp_a11",
1547 .smd_int.flags = IRQF_TRIGGER_RISING,
1548 .smd_int.irq_id = -1,
1549 .smd_int.device_name = "smd_dev",
1550 .smd_int.dev_id = 0,
1551 .smd_int.out_bit_pos = 1 << 15,
1552 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1553 .smd_int.out_offset = 0x8,
1554
1555 .smsm_int.irq_name = "adsp_a11_smsm",
1556 .smsm_int.flags = IRQF_TRIGGER_RISING,
1557 .smsm_int.irq_id = -1,
1558 .smsm_int.device_name = "smd_smsm",
1559 .smsm_int.dev_id = 0,
1560 .smsm_int.out_bit_pos = 1 << 14,
1561 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1562 .smsm_int.out_offset = 0x8,
1563 },
1564 {
1565 .irq_config_id = SMD_DSPS,
1566 .subsys_name = "dsps",
1567 .edge = SMD_APPS_DSPS,
1568
1569 .smd_int.irq_name = "dsps_a11",
1570 .smd_int.flags = IRQF_TRIGGER_RISING,
1571 .smd_int.irq_id = -1,
1572 .smd_int.device_name = "smd_dev",
1573 .smd_int.dev_id = 0,
1574 .smd_int.out_bit_pos = 1,
1575 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1576 .smd_int.out_offset = 0x4080,
1577
1578 .smsm_int.irq_name = "dsps_a11_smsm",
1579 .smsm_int.flags = IRQF_TRIGGER_RISING,
1580 .smsm_int.irq_id = -1,
1581 .smsm_int.device_name = "smd_smsm",
1582 .smsm_int.dev_id = 0,
1583 .smsm_int.out_bit_pos = 1,
1584 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1585 .smsm_int.out_offset = 0x4094,
1586 },
1587 {
1588 .irq_config_id = SMD_WCNSS,
1589 .subsys_name = "wcnss",
1590 .edge = SMD_APPS_WCNSS,
1591
1592 .smd_int.irq_name = "wcnss_a11",
1593 .smd_int.flags = IRQF_TRIGGER_RISING,
1594 .smd_int.irq_id = -1,
1595 .smd_int.device_name = "smd_dev",
1596 .smd_int.dev_id = 0,
1597 .smd_int.out_bit_pos = 1 << 25,
1598 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1599 .smd_int.out_offset = 0x8,
1600
1601 .smsm_int.irq_name = "wcnss_a11_smsm",
1602 .smsm_int.flags = IRQF_TRIGGER_RISING,
1603 .smsm_int.irq_id = -1,
1604 .smsm_int.device_name = "smd_smsm",
1605 .smsm_int.dev_id = 0,
1606 .smsm_int.out_bit_pos = 1 << 23,
1607 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1608 .smsm_int.out_offset = 0x8,
1609 },
1610};
1611
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001612static struct smd_subsystem_restart_config smd_ssr_config = {
1613 .disable_smsm_reset_handshake = 1,
1614};
1615
Eric Holmberg023d25c2012-03-01 12:27:55 -07001616static struct smd_platform smd_platform_data = {
1617 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1618 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001619 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001620};
1621
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001622struct platform_device msm_device_smd = {
1623 .name = "msm_smd",
1624 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001625 .resource = smd_resource,
1626 .num_resources = ARRAY_SIZE(smd_resource),
1627 .dev = {
1628 .platform_data = &smd_platform_data,
1629 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001630};
1631
1632struct platform_device msm_device_bam_dmux = {
1633 .name = "BAM_RMNT",
1634 .id = -1,
1635};
1636
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001637static struct msm_watchdog_pdata msm_watchdog_pdata = {
1638 .pet_time = 10000,
1639 .bark_time = 11000,
1640 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001641 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1642};
1643
1644static struct resource msm_watchdog_resources[] = {
1645 {
1646 .start = WDT0_ACCSCSSNBARK_INT,
1647 .end = WDT0_ACCSCSSNBARK_INT,
1648 .flags = IORESOURCE_IRQ,
1649 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001650};
1651
1652struct platform_device msm8960_device_watchdog = {
1653 .name = "msm_watchdog",
1654 .id = -1,
1655 .dev = {
1656 .platform_data = &msm_watchdog_pdata,
1657 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001658 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1659 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001660};
1661
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001662static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001663 {
1664 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001665 .flags = IORESOURCE_IRQ,
1666 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001667 {
1668 .start = 0x18320000,
1669 .end = 0x18320000 + SZ_1M - 1,
1670 .flags = IORESOURCE_MEM,
1671 },
1672};
1673
1674static struct msm_dmov_pdata msm_dmov_pdata = {
1675 .sd = 1,
1676 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001677};
1678
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001679struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001680 .name = "msm_dmov",
1681 .id = -1,
1682 .resource = msm_dmov_resource,
1683 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001684 .dev = {
1685 .platform_data = &msm_dmov_pdata,
1686 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001687};
1688
1689static struct platform_device *msm_sdcc_devices[] __initdata = {
1690 &msm_device_sdc1,
1691 &msm_device_sdc2,
1692 &msm_device_sdc3,
1693 &msm_device_sdc4,
1694 &msm_device_sdc5,
1695};
1696
1697int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1698{
1699 struct platform_device *pdev;
1700
1701 if (controller < 1 || controller > 5)
1702 return -EINVAL;
1703
1704 pdev = msm_sdcc_devices[controller-1];
1705 pdev->dev.platform_data = plat;
1706 return platform_device_register(pdev);
1707}
1708
1709static struct resource resources_qup_i2c_gsbi4[] = {
1710 {
1711 .name = "gsbi_qup_i2c_addr",
1712 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001713 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001714 .flags = IORESOURCE_MEM,
1715 },
1716 {
1717 .name = "qup_phys_addr",
1718 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001719 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001720 .flags = IORESOURCE_MEM,
1721 },
1722 {
1723 .name = "qup_err_intr",
1724 .start = GSBI4_QUP_IRQ,
1725 .end = GSBI4_QUP_IRQ,
1726 .flags = IORESOURCE_IRQ,
1727 },
1728};
1729
1730struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1731 .name = "qup_i2c",
1732 .id = 4,
1733 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1734 .resource = resources_qup_i2c_gsbi4,
1735};
1736
1737static struct resource resources_qup_i2c_gsbi3[] = {
1738 {
1739 .name = "gsbi_qup_i2c_addr",
1740 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001741 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001742 .flags = IORESOURCE_MEM,
1743 },
1744 {
1745 .name = "qup_phys_addr",
1746 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001747 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001748 .flags = IORESOURCE_MEM,
1749 },
1750 {
1751 .name = "qup_err_intr",
1752 .start = GSBI3_QUP_IRQ,
1753 .end = GSBI3_QUP_IRQ,
1754 .flags = IORESOURCE_IRQ,
1755 },
1756};
1757
1758struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1759 .name = "qup_i2c",
1760 .id = 3,
1761 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1762 .resource = resources_qup_i2c_gsbi3,
1763};
1764
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001765static struct resource resources_qup_i2c_gsbi9[] = {
1766 {
1767 .name = "gsbi_qup_i2c_addr",
1768 .start = MSM_GSBI9_PHYS,
1769 .end = MSM_GSBI9_PHYS + 4 - 1,
1770 .flags = IORESOURCE_MEM,
1771 },
1772 {
1773 .name = "qup_phys_addr",
1774 .start = MSM_GSBI9_QUP_PHYS,
1775 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1776 .flags = IORESOURCE_MEM,
1777 },
1778 {
1779 .name = "qup_err_intr",
1780 .start = GSBI9_QUP_IRQ,
1781 .end = GSBI9_QUP_IRQ,
1782 .flags = IORESOURCE_IRQ,
1783 },
1784};
1785
1786struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1787 .name = "qup_i2c",
1788 .id = 0,
1789 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1790 .resource = resources_qup_i2c_gsbi9,
1791};
1792
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001793static struct resource resources_qup_i2c_gsbi10[] = {
1794 {
1795 .name = "gsbi_qup_i2c_addr",
1796 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001797 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001798 .flags = IORESOURCE_MEM,
1799 },
1800 {
1801 .name = "qup_phys_addr",
1802 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001803 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001804 .flags = IORESOURCE_MEM,
1805 },
1806 {
1807 .name = "qup_err_intr",
1808 .start = GSBI10_QUP_IRQ,
1809 .end = GSBI10_QUP_IRQ,
1810 .flags = IORESOURCE_IRQ,
1811 },
1812};
1813
1814struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1815 .name = "qup_i2c",
1816 .id = 10,
1817 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1818 .resource = resources_qup_i2c_gsbi10,
1819};
1820
1821static struct resource resources_qup_i2c_gsbi12[] = {
1822 {
1823 .name = "gsbi_qup_i2c_addr",
1824 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001825 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001826 .flags = IORESOURCE_MEM,
1827 },
1828 {
1829 .name = "qup_phys_addr",
1830 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001831 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001832 .flags = IORESOURCE_MEM,
1833 },
1834 {
1835 .name = "qup_err_intr",
1836 .start = GSBI12_QUP_IRQ,
1837 .end = GSBI12_QUP_IRQ,
1838 .flags = IORESOURCE_IRQ,
1839 },
1840};
1841
1842struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1843 .name = "qup_i2c",
1844 .id = 12,
1845 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1846 .resource = resources_qup_i2c_gsbi12,
1847};
1848
1849#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001850static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001851 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001852 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301853 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001854 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301855 .flags = IORESOURCE_MEM,
1856 },
1857 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001858 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301859 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001860 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301861 .flags = IORESOURCE_MEM,
1862 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001863};
1864
Kevin Chanbb8ef862012-02-14 13:03:04 -08001865struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1866 .name = "msm_cam_i2c_mux",
1867 .id = 0,
1868 .resource = msm_cam_gsbi4_i2c_mux_resources,
1869 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1870};
Kevin Chanf6216f22011-10-25 18:40:11 -07001871
1872static struct resource msm_csiphy0_resources[] = {
1873 {
1874 .name = "csiphy",
1875 .start = 0x04800C00,
1876 .end = 0x04800C00 + SZ_1K - 1,
1877 .flags = IORESOURCE_MEM,
1878 },
1879 {
1880 .name = "csiphy",
1881 .start = CSIPHY_4LN_IRQ,
1882 .end = CSIPHY_4LN_IRQ,
1883 .flags = IORESOURCE_IRQ,
1884 },
1885};
1886
1887static struct resource msm_csiphy1_resources[] = {
1888 {
1889 .name = "csiphy",
1890 .start = 0x04801000,
1891 .end = 0x04801000 + SZ_1K - 1,
1892 .flags = IORESOURCE_MEM,
1893 },
1894 {
1895 .name = "csiphy",
1896 .start = MSM8960_CSIPHY_2LN_IRQ,
1897 .end = MSM8960_CSIPHY_2LN_IRQ,
1898 .flags = IORESOURCE_IRQ,
1899 },
1900};
1901
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001902static struct resource msm_csiphy2_resources[] = {
1903 {
1904 .name = "csiphy",
1905 .start = 0x04801400,
1906 .end = 0x04801400 + SZ_1K - 1,
1907 .flags = IORESOURCE_MEM,
1908 },
1909 {
1910 .name = "csiphy",
1911 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1912 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1913 .flags = IORESOURCE_IRQ,
1914 },
1915};
1916
Kevin Chanf6216f22011-10-25 18:40:11 -07001917struct platform_device msm8960_device_csiphy0 = {
1918 .name = "msm_csiphy",
1919 .id = 0,
1920 .resource = msm_csiphy0_resources,
1921 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1922};
1923
1924struct platform_device msm8960_device_csiphy1 = {
1925 .name = "msm_csiphy",
1926 .id = 1,
1927 .resource = msm_csiphy1_resources,
1928 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1929};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001930
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001931struct platform_device msm8960_device_csiphy2 = {
1932 .name = "msm_csiphy",
1933 .id = 2,
1934 .resource = msm_csiphy2_resources,
1935 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1936};
1937
Kevin Chanc8b52e82011-10-25 23:20:21 -07001938static struct resource msm_csid0_resources[] = {
1939 {
1940 .name = "csid",
1941 .start = 0x04800000,
1942 .end = 0x04800000 + SZ_1K - 1,
1943 .flags = IORESOURCE_MEM,
1944 },
1945 {
1946 .name = "csid",
1947 .start = CSI_0_IRQ,
1948 .end = CSI_0_IRQ,
1949 .flags = IORESOURCE_IRQ,
1950 },
1951};
1952
1953static struct resource msm_csid1_resources[] = {
1954 {
1955 .name = "csid",
1956 .start = 0x04800400,
1957 .end = 0x04800400 + SZ_1K - 1,
1958 .flags = IORESOURCE_MEM,
1959 },
1960 {
1961 .name = "csid",
1962 .start = CSI_1_IRQ,
1963 .end = CSI_1_IRQ,
1964 .flags = IORESOURCE_IRQ,
1965 },
1966};
1967
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001968static struct resource msm_csid2_resources[] = {
1969 {
1970 .name = "csid",
1971 .start = 0x04801800,
1972 .end = 0x04801800 + SZ_1K - 1,
1973 .flags = IORESOURCE_MEM,
1974 },
1975 {
1976 .name = "csid",
1977 .start = CSI_2_IRQ,
1978 .end = CSI_2_IRQ,
1979 .flags = IORESOURCE_IRQ,
1980 },
1981};
1982
Kevin Chanc8b52e82011-10-25 23:20:21 -07001983struct platform_device msm8960_device_csid0 = {
1984 .name = "msm_csid",
1985 .id = 0,
1986 .resource = msm_csid0_resources,
1987 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1988};
1989
1990struct platform_device msm8960_device_csid1 = {
1991 .name = "msm_csid",
1992 .id = 1,
1993 .resource = msm_csid1_resources,
1994 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1995};
Kevin Chane12c6672011-10-26 11:55:26 -07001996
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001997struct platform_device msm8960_device_csid2 = {
1998 .name = "msm_csid",
1999 .id = 2,
2000 .resource = msm_csid2_resources,
2001 .num_resources = ARRAY_SIZE(msm_csid2_resources),
2002};
2003
Kevin Chane12c6672011-10-26 11:55:26 -07002004struct resource msm_ispif_resources[] = {
2005 {
2006 .name = "ispif",
2007 .start = 0x04800800,
2008 .end = 0x04800800 + SZ_1K - 1,
2009 .flags = IORESOURCE_MEM,
2010 },
2011 {
2012 .name = "ispif",
2013 .start = ISPIF_IRQ,
2014 .end = ISPIF_IRQ,
2015 .flags = IORESOURCE_IRQ,
2016 },
2017};
2018
2019struct platform_device msm8960_device_ispif = {
2020 .name = "msm_ispif",
2021 .id = 0,
2022 .resource = msm_ispif_resources,
2023 .num_resources = ARRAY_SIZE(msm_ispif_resources),
2024};
Kevin Chan5827c552011-10-28 18:36:32 -07002025
2026static struct resource msm_vfe_resources[] = {
2027 {
2028 .name = "vfe32",
2029 .start = 0x04500000,
2030 .end = 0x04500000 + SZ_1M - 1,
2031 .flags = IORESOURCE_MEM,
2032 },
2033 {
2034 .name = "vfe32",
2035 .start = VFE_IRQ,
2036 .end = VFE_IRQ,
2037 .flags = IORESOURCE_IRQ,
2038 },
2039};
2040
2041struct platform_device msm8960_device_vfe = {
2042 .name = "msm_vfe",
2043 .id = 0,
2044 .resource = msm_vfe_resources,
2045 .num_resources = ARRAY_SIZE(msm_vfe_resources),
2046};
Kevin Chana0853122011-11-07 19:48:44 -08002047
2048static struct resource msm_vpe_resources[] = {
2049 {
2050 .name = "vpe",
2051 .start = 0x05300000,
2052 .end = 0x05300000 + SZ_1M - 1,
2053 .flags = IORESOURCE_MEM,
2054 },
2055 {
2056 .name = "vpe",
2057 .start = VPE_IRQ,
2058 .end = VPE_IRQ,
2059 .flags = IORESOURCE_IRQ,
2060 },
2061};
2062
2063struct platform_device msm8960_device_vpe = {
2064 .name = "msm_vpe",
2065 .id = 0,
2066 .resource = msm_vpe_resources,
2067 .num_resources = ARRAY_SIZE(msm_vpe_resources),
2068};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002069#endif
2070
Joel Nidera1261942011-09-12 16:30:09 +03002071#define MSM_TSIF0_PHYS (0x18200000)
2072#define MSM_TSIF1_PHYS (0x18201000)
2073#define MSM_TSIF_SIZE (0x200)
2074
2075#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
2076 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2077#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
2078 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2079#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
2080 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2081#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
2082 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2083#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
2084 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2085#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
2086 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2087#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
2088 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2089#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
2090 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2091
2092static const struct msm_gpio tsif0_gpios[] = {
2093 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
2094 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
2095 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
2096 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
2097};
2098
2099static const struct msm_gpio tsif1_gpios[] = {
2100 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
2101 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
2102 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
2103 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
2104};
2105
2106struct msm_tsif_platform_data tsif1_platform_data = {
2107 .num_gpios = ARRAY_SIZE(tsif1_gpios),
2108 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002109 .tsif_pclk = "iface_clk",
2110 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002111};
2112
2113struct resource tsif1_resources[] = {
2114 [0] = {
2115 .flags = IORESOURCE_IRQ,
2116 .start = TSIF2_IRQ,
2117 .end = TSIF2_IRQ,
2118 },
2119 [1] = {
2120 .flags = IORESOURCE_MEM,
2121 .start = MSM_TSIF1_PHYS,
2122 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
2123 },
2124 [2] = {
2125 .flags = IORESOURCE_DMA,
2126 .start = DMOV_TSIF_CHAN,
2127 .end = DMOV_TSIF_CRCI,
2128 },
2129};
2130
2131struct msm_tsif_platform_data tsif0_platform_data = {
2132 .num_gpios = ARRAY_SIZE(tsif0_gpios),
2133 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002134 .tsif_pclk = "iface_clk",
2135 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002136};
2137struct resource tsif0_resources[] = {
2138 [0] = {
2139 .flags = IORESOURCE_IRQ,
2140 .start = TSIF1_IRQ,
2141 .end = TSIF1_IRQ,
2142 },
2143 [1] = {
2144 .flags = IORESOURCE_MEM,
2145 .start = MSM_TSIF0_PHYS,
2146 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
2147 },
2148 [2] = {
2149 .flags = IORESOURCE_DMA,
2150 .start = DMOV_TSIF_CHAN,
2151 .end = DMOV_TSIF_CRCI,
2152 },
2153};
2154
2155struct platform_device msm_device_tsif[2] = {
2156 {
2157 .name = "msm_tsif",
2158 .id = 0,
2159 .num_resources = ARRAY_SIZE(tsif0_resources),
2160 .resource = tsif0_resources,
2161 .dev = {
2162 .platform_data = &tsif0_platform_data
2163 },
2164 },
2165 {
2166 .name = "msm_tsif",
2167 .id = 1,
2168 .num_resources = ARRAY_SIZE(tsif1_resources),
2169 .resource = tsif1_resources,
2170 .dev = {
2171 .platform_data = &tsif1_platform_data
2172 },
2173 }
2174};
2175
Jay Chokshi33c044a2011-12-07 13:05:40 -08002176static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002177 {
2178 .start = MSM_PMIC1_SSBI_CMD_PHYS,
2179 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
2180 .flags = IORESOURCE_MEM,
2181 },
2182};
2183
Jay Chokshi33c044a2011-12-07 13:05:40 -08002184struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002185 .name = "msm_ssbi",
2186 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08002187 .resource = resources_ssbi_pmic,
2188 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002189};
2190
2191static struct resource resources_qup_spi_gsbi1[] = {
2192 {
2193 .name = "spi_base",
2194 .start = MSM_GSBI1_QUP_PHYS,
2195 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
2196 .flags = IORESOURCE_MEM,
2197 },
2198 {
2199 .name = "gsbi_base",
2200 .start = MSM_GSBI1_PHYS,
2201 .end = MSM_GSBI1_PHYS + 4 - 1,
2202 .flags = IORESOURCE_MEM,
2203 },
2204 {
2205 .name = "spi_irq_in",
2206 .start = MSM8960_GSBI1_QUP_IRQ,
2207 .end = MSM8960_GSBI1_QUP_IRQ,
2208 .flags = IORESOURCE_IRQ,
2209 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002210 {
2211 .name = "spi_clk",
2212 .start = 9,
2213 .end = 9,
2214 .flags = IORESOURCE_IO,
2215 },
2216 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002217 .name = "spi_miso",
2218 .start = 7,
2219 .end = 7,
2220 .flags = IORESOURCE_IO,
2221 },
2222 {
2223 .name = "spi_mosi",
2224 .start = 6,
2225 .end = 6,
2226 .flags = IORESOURCE_IO,
2227 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07002228 {
2229 .name = "spi_cs",
2230 .start = 8,
2231 .end = 8,
2232 .flags = IORESOURCE_IO,
2233 },
2234 {
2235 .name = "spi_cs1",
2236 .start = 14,
2237 .end = 14,
2238 .flags = IORESOURCE_IO,
2239 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002240};
2241
2242struct platform_device msm8960_device_qup_spi_gsbi1 = {
2243 .name = "spi_qsd",
2244 .id = 0,
2245 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
2246 .resource = resources_qup_spi_gsbi1,
2247};
2248
2249struct platform_device msm_pcm = {
2250 .name = "msm-pcm-dsp",
2251 .id = -1,
2252};
2253
Kiran Kandi5e809b02012-01-31 00:24:33 -08002254struct platform_device msm_multi_ch_pcm = {
2255 .name = "msm-multi-ch-pcm-dsp",
2256 .id = -1,
2257};
2258
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002259struct platform_device msm_lowlatency_pcm = {
2260 .name = "msm-lowlatency-pcm-dsp",
2261 .id = -1,
2262};
2263
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002264struct platform_device msm_pcm_routing = {
2265 .name = "msm-pcm-routing",
2266 .id = -1,
2267};
2268
2269struct platform_device msm_cpudai0 = {
2270 .name = "msm-dai-q6",
2271 .id = 0x4000,
2272};
2273
2274struct platform_device msm_cpudai1 = {
2275 .name = "msm-dai-q6",
2276 .id = 0x4001,
2277};
2278
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002279struct platform_device msm8960_cpudai_slimbus_2_rx = {
2280 .name = "msm-dai-q6",
2281 .id = 0x4004,
2282};
2283
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002284struct platform_device msm8960_cpudai_slimbus_2_tx = {
2285 .name = "msm-dai-q6",
2286 .id = 0x4005,
2287};
2288
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002289struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08002290 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002291 .id = 8,
2292};
2293
2294struct platform_device msm_cpudai_bt_rx = {
2295 .name = "msm-dai-q6",
2296 .id = 0x3000,
2297};
2298
2299struct platform_device msm_cpudai_bt_tx = {
2300 .name = "msm-dai-q6",
2301 .id = 0x3001,
2302};
2303
2304struct platform_device msm_cpudai_fm_rx = {
2305 .name = "msm-dai-q6",
2306 .id = 0x3004,
2307};
2308
2309struct platform_device msm_cpudai_fm_tx = {
2310 .name = "msm-dai-q6",
2311 .id = 0x3005,
2312};
2313
Helen Zeng0705a5f2011-10-14 15:29:52 -07002314struct platform_device msm_cpudai_incall_music_rx = {
2315 .name = "msm-dai-q6",
2316 .id = 0x8005,
2317};
2318
Helen Zenge3d716a2011-10-14 16:32:16 -07002319struct platform_device msm_cpudai_incall_record_rx = {
2320 .name = "msm-dai-q6",
2321 .id = 0x8004,
2322};
2323
2324struct platform_device msm_cpudai_incall_record_tx = {
2325 .name = "msm-dai-q6",
2326 .id = 0x8003,
2327};
2328
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002329/*
2330 * Machine specific data for AUX PCM Interface
2331 * which the driver will be unware of.
2332 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002333struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002334 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002335 .mode_8k = {
2336 .mode = AFE_PCM_CFG_MODE_PCM,
2337 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002338 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002339 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2340 .slot = 0,
2341 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002342 .pcm_clk_rate = 256000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002343 },
2344 .mode_16k = {
2345 .mode = AFE_PCM_CFG_MODE_PCM,
2346 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002347 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002348 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2349 .slot = 0,
2350 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002351 .pcm_clk_rate = 512000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002352 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002353};
2354
2355struct platform_device msm_cpudai_auxpcm_rx = {
2356 .name = "msm-dai-q6",
2357 .id = 2,
2358 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002359 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002360 },
2361};
2362
2363struct platform_device msm_cpudai_auxpcm_tx = {
2364 .name = "msm-dai-q6",
2365 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002366 .dev = {
2367 .platform_data = &auxpcm_pdata,
2368 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002369};
2370
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002371struct platform_device msm_cpu_fe = {
2372 .name = "msm-dai-fe",
2373 .id = -1,
2374};
2375
2376struct platform_device msm_stub_codec = {
2377 .name = "msm-stub-codec",
2378 .id = 1,
2379};
2380
2381struct platform_device msm_voice = {
2382 .name = "msm-pcm-voice",
2383 .id = -1,
2384};
2385
2386struct platform_device msm_voip = {
2387 .name = "msm-voip-dsp",
2388 .id = -1,
2389};
2390
2391struct platform_device msm_lpa_pcm = {
2392 .name = "msm-pcm-lpa",
2393 .id = -1,
2394};
2395
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302396struct platform_device msm_compr_dsp = {
2397 .name = "msm-compr-dsp",
2398 .id = -1,
2399};
2400
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002401struct platform_device msm_pcm_hostless = {
2402 .name = "msm-pcm-hostless",
2403 .id = -1,
2404};
2405
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302406struct platform_device msm_cpudai_afe_01_rx = {
2407 .name = "msm-dai-q6",
2408 .id = 0xE0,
2409};
2410
2411struct platform_device msm_cpudai_afe_01_tx = {
2412 .name = "msm-dai-q6",
2413 .id = 0xF0,
2414};
2415
2416struct platform_device msm_cpudai_afe_02_rx = {
2417 .name = "msm-dai-q6",
2418 .id = 0xF1,
2419};
2420
2421struct platform_device msm_cpudai_afe_02_tx = {
2422 .name = "msm-dai-q6",
2423 .id = 0xE1,
2424};
2425
2426struct platform_device msm_pcm_afe = {
2427 .name = "msm-pcm-afe",
2428 .id = -1,
2429};
2430
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002431static struct fs_driver_data gfx2d0_fs_data = {
2432 .clks = (struct fs_clk_data[]){
2433 { .name = "core_clk" },
2434 { .name = "iface_clk" },
2435 { 0 }
2436 },
2437 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002438};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002439
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002440static struct fs_driver_data gfx2d1_fs_data = {
2441 .clks = (struct fs_clk_data[]){
2442 { .name = "core_clk" },
2443 { .name = "iface_clk" },
2444 { 0 }
2445 },
2446 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2447};
2448
2449static struct fs_driver_data gfx3d_fs_data = {
2450 .clks = (struct fs_clk_data[]){
2451 { .name = "core_clk", .reset_rate = 27000000 },
2452 { .name = "iface_clk" },
2453 { 0 }
2454 },
2455 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2456};
2457
Stephen Boyd7a0a6252012-12-05 14:01:17 -08002458static struct fs_driver_data gfx3d_fs_data_8960ab = {
2459 .clks = (struct fs_clk_data[]){
2460 { .name = "core_clk", .reset_rate = 27000000 },
2461 { .name = "iface_clk" },
2462 { .name = "bus_clk" },
2463 { 0 }
2464 },
2465 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2466 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
2467};
2468
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002469static struct fs_driver_data ijpeg_fs_data = {
2470 .clks = (struct fs_clk_data[]){
2471 { .name = "core_clk" },
2472 { .name = "iface_clk" },
2473 { .name = "bus_clk" },
2474 { 0 }
2475 },
2476 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2477};
2478
2479static struct fs_driver_data mdp_fs_data = {
2480 .clks = (struct fs_clk_data[]){
2481 { .name = "core_clk" },
2482 { .name = "iface_clk" },
2483 { .name = "bus_clk" },
2484 { .name = "vsync_clk" },
2485 { .name = "lut_clk" },
2486 { .name = "tv_src_clk" },
2487 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002488 { .name = "reset1_clk" },
2489 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002490 { 0 }
2491 },
2492 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2493 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2494};
2495
2496static struct fs_driver_data rot_fs_data = {
2497 .clks = (struct fs_clk_data[]){
2498 { .name = "core_clk" },
2499 { .name = "iface_clk" },
2500 { .name = "bus_clk" },
2501 { 0 }
2502 },
2503 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2504};
2505
2506static struct fs_driver_data ved_fs_data = {
2507 .clks = (struct fs_clk_data[]){
2508 { .name = "core_clk" },
2509 { .name = "iface_clk" },
2510 { .name = "bus_clk" },
2511 { 0 }
2512 },
2513 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2514 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2515};
2516
Matt Wagantall5ac78922012-11-09 16:03:59 -08002517static struct fs_driver_data ved_fs_data_8960ab = {
2518 .clks = (struct fs_clk_data[]){
2519 { .name = "core_clk" },
2520 { .name = "iface_clk" },
2521 { .name = "bus_clk" },
2522 { 0 }
2523 },
2524 .bus_port0 = MSM_BUS_MASTER_VIDEO_DEC,
2525 .bus_port1 = MSM_BUS_MASTER_VIDEO_ENC,
2526};
2527
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002528static struct fs_driver_data vfe_fs_data = {
2529 .clks = (struct fs_clk_data[]){
2530 { .name = "core_clk" },
2531 { .name = "iface_clk" },
2532 { .name = "bus_clk" },
2533 { 0 }
2534 },
2535 .bus_port0 = MSM_BUS_MASTER_VFE,
2536};
2537
2538static struct fs_driver_data vpe_fs_data = {
2539 .clks = (struct fs_clk_data[]){
2540 { .name = "core_clk" },
2541 { .name = "iface_clk" },
2542 { .name = "bus_clk" },
2543 { 0 }
2544 },
2545 .bus_port0 = MSM_BUS_MASTER_VPE,
2546};
2547
2548struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002549 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002550 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002551 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002552 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2553 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002554 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2555 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2556 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002557 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002558};
2559unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002560
Stephen Boyd6716bd92012-10-25 11:46:04 -07002561struct platform_device *msm8960ab_footswitch[] __initdata = {
2562 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
2563 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
2564 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
2565 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2566 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Stephen Boyd7a0a6252012-12-05 14:01:17 -08002567 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data_8960ab),
Matt Wagantall5ac78922012-11-09 16:03:59 -08002568 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data_8960ab),
Stephen Boyd6716bd92012-10-25 11:46:04 -07002569};
2570unsigned msm8960ab_num_footswitch __initdata = ARRAY_SIZE(msm8960ab_footswitch);
2571
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002572#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002573static struct msm_bus_vectors rotator_init_vectors[] = {
2574 {
2575 .src = MSM_BUS_MASTER_ROTATOR,
2576 .dst = MSM_BUS_SLAVE_EBI_CH0,
2577 .ab = 0,
2578 .ib = 0,
2579 },
2580};
2581
2582static struct msm_bus_vectors rotator_ui_vectors[] = {
2583 {
2584 .src = MSM_BUS_MASTER_ROTATOR,
2585 .dst = MSM_BUS_SLAVE_EBI_CH0,
2586 .ab = (1024 * 600 * 4 * 2 * 60),
2587 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2588 },
2589};
2590
2591static struct msm_bus_vectors rotator_vga_vectors[] = {
2592 {
2593 .src = MSM_BUS_MASTER_ROTATOR,
2594 .dst = MSM_BUS_SLAVE_EBI_CH0,
2595 .ab = (640 * 480 * 2 * 2 * 30),
2596 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2597 },
2598};
2599static struct msm_bus_vectors rotator_720p_vectors[] = {
2600 {
2601 .src = MSM_BUS_MASTER_ROTATOR,
2602 .dst = MSM_BUS_SLAVE_EBI_CH0,
2603 .ab = (1280 * 736 * 2 * 2 * 30),
2604 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2605 },
2606};
2607
2608static struct msm_bus_vectors rotator_1080p_vectors[] = {
2609 {
2610 .src = MSM_BUS_MASTER_ROTATOR,
2611 .dst = MSM_BUS_SLAVE_EBI_CH0,
2612 .ab = (1920 * 1088 * 2 * 2 * 30),
2613 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2614 },
2615};
2616
2617static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2618 {
2619 ARRAY_SIZE(rotator_init_vectors),
2620 rotator_init_vectors,
2621 },
2622 {
2623 ARRAY_SIZE(rotator_ui_vectors),
2624 rotator_ui_vectors,
2625 },
2626 {
2627 ARRAY_SIZE(rotator_vga_vectors),
2628 rotator_vga_vectors,
2629 },
2630 {
2631 ARRAY_SIZE(rotator_720p_vectors),
2632 rotator_720p_vectors,
2633 },
2634 {
2635 ARRAY_SIZE(rotator_1080p_vectors),
2636 rotator_1080p_vectors,
2637 },
2638};
2639
2640struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2641 rotator_bus_scale_usecases,
2642 ARRAY_SIZE(rotator_bus_scale_usecases),
2643 .name = "rotator",
2644};
2645
2646void __init msm_rotator_update_bus_vectors(unsigned int xres,
2647 unsigned int yres)
2648{
2649 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2650 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2651}
2652
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002653#define ROTATOR_HW_BASE 0x04E00000
2654static struct resource resources_msm_rotator[] = {
2655 {
2656 .start = ROTATOR_HW_BASE,
2657 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2658 .flags = IORESOURCE_MEM,
2659 },
2660 {
2661 .start = ROT_IRQ,
2662 .end = ROT_IRQ,
2663 .flags = IORESOURCE_IRQ,
2664 },
2665};
2666
2667static struct msm_rot_clocks rotator_clocks[] = {
2668 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002669 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002670 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002671 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002672 },
2673 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002674 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002675 .clk_type = ROTATOR_PCLK,
2676 .clk_rate = 0,
2677 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002678};
2679
2680static struct msm_rotator_platform_data rotator_pdata = {
2681 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2682 .hardware_version_number = 0x01020309,
2683 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002684#ifdef CONFIG_MSM_BUS_SCALING
2685 .bus_scale_table = &rotator_bus_scale_pdata,
2686#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002687};
2688
2689struct platform_device msm_rotator_device = {
2690 .name = "msm_rotator",
2691 .id = 0,
2692 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2693 .resource = resources_msm_rotator,
2694 .dev = {
2695 .platform_data = &rotator_pdata,
2696 },
2697};
Olav Hauganef95ae32012-05-15 09:50:30 -07002698
2699void __init msm_rotator_set_split_iommu_domain(void)
2700{
2701 rotator_pdata.rot_iommu_split_domain = 1;
2702}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002703#endif
2704
2705#define MIPI_DSI_HW_BASE 0x04700000
2706#define MDP_HW_BASE 0x05100000
2707
2708static struct resource msm_mipi_dsi1_resources[] = {
2709 {
2710 .name = "mipi_dsi",
2711 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002712 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002713 .flags = IORESOURCE_MEM,
2714 },
2715 {
2716 .start = DSI1_IRQ,
2717 .end = DSI1_IRQ,
2718 .flags = IORESOURCE_IRQ,
2719 },
2720};
2721
2722struct platform_device msm_mipi_dsi1_device = {
2723 .name = "mipi_dsi",
2724 .id = 1,
2725 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2726 .resource = msm_mipi_dsi1_resources,
2727};
2728
2729static struct resource msm_mdp_resources[] = {
2730 {
2731 .name = "mdp",
2732 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002733 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002734 .flags = IORESOURCE_MEM,
2735 },
2736 {
2737 .start = MDP_IRQ,
2738 .end = MDP_IRQ,
2739 .flags = IORESOURCE_IRQ,
2740 },
2741};
2742
2743static struct platform_device msm_mdp_device = {
2744 .name = "mdp",
2745 .id = 0,
2746 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2747 .resource = msm_mdp_resources,
2748};
2749
2750static void __init msm_register_device(struct platform_device *pdev, void *data)
2751{
2752 int ret;
2753
2754 pdev->dev.platform_data = data;
2755 ret = platform_device_register(pdev);
2756 if (ret)
2757 dev_err(&pdev->dev,
2758 "%s: platform_device_register() failed = %d\n",
2759 __func__, ret);
2760}
2761
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002762#ifdef CONFIG_MSM_BUS_SCALING
2763static struct platform_device msm_dtv_device = {
2764 .name = "dtv",
2765 .id = 0,
2766};
2767#endif
2768
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002769struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002770 .name = "lvds",
2771 .id = 0,
2772};
2773
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002774void __init msm_fb_register_device(char *name, void *data)
2775{
2776 if (!strncmp(name, "mdp", 3))
2777 msm_register_device(&msm_mdp_device, data);
2778 else if (!strncmp(name, "mipi_dsi", 8))
2779 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002780 else if (!strncmp(name, "lvds", 4))
2781 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002782#ifdef CONFIG_MSM_BUS_SCALING
2783 else if (!strncmp(name, "dtv", 3))
2784 msm_register_device(&msm_dtv_device, data);
2785#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002786 else
2787 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2788}
2789
2790static struct resource resources_sps[] = {
2791 {
2792 .name = "pipe_mem",
2793 .start = 0x12800000,
2794 .end = 0x12800000 + 0x4000 - 1,
2795 .flags = IORESOURCE_MEM,
2796 },
2797 {
2798 .name = "bamdma_dma",
2799 .start = 0x12240000,
2800 .end = 0x12240000 + 0x1000 - 1,
2801 .flags = IORESOURCE_MEM,
2802 },
2803 {
2804 .name = "bamdma_bam",
2805 .start = 0x12244000,
2806 .end = 0x12244000 + 0x4000 - 1,
2807 .flags = IORESOURCE_MEM,
2808 },
2809 {
2810 .name = "bamdma_irq",
2811 .start = SPS_BAM_DMA_IRQ,
2812 .end = SPS_BAM_DMA_IRQ,
2813 .flags = IORESOURCE_IRQ,
2814 },
2815};
2816
2817struct msm_sps_platform_data msm_sps_pdata = {
2818 .bamdma_restricted_pipes = 0x06,
2819};
2820
2821struct platform_device msm_device_sps = {
2822 .name = "msm_sps",
2823 .id = -1,
2824 .num_resources = ARRAY_SIZE(resources_sps),
2825 .resource = resources_sps,
2826 .dev.platform_data = &msm_sps_pdata,
2827};
2828
2829#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002830static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002831 [1] = MSM_GPIO_TO_INT(46),
2832 [2] = MSM_GPIO_TO_INT(150),
2833 [4] = MSM_GPIO_TO_INT(103),
2834 [5] = MSM_GPIO_TO_INT(104),
2835 [6] = MSM_GPIO_TO_INT(105),
2836 [7] = MSM_GPIO_TO_INT(106),
2837 [8] = MSM_GPIO_TO_INT(107),
2838 [9] = MSM_GPIO_TO_INT(7),
2839 [10] = MSM_GPIO_TO_INT(11),
2840 [11] = MSM_GPIO_TO_INT(15),
2841 [12] = MSM_GPIO_TO_INT(19),
2842 [13] = MSM_GPIO_TO_INT(23),
2843 [14] = MSM_GPIO_TO_INT(27),
2844 [15] = MSM_GPIO_TO_INT(31),
2845 [16] = MSM_GPIO_TO_INT(35),
2846 [19] = MSM_GPIO_TO_INT(90),
2847 [20] = MSM_GPIO_TO_INT(92),
2848 [23] = MSM_GPIO_TO_INT(85),
2849 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002850 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002851 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002852 [29] = MSM_GPIO_TO_INT(10),
2853 [30] = MSM_GPIO_TO_INT(102),
2854 [31] = MSM_GPIO_TO_INT(81),
2855 [32] = MSM_GPIO_TO_INT(78),
2856 [33] = MSM_GPIO_TO_INT(94),
2857 [34] = MSM_GPIO_TO_INT(72),
2858 [35] = MSM_GPIO_TO_INT(39),
2859 [36] = MSM_GPIO_TO_INT(43),
2860 [37] = MSM_GPIO_TO_INT(61),
2861 [38] = MSM_GPIO_TO_INT(50),
2862 [39] = MSM_GPIO_TO_INT(42),
2863 [41] = MSM_GPIO_TO_INT(62),
2864 [42] = MSM_GPIO_TO_INT(76),
2865 [43] = MSM_GPIO_TO_INT(75),
2866 [44] = MSM_GPIO_TO_INT(70),
2867 [45] = MSM_GPIO_TO_INT(69),
2868 [46] = MSM_GPIO_TO_INT(67),
2869 [47] = MSM_GPIO_TO_INT(65),
2870 [48] = MSM_GPIO_TO_INT(58),
2871 [49] = MSM_GPIO_TO_INT(54),
2872 [50] = MSM_GPIO_TO_INT(52),
2873 [51] = MSM_GPIO_TO_INT(49),
2874 [52] = MSM_GPIO_TO_INT(40),
2875 [53] = MSM_GPIO_TO_INT(37),
2876 [54] = MSM_GPIO_TO_INT(24),
2877 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002878};
2879
Praveen Chidambaram78499012011-11-01 17:15:17 -06002880static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002881 TLMM_MSM_SUMMARY_IRQ,
2882 RPM_APCC_CPU0_GP_HIGH_IRQ,
2883 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2884 RPM_APCC_CPU0_GP_LOW_IRQ,
2885 RPM_APCC_CPU0_WAKE_UP_IRQ,
2886 RPM_APCC_CPU1_GP_HIGH_IRQ,
2887 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2888 RPM_APCC_CPU1_GP_LOW_IRQ,
2889 RPM_APCC_CPU1_WAKE_UP_IRQ,
2890 MSS_TO_APPS_IRQ_0,
2891 MSS_TO_APPS_IRQ_1,
2892 MSS_TO_APPS_IRQ_2,
2893 MSS_TO_APPS_IRQ_3,
2894 MSS_TO_APPS_IRQ_4,
2895 MSS_TO_APPS_IRQ_5,
2896 MSS_TO_APPS_IRQ_6,
2897 MSS_TO_APPS_IRQ_7,
2898 MSS_TO_APPS_IRQ_8,
2899 MSS_TO_APPS_IRQ_9,
2900 LPASS_SCSS_GP_LOW_IRQ,
2901 LPASS_SCSS_GP_MEDIUM_IRQ,
2902 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002903 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002904 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002905 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002906 RIVA_APPS_WLAN_SMSM_IRQ,
2907 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2908 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002909};
2910
Praveen Chidambaram78499012011-11-01 17:15:17 -06002911struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002912 .irqs_m2a = msm_mpm_irqs_m2a,
2913 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2914 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2915 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2916 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2917 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2918 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2919 .mpm_apps_ipc_val = BIT(1),
2920 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2921
2922};
2923#endif
2924
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002925#define LPASS_SLIMBUS_PHYS 0x28080000
2926#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002927#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002928/* Board info for the slimbus slave device */
2929static struct resource slimbus_res[] = {
2930 {
2931 .start = LPASS_SLIMBUS_PHYS,
2932 .end = LPASS_SLIMBUS_PHYS + 8191,
2933 .flags = IORESOURCE_MEM,
2934 .name = "slimbus_physical",
2935 },
2936 {
2937 .start = LPASS_SLIMBUS_BAM_PHYS,
2938 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2939 .flags = IORESOURCE_MEM,
2940 .name = "slimbus_bam_physical",
2941 },
2942 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002943 .start = LPASS_SLIMBUS_SLEW,
2944 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2945 .flags = IORESOURCE_MEM,
2946 .name = "slimbus_slew_reg",
2947 },
2948 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002949 .start = SLIMBUS0_CORE_EE1_IRQ,
2950 .end = SLIMBUS0_CORE_EE1_IRQ,
2951 .flags = IORESOURCE_IRQ,
2952 .name = "slimbus_irq",
2953 },
2954 {
2955 .start = SLIMBUS0_BAM_EE1_IRQ,
2956 .end = SLIMBUS0_BAM_EE1_IRQ,
2957 .flags = IORESOURCE_IRQ,
2958 .name = "slimbus_bam_irq",
2959 },
2960};
2961
2962struct platform_device msm_slim_ctrl = {
2963 .name = "msm_slim_ctrl",
2964 .id = 1,
2965 .num_resources = ARRAY_SIZE(slimbus_res),
2966 .resource = slimbus_res,
2967 .dev = {
2968 .coherent_dma_mask = 0xffffffffULL,
2969 },
2970};
2971
Lucille Sylvester6e362412011-12-09 16:21:42 -07002972static struct msm_dcvs_freq_entry grp3d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002973 {0, 900, 0, 0, 0},
2974 {0, 950, 0, 0, 0},
2975 {0, 950, 0, 0, 0},
2976 {0, 1200, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07002977};
2978
2979static struct msm_dcvs_freq_entry grp2d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002980 {0, 900, 0, 0, 0},
2981 {0, 950, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07002982};
2983
2984static struct msm_dcvs_core_info grp3d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002985 .freq_tbl = &grp3d_freq[0],
2986 .core_param = {
2987 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002988 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002989 .algo_param = {
2990 .disable_pc_threshold = 0,
2991 .em_win_size_min_us = 100000,
2992 .em_win_size_max_us = 300000,
2993 .em_max_util_pct = 97,
2994 .group_id = 0,
2995 .max_freq_chg_time_us = 100000,
2996 .slack_mode_dynamic = 0,
2997 .slack_weight_thresh_pct = 0,
2998 .slack_time_min_us = 39000,
2999 .slack_time_max_us = 39000,
3000 .ss_win_size_min_us = 1000000,
3001 .ss_win_size_max_us = 1000000,
3002 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003003 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003004 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003005 .energy_coeffs = {
3006 .active_coeff_a = 2492,
3007 .active_coeff_b = 0,
3008 .active_coeff_c = 0,
3009
3010 .leakage_coeff_a = -17720,
3011 .leakage_coeff_b = 37,
3012 .leakage_coeff_c = 2729,
3013 .leakage_coeff_d = -277,
3014 },
3015 .power_param = {
3016 .current_temp = 25,
3017 .num_freq = ARRAY_SIZE(grp3d_freq),
3018 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003019};
3020
3021static struct msm_dcvs_core_info grp2d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003022 .freq_tbl = &grp2d_freq[0],
3023 .core_param = {
3024 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003025 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003026 .algo_param = {
3027 .disable_pc_threshold = 0,
3028 .em_win_size_min_us = 100000,
3029 .em_win_size_max_us = 300000,
3030 .em_max_util_pct = 97,
3031 .group_id = 0,
3032 .max_freq_chg_time_us = 100000,
3033 .slack_mode_dynamic = 0,
3034 .slack_weight_thresh_pct = 0,
3035 .slack_time_min_us = 39000,
3036 .slack_time_max_us = 39000,
3037 .ss_win_size_min_us = 1000000,
3038 .ss_win_size_max_us = 1000000,
3039 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003040 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003041 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003042 .energy_coeffs = {
3043 .active_coeff_a = 2492,
3044 .active_coeff_b = 0,
3045 .active_coeff_c = 0,
3046
3047 .leakage_coeff_a = -17720,
3048 .leakage_coeff_b = 37,
3049 .leakage_coeff_c = 2729,
3050 .leakage_coeff_d = -277,
3051 },
3052 .power_param = {
3053 .current_temp = 25,
3054 .num_freq = ARRAY_SIZE(grp2d_freq),
3055 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003056};
3057
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003058#ifdef CONFIG_MSM_BUS_SCALING
3059static struct msm_bus_vectors grp3d_init_vectors[] = {
3060 {
3061 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3062 .dst = MSM_BUS_SLAVE_EBI_CH0,
3063 .ab = 0,
3064 .ib = 0,
3065 },
3066};
3067
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003068static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003069 {
3070 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3071 .dst = MSM_BUS_SLAVE_EBI_CH0,
3072 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003073 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003074 },
3075};
3076
3077static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
3078 {
3079 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3080 .dst = MSM_BUS_SLAVE_EBI_CH0,
3081 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003082 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003083 },
3084};
3085
3086static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
3087 {
3088 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3089 .dst = MSM_BUS_SLAVE_EBI_CH0,
3090 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003091 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003092 },
3093};
3094
3095static struct msm_bus_vectors grp3d_max_vectors[] = {
3096 {
3097 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3098 .dst = MSM_BUS_SLAVE_EBI_CH0,
3099 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003100 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003101 },
3102};
3103
3104static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
3105 {
3106 ARRAY_SIZE(grp3d_init_vectors),
3107 grp3d_init_vectors,
3108 },
3109 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003110 ARRAY_SIZE(grp3d_low_vectors),
3111 grp3d_low_vectors,
3112 },
3113 {
3114 ARRAY_SIZE(grp3d_nominal_low_vectors),
3115 grp3d_nominal_low_vectors,
3116 },
3117 {
3118 ARRAY_SIZE(grp3d_nominal_high_vectors),
3119 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003120 },
3121 {
3122 ARRAY_SIZE(grp3d_max_vectors),
3123 grp3d_max_vectors,
3124 },
3125};
3126
3127static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
3128 grp3d_bus_scale_usecases,
3129 ARRAY_SIZE(grp3d_bus_scale_usecases),
3130 .name = "grp3d",
3131};
3132
3133static struct msm_bus_vectors grp2d0_init_vectors[] = {
3134 {
3135 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3136 .dst = MSM_BUS_SLAVE_EBI_CH0,
3137 .ab = 0,
3138 .ib = 0,
3139 },
3140};
3141
Lucille Sylvester808eca22011-11-03 10:26:29 -07003142static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003143 {
3144 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3145 .dst = MSM_BUS_SLAVE_EBI_CH0,
3146 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003147 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003148 },
3149};
3150
Lucille Sylvester808eca22011-11-03 10:26:29 -07003151static struct msm_bus_vectors grp2d0_max_vectors[] = {
3152 {
3153 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3154 .dst = MSM_BUS_SLAVE_EBI_CH0,
3155 .ab = 0,
3156 .ib = KGSL_CONVERT_TO_MBPS(2048),
3157 },
3158};
3159
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003160static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
3161 {
3162 ARRAY_SIZE(grp2d0_init_vectors),
3163 grp2d0_init_vectors,
3164 },
3165 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003166 ARRAY_SIZE(grp2d0_nominal_vectors),
3167 grp2d0_nominal_vectors,
3168 },
3169 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003170 ARRAY_SIZE(grp2d0_max_vectors),
3171 grp2d0_max_vectors,
3172 },
3173};
3174
3175struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
3176 grp2d0_bus_scale_usecases,
3177 ARRAY_SIZE(grp2d0_bus_scale_usecases),
3178 .name = "grp2d0",
3179};
3180
3181static struct msm_bus_vectors grp2d1_init_vectors[] = {
3182 {
3183 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3184 .dst = MSM_BUS_SLAVE_EBI_CH0,
3185 .ab = 0,
3186 .ib = 0,
3187 },
3188};
3189
Lucille Sylvester808eca22011-11-03 10:26:29 -07003190static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003191 {
3192 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3193 .dst = MSM_BUS_SLAVE_EBI_CH0,
3194 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003195 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003196 },
3197};
3198
Lucille Sylvester808eca22011-11-03 10:26:29 -07003199static struct msm_bus_vectors grp2d1_max_vectors[] = {
3200 {
3201 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3202 .dst = MSM_BUS_SLAVE_EBI_CH0,
3203 .ab = 0,
3204 .ib = KGSL_CONVERT_TO_MBPS(2048),
3205 },
3206};
3207
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003208static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
3209 {
3210 ARRAY_SIZE(grp2d1_init_vectors),
3211 grp2d1_init_vectors,
3212 },
3213 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003214 ARRAY_SIZE(grp2d1_nominal_vectors),
3215 grp2d1_nominal_vectors,
3216 },
3217 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003218 ARRAY_SIZE(grp2d1_max_vectors),
3219 grp2d1_max_vectors,
3220 },
3221};
3222
3223struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
3224 grp2d1_bus_scale_usecases,
3225 ARRAY_SIZE(grp2d1_bus_scale_usecases),
3226 .name = "grp2d1",
3227};
3228#endif
3229
3230static struct resource kgsl_3d0_resources[] = {
3231 {
3232 .name = KGSL_3D0_REG_MEMORY,
3233 .start = 0x04300000, /* GFX3D address */
3234 .end = 0x0431ffff,
3235 .flags = IORESOURCE_MEM,
3236 },
3237 {
3238 .name = KGSL_3D0_IRQ,
3239 .start = GFX3D_IRQ,
3240 .end = GFX3D_IRQ,
3241 .flags = IORESOURCE_IRQ,
3242 },
3243};
3244
Carter Cooper3852cbb2012-08-20 22:11:42 -06003245static const struct kgsl_iommu_ctx kgsl_3d0_iommu0_ctxs[] = {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003246 { "gfx3d_user", 0 },
3247 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003248};
3249
Carter Cooper3852cbb2012-08-20 22:11:42 -06003250static const struct kgsl_iommu_ctx kgsl_3d0_iommu1_ctxs[] = {
3251 { "gfx3d1_user", 0 },
3252 { "gfx3d1_priv", 1 },
3253};
3254
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003255static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
3256 {
Carter Cooper3852cbb2012-08-20 22:11:42 -06003257 .iommu_ctxs = kgsl_3d0_iommu0_ctxs,
3258 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu0_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003259 .physstart = 0x07C00000,
3260 .physend = 0x07C00000 + SZ_1M - 1,
3261 },
Carter Cooper3852cbb2012-08-20 22:11:42 -06003262 {
3263 .iommu_ctxs = kgsl_3d0_iommu1_ctxs,
3264 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu1_ctxs),
3265 .physstart = 0x07D00000,
3266 .physend = 0x07D00000 + SZ_1M - 1,
3267 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003268};
3269
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003270static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003271 .pwrlevel = {
3272 {
3273 .gpu_freq = 400000000,
3274 .bus_freq = 4,
3275 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003276 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003277 {
3278 .gpu_freq = 300000000,
3279 .bus_freq = 3,
3280 .io_fraction = 33,
3281 },
3282 {
3283 .gpu_freq = 200000000,
3284 .bus_freq = 2,
3285 .io_fraction = 100,
3286 },
3287 {
3288 .gpu_freq = 128000000,
3289 .bus_freq = 1,
3290 .io_fraction = 100,
3291 },
3292 {
3293 .gpu_freq = 27000000,
3294 .bus_freq = 0,
3295 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003296 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08003297 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003298 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003299 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06003300 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003301 .nap_allowed = true,
3302 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003303#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003304 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003305#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003306 .iommu_data = kgsl_3d0_iommu_data,
3307 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003308 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003309};
3310
3311struct platform_device msm_kgsl_3d0 = {
3312 .name = "kgsl-3d0",
3313 .id = 0,
3314 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
3315 .resource = kgsl_3d0_resources,
3316 .dev = {
3317 .platform_data = &kgsl_3d0_pdata,
3318 },
3319};
3320
3321static struct resource kgsl_2d0_resources[] = {
3322 {
3323 .name = KGSL_2D0_REG_MEMORY,
3324 .start = 0x04100000, /* Z180 base address */
3325 .end = 0x04100FFF,
3326 .flags = IORESOURCE_MEM,
3327 },
3328 {
3329 .name = KGSL_2D0_IRQ,
3330 .start = GFX2D0_IRQ,
3331 .end = GFX2D0_IRQ,
3332 .flags = IORESOURCE_IRQ,
3333 },
3334};
3335
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003336static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
3337 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003338};
3339
3340static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
3341 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003342 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
3343 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003344 .physstart = 0x07D00000,
3345 .physend = 0x07D00000 + SZ_1M - 1,
3346 },
3347};
3348
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003349static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003350 .pwrlevel = {
3351 {
3352 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003353 .bus_freq = 2,
3354 },
3355 {
3356 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003357 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003358 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003359 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003360 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003361 .bus_freq = 0,
3362 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003363 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003364 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003365 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003366 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003367 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003368 .nap_allowed = true,
3369 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003370#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003371 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003372#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003373 .iommu_data = kgsl_2d0_iommu_data,
3374 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003375 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003376};
3377
3378struct platform_device msm_kgsl_2d0 = {
3379 .name = "kgsl-2d0",
3380 .id = 0,
3381 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
3382 .resource = kgsl_2d0_resources,
3383 .dev = {
3384 .platform_data = &kgsl_2d0_pdata,
3385 },
3386};
3387
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003388static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
3389 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003390};
3391
3392static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
3393 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003394 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
3395 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003396 .physstart = 0x07E00000,
3397 .physend = 0x07E00000 + SZ_1M - 1,
3398 },
3399};
3400
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003401static struct resource kgsl_2d1_resources[] = {
3402 {
3403 .name = KGSL_2D1_REG_MEMORY,
3404 .start = 0x04200000, /* Z180 device 1 base address */
3405 .end = 0x04200FFF,
3406 .flags = IORESOURCE_MEM,
3407 },
3408 {
3409 .name = KGSL_2D1_IRQ,
3410 .start = GFX2D1_IRQ,
3411 .end = GFX2D1_IRQ,
3412 .flags = IORESOURCE_IRQ,
3413 },
3414};
3415
3416static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003417 .pwrlevel = {
3418 {
3419 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003420 .bus_freq = 2,
3421 },
3422 {
3423 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003424 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003425 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003426 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003427 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003428 .bus_freq = 0,
3429 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003430 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003431 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003432 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003433 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003434 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003435 .nap_allowed = true,
3436 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003437#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003438 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003439#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003440 .iommu_data = kgsl_2d1_iommu_data,
3441 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003442 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003443};
3444
3445struct platform_device msm_kgsl_2d1 = {
3446 .name = "kgsl-2d1",
3447 .id = 1,
3448 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3449 .resource = kgsl_2d1_resources,
3450 .dev = {
3451 .platform_data = &kgsl_2d1_pdata,
3452 },
3453};
3454
3455#ifdef CONFIG_MSM_GEMINI
Sunid Wilson5d585172012-12-15 17:24:04 -08003456
3457static struct msm_bus_vectors gemini_init_vector[] = {
3458 {
3459 .src = MSM_BUS_MASTER_JPEG_ENC,
3460 .dst = MSM_BUS_SLAVE_EBI_CH0,
3461 .ab = 0,
3462 .ib = 0,
3463 },
3464 {
3465 .src = MSM_BUS_MASTER_JPEG_ENC,
3466 .dst = MSM_BUS_SLAVE_MM_IMEM,
3467 .ab = 0,
3468 .ib = 0,
3469 },
3470};
3471
3472static struct msm_bus_vectors gemini_encode_vector[] = {
3473 {
3474 .src = MSM_BUS_MASTER_JPEG_ENC,
3475 .dst = MSM_BUS_SLAVE_EBI_CH0,
3476 .ab = 540000000,
3477 .ib = 1350000000,
3478 },
3479 {
3480 .src = MSM_BUS_MASTER_JPEG_ENC,
3481 .dst = MSM_BUS_SLAVE_MM_IMEM,
3482 .ab = 43200000,
3483 .ib = 69120000,
3484 },
3485};
3486
3487static struct msm_bus_paths gemini_bus_path[] = {
3488 {
3489 ARRAY_SIZE(gemini_init_vector),
3490 gemini_init_vector,
3491 },
3492 {
3493 ARRAY_SIZE(gemini_encode_vector),
3494 gemini_encode_vector,
3495 },
3496};
3497
3498static struct msm_bus_scale_pdata gemini_bus_scale_pdata = {
3499 gemini_bus_path,
3500 ARRAY_SIZE(gemini_bus_path),
3501 .name = "msm_gemini",
3502};
3503
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003504static struct resource msm_gemini_resources[] = {
3505 {
3506 .start = 0x04600000,
3507 .end = 0x04600000 + SZ_1M - 1,
3508 .flags = IORESOURCE_MEM,
3509 },
3510 {
3511 .start = JPEG_IRQ,
3512 .end = JPEG_IRQ,
3513 .flags = IORESOURCE_IRQ,
3514 },
3515};
3516
3517struct platform_device msm8960_gemini_device = {
3518 .name = "msm_gemini",
3519 .resource = msm_gemini_resources,
3520 .num_resources = ARRAY_SIZE(msm_gemini_resources),
Sunid Wilson5d585172012-12-15 17:24:04 -08003521 .dev = {
3522 .platform_data = &gemini_bus_scale_pdata,
3523 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003524};
3525#endif
3526
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003527#ifdef CONFIG_MSM_MERCURY
3528static struct resource msm_mercury_resources[] = {
3529 {
3530 .start = 0x05000000,
3531 .end = 0x05000000 + SZ_1M - 1,
3532 .name = "mercury_resource_base",
3533 .flags = IORESOURCE_MEM,
3534 },
3535 {
3536 .start = JPEGD_IRQ,
3537 .end = JPEGD_IRQ,
3538 .flags = IORESOURCE_IRQ,
3539 },
3540};
3541struct platform_device msm8960_mercury_device = {
3542 .name = "msm_mercury",
3543 .resource = msm_mercury_resources,
3544 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3545};
3546#endif
3547
Praveen Chidambaram78499012011-11-01 17:15:17 -06003548struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3549 .reg_base_addrs = {
3550 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3551 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3552 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3553 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3554 },
3555 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003556 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003557 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003558 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3559 .ipc_rpm_val = 4,
3560 .target_id = {
3561 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3562 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3563 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3564 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3565 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3566 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3567 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3568 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3569 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3570 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3571 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3572 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3573 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3574 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3575 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3576 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3577 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3578 APPS_FABRIC_CFG_HALT, 2),
3579 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3580 APPS_FABRIC_CFG_CLKMOD, 3),
3581 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3582 APPS_FABRIC_CFG_IOCTL, 1),
3583 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3584 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3585 SYS_FABRIC_CFG_HALT, 2),
3586 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3587 SYS_FABRIC_CFG_CLKMOD, 3),
3588 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3589 SYS_FABRIC_CFG_IOCTL, 1),
3590 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3591 SYSTEM_FABRIC_ARB, 29),
3592 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3593 MMSS_FABRIC_CFG_HALT, 2),
3594 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3595 MMSS_FABRIC_CFG_CLKMOD, 3),
3596 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3597 MMSS_FABRIC_CFG_IOCTL, 1),
3598 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3599 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3600 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3601 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3602 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3603 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3604 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3605 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3606 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3607 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3608 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3609 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3610 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3611 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3612 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3613 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3614 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3615 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3616 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3617 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3618 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3619 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3620 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3621 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3622 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3623 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3624 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3625 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3626 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3627 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3628 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3629 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3630 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3631 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3632 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3633 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3634 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3635 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3636 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3637 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3638 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3639 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3640 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3641 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3642 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3643 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3644 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3645 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3646 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3647 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3648 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3649 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3650 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3651 },
3652 .target_status = {
3653 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3654 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3655 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3656 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3657 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3658 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3659 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3660 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3661 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3662 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3663 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3664 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3665 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3666 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3667 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3668 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3669 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3670 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3671 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3672 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3673 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3674 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3675 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3676 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3677 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3678 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3679 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3680 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3681 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3682 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3683 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3684 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3685 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3686 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3687 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3688 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3689 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3690 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3691 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3692 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3693 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3694 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3695 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3696 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3697 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3698 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3699 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3700 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3701 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3702 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3703 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3704 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3705 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3706 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3707 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3708 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3709 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3710 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3711 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3712 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3713 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3714 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3715 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3716 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3717 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3718 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3719 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3720 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3721 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3722 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3723 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3724 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3725 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3726 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3727 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3728 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3729 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3730 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3731 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3732 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3733 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3734 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3735 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3736 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3737 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3738 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3739 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3740 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3741 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3742 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3743 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3744 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3745 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3746 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3747 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3748 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3749 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3750 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3751 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3752 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3753 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3754 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3755 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3756 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3757 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3758 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3759 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3760 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3761 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3762 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3763 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3764 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3765 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3766 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3767 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3768 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3769 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3770 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3771 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3772 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3773 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3774 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3775 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3776 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3777 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3778 },
3779 .target_ctrl_id = {
3780 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3781 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3782 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3783 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3784 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3785 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3786 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3787 },
3788 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3789 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3790 .sel_last = MSM_RPM_8960_SEL_LAST,
3791 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003792};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003793
Praveen Chidambaram78499012011-11-01 17:15:17 -06003794struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003795 .name = "msm_rpm",
3796 .id = -1,
3797};
3798
Praveen Chidambaram78499012011-11-01 17:15:17 -06003799static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3800 .phys_addr_base = 0x0010C000,
3801 .reg_offsets = {
3802 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3803 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3804 },
3805 .phys_size = SZ_8K,
3806 .log_len = 4096, /* log's buffer length in bytes */
3807 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3808};
3809
3810struct platform_device msm8960_rpm_log_device = {
3811 .name = "msm_rpm_log",
3812 .id = -1,
3813 .dev = {
3814 .platform_data = &msm_rpm_log_pdata,
3815 },
3816};
3817
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003818static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05303819 .phys_addr_base = 0x0010DD04,
3820 .phys_size = SZ_256,
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003821};
3822
Praveen Chidambaram78499012011-11-01 17:15:17 -06003823struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003824 .name = "msm_rpm_stat",
3825 .id = -1,
3826 .dev = {
3827 .platform_data = &msm_rpm_stat_pdata,
3828 },
3829};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003830
Anji Jonnala2a8bd312012-11-01 13:11:42 +05303831static struct resource resources_rpm_master_stats[] = {
3832 {
3833 .start = MSM8960_RPM_MASTER_STATS_BASE,
3834 .end = MSM8960_RPM_MASTER_STATS_BASE + SZ_256,
3835 .flags = IORESOURCE_MEM,
3836 },
3837};
3838
3839static char *master_names[] = {
3840 "KPSS",
3841 "GPSS",
3842 "LPASS",
3843 "RIVA",
3844 "DSPS",
3845};
3846
3847static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
3848 .masters = master_names,
3849 .nomasters = ARRAY_SIZE(master_names),
3850};
3851
3852struct platform_device msm8960_rpm_master_stat_device = {
3853 .name = "msm_rpm_master_stat",
3854 .id = -1,
3855 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
3856 .resource = resources_rpm_master_stats,
3857 .dev = {
3858 .platform_data = &msm_rpm_master_stat_pdata,
3859 },
3860};
3861
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003862struct platform_device msm_bus_sys_fabric = {
3863 .name = "msm_bus_fabric",
3864 .id = MSM_BUS_FAB_SYSTEM,
3865};
3866struct platform_device msm_bus_apps_fabric = {
3867 .name = "msm_bus_fabric",
3868 .id = MSM_BUS_FAB_APPSS,
3869};
3870struct platform_device msm_bus_mm_fabric = {
3871 .name = "msm_bus_fabric",
3872 .id = MSM_BUS_FAB_MMSS,
3873};
3874struct platform_device msm_bus_sys_fpb = {
3875 .name = "msm_bus_fabric",
3876 .id = MSM_BUS_FAB_SYSTEM_FPB,
3877};
3878struct platform_device msm_bus_cpss_fpb = {
3879 .name = "msm_bus_fabric",
3880 .id = MSM_BUS_FAB_CPSS_FPB,
3881};
3882
3883/* Sensors DSPS platform data */
3884#ifdef CONFIG_MSM_DSPS
3885
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07003886#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3887#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3888#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3889#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3890#define PPSS_DSPS_PIPE_BASE 0x12800000
3891#define PPSS_DSPS_PIPE_SIZE 0x4000
3892#define PPSS_DSPS_DDR_BASE 0x8fe00000
3893#define PPSS_DSPS_DDR_SIZE 0x100000
3894#define PPSS_SMEM_BASE 0x80000000
3895#define PPSS_SMEM_SIZE 0x200000
3896#define PPSS_REG_PHYS_BASE 0x12080000
3897#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003898
3899static struct dsps_clk_info dsps_clks[] = {};
3900static struct dsps_regulator_info dsps_regs[] = {};
3901
3902/*
3903 * Note: GPIOs field is intialized in run-time at the function
3904 * msm8960_init_dsps().
3905 */
3906
3907struct msm_dsps_platform_data msm_dsps_pdata = {
3908 .clks = dsps_clks,
3909 .clks_num = ARRAY_SIZE(dsps_clks),
3910 .gpios = NULL,
3911 .gpios_num = 0,
3912 .regs = dsps_regs,
3913 .regs_num = ARRAY_SIZE(dsps_regs),
3914 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003915 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
3916 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
3917 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
3918 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
3919 .pipe_start = PPSS_DSPS_PIPE_BASE,
3920 .pipe_size = PPSS_DSPS_PIPE_SIZE,
3921 .ddr_start = PPSS_DSPS_DDR_BASE,
3922 .ddr_size = PPSS_DSPS_DDR_SIZE,
3923 .smem_start = PPSS_SMEM_BASE,
3924 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07003925 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003926 .signature = DSPS_SIGNATURE,
3927};
3928
3929static struct resource msm_dsps_resources[] = {
3930 {
3931 .start = PPSS_REG_PHYS_BASE,
3932 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3933 .name = "ppss_reg",
3934 .flags = IORESOURCE_MEM,
3935 },
Wentao Xua55500b2011-08-16 18:15:04 -04003936 {
3937 .start = PPSS_WDOG_TIMER_IRQ,
3938 .end = PPSS_WDOG_TIMER_IRQ,
3939 .name = "ppss_wdog",
3940 .flags = IORESOURCE_IRQ,
3941 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003942};
3943
3944struct platform_device msm_dsps_device = {
3945 .name = "msm_dsps",
3946 .id = 0,
3947 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3948 .resource = msm_dsps_resources,
3949 .dev.platform_data = &msm_dsps_pdata,
3950};
3951
3952#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003953
Pratik Patel3b0ca882012-06-01 16:54:14 -07003954#define CORESIGHT_PHYS_BASE 0x01A00000
3955#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
3956#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
3957#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3958#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
3959#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
3960#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07003961
Pratik Patel3b0ca882012-06-01 16:54:14 -07003962#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07003963
Pratik Patel3b0ca882012-06-01 16:54:14 -07003964static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003965 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003966 .start = CORESIGHT_TPIU_PHYS_BASE,
3967 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003968 .flags = IORESOURCE_MEM,
3969 },
3970};
3971
Pratik Patel3b0ca882012-06-01 16:54:14 -07003972static struct coresight_platform_data coresight_tpiu_pdata = {
3973 .id = 0,
3974 .name = "coresight-tpiu",
3975 .nr_inports = 1,
3976 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07003977};
3978
Pratik Patel3b0ca882012-06-01 16:54:14 -07003979struct platform_device coresight_tpiu_device = {
3980 .name = "coresight-tpiu",
3981 .id = 0,
3982 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
3983 .resource = coresight_tpiu_resources,
3984 .dev = {
3985 .platform_data = &coresight_tpiu_pdata,
3986 },
3987};
3988
3989static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003990 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003991 .start = CORESIGHT_ETB_PHYS_BASE,
3992 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003993 .flags = IORESOURCE_MEM,
3994 },
3995};
3996
Pratik Patel3b0ca882012-06-01 16:54:14 -07003997static struct coresight_platform_data coresight_etb_pdata = {
3998 .id = 1,
3999 .name = "coresight-etb",
4000 .nr_inports = 1,
4001 .nr_outports = 0,
4002 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07004003};
4004
Pratik Patel3b0ca882012-06-01 16:54:14 -07004005struct platform_device coresight_etb_device = {
4006 .name = "coresight-etb",
4007 .id = 0,
4008 .num_resources = ARRAY_SIZE(coresight_etb_resources),
4009 .resource = coresight_etb_resources,
4010 .dev = {
4011 .platform_data = &coresight_etb_pdata,
4012 },
4013};
4014
4015static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004016 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004017 .start = CORESIGHT_FUNNEL_PHYS_BASE,
4018 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004019 .flags = IORESOURCE_MEM,
4020 },
4021};
4022
Pratik Patel3b0ca882012-06-01 16:54:14 -07004023static const int coresight_funnel_outports[] = { 0, 1 };
4024static const int coresight_funnel_child_ids[] = { 0, 1 };
4025static const int coresight_funnel_child_ports[] = { 0, 0 };
4026
4027static struct coresight_platform_data coresight_funnel_pdata = {
4028 .id = 2,
4029 .name = "coresight-funnel",
4030 .nr_inports = 4,
4031 .outports = coresight_funnel_outports,
4032 .child_ids = coresight_funnel_child_ids,
4033 .child_ports = coresight_funnel_child_ports,
4034 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004035};
4036
Pratik Patel3b0ca882012-06-01 16:54:14 -07004037struct platform_device coresight_funnel_device = {
4038 .name = "coresight-funnel",
4039 .id = 0,
4040 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
4041 .resource = coresight_funnel_resources,
4042 .dev = {
4043 .platform_data = &coresight_funnel_pdata,
4044 },
4045};
4046
4047static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004048 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004049 .start = CORESIGHT_STM_PHYS_BASE,
4050 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
4051 .flags = IORESOURCE_MEM,
4052 },
4053 {
4054 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
4055 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004056 .flags = IORESOURCE_MEM,
4057 },
4058};
4059
Pratik Patel3b0ca882012-06-01 16:54:14 -07004060static const int coresight_stm_outports[] = { 0 };
4061static const int coresight_stm_child_ids[] = { 2 };
4062static const int coresight_stm_child_ports[] = { 2 };
4063
4064static struct coresight_platform_data coresight_stm_pdata = {
4065 .id = 3,
4066 .name = "coresight-stm",
4067 .nr_inports = 0,
4068 .outports = coresight_stm_outports,
4069 .child_ids = coresight_stm_child_ids,
4070 .child_ports = coresight_stm_child_ports,
4071 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004072};
4073
Pratik Patel3b0ca882012-06-01 16:54:14 -07004074struct platform_device coresight_stm_device = {
4075 .name = "coresight-stm",
4076 .id = 0,
4077 .num_resources = ARRAY_SIZE(coresight_stm_resources),
4078 .resource = coresight_stm_resources,
4079 .dev = {
4080 .platform_data = &coresight_stm_pdata,
4081 },
4082};
4083
4084static struct resource coresight_etm0_resources[] = {
4085 {
4086 .start = CORESIGHT_ETM0_PHYS_BASE,
4087 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
4088 .flags = IORESOURCE_MEM,
4089 },
4090};
4091
4092static const int coresight_etm0_outports[] = { 0 };
4093static const int coresight_etm0_child_ids[] = { 2 };
4094static const int coresight_etm0_child_ports[] = { 0 };
4095
4096static struct coresight_platform_data coresight_etm0_pdata = {
4097 .id = 4,
4098 .name = "coresight-etm0",
4099 .nr_inports = 0,
4100 .outports = coresight_etm0_outports,
4101 .child_ids = coresight_etm0_child_ids,
4102 .child_ports = coresight_etm0_child_ports,
4103 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
4104};
4105
4106struct platform_device coresight_etm0_device = {
4107 .name = "coresight-etm",
4108 .id = 0,
4109 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
4110 .resource = coresight_etm0_resources,
4111 .dev = {
4112 .platform_data = &coresight_etm0_pdata,
4113 },
4114};
4115
4116static struct resource coresight_etm1_resources[] = {
4117 {
4118 .start = CORESIGHT_ETM1_PHYS_BASE,
4119 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
4120 .flags = IORESOURCE_MEM,
4121 },
4122};
4123
4124static const int coresight_etm1_outports[] = { 0 };
4125static const int coresight_etm1_child_ids[] = { 2 };
4126static const int coresight_etm1_child_ports[] = { 1 };
4127
4128static struct coresight_platform_data coresight_etm1_pdata = {
4129 .id = 5,
4130 .name = "coresight-etm1",
4131 .nr_inports = 0,
4132 .outports = coresight_etm1_outports,
4133 .child_ids = coresight_etm1_child_ids,
4134 .child_ports = coresight_etm1_child_ports,
4135 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
4136};
4137
4138struct platform_device coresight_etm1_device = {
4139 .name = "coresight-etm",
4140 .id = 1,
4141 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
4142 .resource = coresight_etm1_resources,
4143 .dev = {
4144 .platform_data = &coresight_etm1_pdata,
4145 },
4146};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07004147
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07004148static struct resource msm_ebi1_ch0_erp_resources[] = {
4149 {
4150 .start = HSDDRX_EBI1CH0_IRQ,
4151 .flags = IORESOURCE_IRQ,
4152 },
4153 {
4154 .start = 0x00A40000,
4155 .end = 0x00A40000 + SZ_4K - 1,
4156 .flags = IORESOURCE_MEM,
4157 },
4158};
4159
4160struct platform_device msm8960_device_ebi1_ch0_erp = {
4161 .name = "msm_ebi_erp",
4162 .id = 0,
4163 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
4164 .resource = msm_ebi1_ch0_erp_resources,
4165};
4166
4167static struct resource msm_ebi1_ch1_erp_resources[] = {
4168 {
4169 .start = HSDDRX_EBI1CH1_IRQ,
4170 .flags = IORESOURCE_IRQ,
4171 },
4172 {
4173 .start = 0x00D40000,
4174 .end = 0x00D40000 + SZ_4K - 1,
4175 .flags = IORESOURCE_MEM,
4176 },
4177};
4178
4179struct platform_device msm8960_device_ebi1_ch1_erp = {
4180 .name = "msm_ebi_erp",
4181 .id = 1,
4182 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
4183 .resource = msm_ebi1_ch1_erp_resources,
4184};
4185
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08004186static struct resource msm_cache_erp_resources[] = {
4187 {
4188 .name = "l1_irq",
4189 .start = SC_SICCPUXEXTFAULTIRPTREQ,
4190 .flags = IORESOURCE_IRQ,
4191 },
4192 {
4193 .name = "l2_irq",
4194 .start = APCC_QGICL2IRPTREQ,
4195 .flags = IORESOURCE_IRQ,
4196 }
4197};
4198
4199struct platform_device msm8960_device_cache_erp = {
4200 .name = "msm_cache_erp",
4201 .id = -1,
4202 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
4203 .resource = msm_cache_erp_resources,
4204};
Laura Abbott0577d7b2012-04-17 11:14:30 -07004205
4206struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
4207 /* Camera */
4208 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004209 .name = "ijpeg_src",
4210 .domain = CAMERA_DOMAIN,
4211 },
4212 /* Camera */
4213 {
4214 .name = "ijpeg_dst",
4215 .domain = CAMERA_DOMAIN,
4216 },
4217 /* Camera */
4218 {
4219 .name = "jpegd_src",
4220 .domain = CAMERA_DOMAIN,
4221 },
4222 /* Camera */
4223 {
4224 .name = "jpegd_dst",
4225 .domain = CAMERA_DOMAIN,
4226 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304227 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004228 {
4229 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07004230 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004231 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304232 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004233 {
4234 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07004235 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004236 },
4237 /* Video */
4238 {
4239 .name = "vcodec_a_mm1",
4240 .domain = VIDEO_DOMAIN,
4241 },
4242 /* Video */
4243 {
4244 .name = "vcodec_b_mm2",
4245 .domain = VIDEO_DOMAIN,
4246 },
4247 /* Video */
4248 {
4249 .name = "vcodec_a_stream",
4250 .domain = VIDEO_DOMAIN,
4251 },
4252};
4253
4254static struct mem_pool msm8960_video_pools[] = {
4255 /*
4256 * Video hardware has the following requirements:
4257 * 1. All video addresses used by the video hardware must be at a higher
4258 * address than video firmware address.
4259 * 2. Video hardware can only access a range of 256MB from the base of
4260 * the video firmware.
4261 */
4262 [VIDEO_FIRMWARE_POOL] =
4263 /* Low addresses, intended for video firmware */
4264 {
4265 .paddr = SZ_128K,
4266 .size = SZ_16M - SZ_128K,
4267 },
4268 [VIDEO_MAIN_POOL] =
4269 /* Main video pool */
4270 {
4271 .paddr = SZ_16M,
4272 .size = SZ_256M - SZ_16M,
4273 },
4274 [GEN_POOL] =
4275 /* Remaining address space up to 2G */
4276 {
4277 .paddr = SZ_256M,
4278 .size = SZ_2G - SZ_256M,
4279 },
4280};
4281
4282static struct mem_pool msm8960_camera_pools[] = {
4283 [GEN_POOL] =
4284 /* One address space for camera */
4285 {
4286 .paddr = SZ_128K,
4287 .size = SZ_2G - SZ_128K,
4288 },
4289};
4290
Olav Hauganef95ae32012-05-15 09:50:30 -07004291static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004292 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004293 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004294 {
4295 .paddr = SZ_128K,
4296 .size = SZ_2G - SZ_128K,
4297 },
4298};
4299
Olav Hauganef95ae32012-05-15 09:50:30 -07004300static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004301 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004302 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004303 {
4304 .paddr = SZ_128K,
4305 .size = SZ_2G - SZ_128K,
4306 },
4307};
4308
4309static struct msm_iommu_domain msm8960_iommu_domains[] = {
4310 [VIDEO_DOMAIN] = {
4311 .iova_pools = msm8960_video_pools,
4312 .npools = ARRAY_SIZE(msm8960_video_pools),
4313 },
4314 [CAMERA_DOMAIN] = {
4315 .iova_pools = msm8960_camera_pools,
4316 .npools = ARRAY_SIZE(msm8960_camera_pools),
4317 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004318 [DISPLAY_READ_DOMAIN] = {
4319 .iova_pools = msm8960_display_read_pools,
4320 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004321 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004322 [ROTATOR_SRC_DOMAIN] = {
4323 .iova_pools = msm8960_rotator_src_pools,
4324 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004325 },
4326};
4327
4328struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
4329 .domains = msm8960_iommu_domains,
4330 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
4331 .domain_names = msm8960_iommu_ctx_names,
4332 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
4333 .domain_alloc_flags = 0,
4334};
4335
4336struct platform_device msm8960_iommu_domain_device = {
4337 .name = "iommu_domains",
4338 .id = -1,
4339 .dev = {
4340 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07004341 }
4342};
4343
4344struct msm_rtb_platform_data msm8960_rtb_pdata = {
4345 .size = SZ_1M,
4346};
4347
4348static int __init msm_rtb_set_buffer_size(char *p)
4349{
4350 int s;
4351
4352 s = memparse(p, NULL);
4353 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
4354 return 0;
4355}
4356early_param("msm_rtb_size", msm_rtb_set_buffer_size);
4357
4358
4359struct platform_device msm8960_rtb_device = {
4360 .name = "msm_rtb",
4361 .id = -1,
4362 .dev = {
4363 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004364 },
4365};
Laura Abbott2ae8f362012-04-12 11:03:04 -07004366
Laura Abbott0a103cf2012-05-25 09:00:23 -07004367#define MSM_8960_L1_SIZE SZ_1M
4368/*
4369 * The actual L2 size is smaller but we need a larger buffer
4370 * size to store other dump information
4371 */
4372#define MSM_8960_L2_SIZE SZ_4M
4373
Laura Abbott2ae8f362012-04-12 11:03:04 -07004374struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07004375 .l2_size = MSM_8960_L2_SIZE,
4376 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07004377};
4378
4379struct platform_device msm8960_cache_dump_device = {
4380 .name = "msm_cache_dump",
4381 .id = -1,
4382 .dev = {
4383 .platform_data = &msm8960_cache_dump_pdata,
4384 },
4385};
Joel King0cbf5d82012-05-24 15:21:38 -07004386
4387#define MDM2AP_ERRFATAL 40
4388#define AP2MDM_ERRFATAL 80
4389#define MDM2AP_STATUS 24
4390#define AP2MDM_STATUS 77
4391#define AP2MDM_PMIC_PWR_EN 22
4392#define AP2MDM_KPDPWR_N 79
4393#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07004394#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07004395
4396static struct resource sglte_resources[] = {
4397 {
4398 .start = MDM2AP_ERRFATAL,
4399 .end = MDM2AP_ERRFATAL,
4400 .name = "MDM2AP_ERRFATAL",
4401 .flags = IORESOURCE_IO,
4402 },
4403 {
4404 .start = AP2MDM_ERRFATAL,
4405 .end = AP2MDM_ERRFATAL,
4406 .name = "AP2MDM_ERRFATAL",
4407 .flags = IORESOURCE_IO,
4408 },
4409 {
4410 .start = MDM2AP_STATUS,
4411 .end = MDM2AP_STATUS,
4412 .name = "MDM2AP_STATUS",
4413 .flags = IORESOURCE_IO,
4414 },
4415 {
4416 .start = AP2MDM_STATUS,
4417 .end = AP2MDM_STATUS,
4418 .name = "AP2MDM_STATUS",
4419 .flags = IORESOURCE_IO,
4420 },
4421 {
4422 .start = AP2MDM_PMIC_PWR_EN,
4423 .end = AP2MDM_PMIC_PWR_EN,
4424 .name = "AP2MDM_PMIC_PWR_EN",
4425 .flags = IORESOURCE_IO,
4426 },
4427 {
4428 .start = AP2MDM_KPDPWR_N,
4429 .end = AP2MDM_KPDPWR_N,
4430 .name = "AP2MDM_KPDPWR_N",
4431 .flags = IORESOURCE_IO,
4432 },
4433 {
4434 .start = AP2MDM_SOFT_RESET,
4435 .end = AP2MDM_SOFT_RESET,
4436 .name = "AP2MDM_SOFT_RESET",
4437 .flags = IORESOURCE_IO,
4438 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004439 {
4440 .start = USB_SW,
4441 .end = USB_SW,
4442 .name = "USB_SW",
4443 .flags = IORESOURCE_IO,
4444 },
Joel King0cbf5d82012-05-24 15:21:38 -07004445};
4446
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004447struct platform_device msm_gpio_device = {
4448 .name = "msmgpio",
4449 .id = -1,
4450};
4451
Joel King0cbf5d82012-05-24 15:21:38 -07004452struct platform_device mdm_sglte_device = {
4453 .name = "mdm2_modem",
4454 .id = -1,
4455 .num_resources = ARRAY_SIZE(sglte_resources),
4456 .resource = sglte_resources,
4457};
Arun Menond4837f62012-08-20 15:25:50 -07004458
4459struct platform_device *msm8960_vidc_device[] __initdata = {
4460 &msm_device_vidc
4461};
4462
4463void __init msm8960_add_vidc_device(void)
4464{
4465 if (cpu_is_msm8960ab()) {
4466 struct msm_vidc_platform_data *pdata;
4467 pdata = (struct msm_vidc_platform_data *)
4468 msm_device_vidc.dev.platform_data;
4469 pdata->vidc_bus_client_pdata = &vidc_pro_bus_client_data;
4470 }
4471 platform_add_devices(msm8960_vidc_device,
4472 ARRAY_SIZE(msm8960_vidc_device));
4473}